gcc-sm8150.c 99 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683368436853686368736883689369036913692369336943695369636973698369937003701370237033704370537063707370837093710371137123713371437153716371737183719372037213722372337243725372637273728372937303731373237333734373537363737373837393740374137423743374437453746374737483749375037513752375337543755375637573758375937603761376237633764376537663767376837693770377137723773377437753776377737783779378037813782378337843785378637873788378937903791379237933794379537963797379837993800380138023803380438053806380738083809381038113812381338143815381638173818381938203821382238233824
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017-2019, The Linux Foundation. All rights reserved.
  3. #include <linux/kernel.h>
  4. #include <linux/bitops.h>
  5. #include <linux/err.h>
  6. #include <linux/platform_device.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/clk-provider.h>
  10. #include <linux/regmap.h>
  11. #include <linux/reset-controller.h>
  12. #include <dt-bindings/clock/qcom,gcc-sm8150.h>
  13. #include "common.h"
  14. #include "clk-alpha-pll.h"
  15. #include "clk-branch.h"
  16. #include "clk-pll.h"
  17. #include "clk-rcg.h"
  18. #include "clk-regmap.h"
  19. #include "reset.h"
  20. #include "gdsc.h"
  21. enum {
  22. P_BI_TCXO,
  23. P_AUD_REF_CLK,
  24. P_GPLL0_OUT_EVEN,
  25. P_GPLL0_OUT_MAIN,
  26. P_GPLL7_OUT_MAIN,
  27. P_GPLL9_OUT_MAIN,
  28. P_SLEEP_CLK,
  29. };
  30. static struct clk_alpha_pll gpll0 = {
  31. .offset = 0x0,
  32. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  33. .clkr = {
  34. .enable_reg = 0x52000,
  35. .enable_mask = BIT(0),
  36. .hw.init = &(struct clk_init_data){
  37. .name = "gpll0",
  38. .parent_data = &(const struct clk_parent_data){
  39. .fw_name = "bi_tcxo",
  40. .name = "bi_tcxo",
  41. },
  42. .num_parents = 1,
  43. .ops = &clk_alpha_pll_fixed_trion_ops,
  44. },
  45. },
  46. };
  47. static const struct clk_div_table post_div_table_trion_even[] = {
  48. { 0x0, 1 },
  49. { 0x1, 2 },
  50. { 0x3, 4 },
  51. { 0x7, 8 },
  52. { }
  53. };
  54. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  55. .offset = 0x0,
  56. .post_div_shift = 8,
  57. .post_div_table = post_div_table_trion_even,
  58. .num_post_div = ARRAY_SIZE(post_div_table_trion_even),
  59. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  60. .width = 4,
  61. .clkr.hw.init = &(struct clk_init_data){
  62. .name = "gpll0_out_even",
  63. .parent_hws = (const struct clk_hw*[]){
  64. &gpll0.clkr.hw,
  65. },
  66. .num_parents = 1,
  67. .ops = &clk_alpha_pll_postdiv_trion_ops,
  68. },
  69. };
  70. static struct clk_alpha_pll gpll7 = {
  71. .offset = 0x1a000,
  72. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  73. .clkr = {
  74. .enable_reg = 0x52000,
  75. .enable_mask = BIT(7),
  76. .hw.init = &(struct clk_init_data){
  77. .name = "gpll7",
  78. .parent_data = &(const struct clk_parent_data){
  79. .fw_name = "bi_tcxo",
  80. .name = "bi_tcxo",
  81. },
  82. .num_parents = 1,
  83. .ops = &clk_alpha_pll_fixed_trion_ops,
  84. },
  85. },
  86. };
  87. static struct clk_alpha_pll gpll9 = {
  88. .offset = 0x1c000,
  89. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_TRION],
  90. .clkr = {
  91. .enable_reg = 0x52000,
  92. .enable_mask = BIT(9),
  93. .hw.init = &(struct clk_init_data){
  94. .name = "gpll9",
  95. .parent_data = &(const struct clk_parent_data){
  96. .fw_name = "bi_tcxo",
  97. .name = "bi_tcxo",
  98. },
  99. .num_parents = 1,
  100. .ops = &clk_alpha_pll_fixed_trion_ops,
  101. },
  102. },
  103. };
  104. static const struct parent_map gcc_parent_map_0[] = {
  105. { P_BI_TCXO, 0 },
  106. { P_GPLL0_OUT_MAIN, 1 },
  107. { P_GPLL0_OUT_EVEN, 6 },
  108. };
  109. static const struct clk_parent_data gcc_parents_0[] = {
  110. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  111. { .hw = &gpll0.clkr.hw },
  112. { .hw = &gpll0_out_even.clkr.hw },
  113. };
  114. static const struct parent_map gcc_parent_map_1[] = {
  115. { P_BI_TCXO, 0 },
  116. { P_GPLL0_OUT_MAIN, 1 },
  117. { P_SLEEP_CLK, 5 },
  118. { P_GPLL0_OUT_EVEN, 6 },
  119. };
  120. static const struct clk_parent_data gcc_parents_1[] = {
  121. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  122. { .hw = &gpll0.clkr.hw },
  123. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  124. { .hw = &gpll0_out_even.clkr.hw },
  125. };
  126. static const struct parent_map gcc_parent_map_2[] = {
  127. { P_BI_TCXO, 0 },
  128. { P_SLEEP_CLK, 5 },
  129. };
  130. static const struct clk_parent_data gcc_parents_2[] = {
  131. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  132. { .fw_name = "sleep_clk", .name = "sleep_clk" },
  133. };
  134. static const struct parent_map gcc_parent_map_3[] = {
  135. { P_BI_TCXO, 0 },
  136. { P_GPLL0_OUT_MAIN, 1 },
  137. };
  138. static const struct clk_parent_data gcc_parents_3[] = {
  139. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  140. { .hw = &gpll0.clkr.hw },
  141. };
  142. static const struct parent_map gcc_parent_map_4[] = {
  143. { P_BI_TCXO, 0 },
  144. };
  145. static const struct clk_parent_data gcc_parents_4[] = {
  146. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  147. };
  148. static const struct parent_map gcc_parent_map_5[] = {
  149. { P_BI_TCXO, 0 },
  150. { P_GPLL0_OUT_MAIN, 1 },
  151. { P_GPLL7_OUT_MAIN, 3 },
  152. { P_GPLL0_OUT_EVEN, 6 },
  153. };
  154. static const struct clk_parent_data gcc_parents_5[] = {
  155. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  156. { .hw = &gpll0.clkr.hw },
  157. { .hw = &gpll7.clkr.hw },
  158. { .hw = &gpll0_out_even.clkr.hw },
  159. };
  160. static const struct parent_map gcc_parent_map_6[] = {
  161. { P_BI_TCXO, 0 },
  162. { P_GPLL0_OUT_MAIN, 1 },
  163. { P_GPLL9_OUT_MAIN, 2 },
  164. { P_GPLL0_OUT_EVEN, 6 },
  165. };
  166. static const struct clk_parent_data gcc_parents_6[] = {
  167. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  168. { .hw = &gpll0.clkr.hw },
  169. { .hw = &gpll9.clkr.hw },
  170. { .hw = &gpll0_out_even.clkr.hw },
  171. };
  172. static const struct parent_map gcc_parent_map_7[] = {
  173. { P_BI_TCXO, 0 },
  174. { P_GPLL0_OUT_MAIN, 1 },
  175. { P_AUD_REF_CLK, 2 },
  176. { P_GPLL0_OUT_EVEN, 6 },
  177. };
  178. static const struct clk_parent_data gcc_parents_7[] = {
  179. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  180. { .hw = &gpll0.clkr.hw },
  181. { .fw_name = "aud_ref_clk", .name = "aud_ref_clk" },
  182. { .hw = &gpll0_out_even.clkr.hw },
  183. };
  184. static const struct freq_tbl ftbl_gcc_emac_ptp_clk_src[] = {
  185. F(19200000, P_BI_TCXO, 1, 0, 0),
  186. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  187. F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  188. F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
  189. { }
  190. };
  191. static struct clk_rcg2 gcc_emac_ptp_clk_src = {
  192. .cmd_rcgr = 0x6038,
  193. .mnd_width = 0,
  194. .hid_width = 5,
  195. .parent_map = gcc_parent_map_5,
  196. .freq_tbl = ftbl_gcc_emac_ptp_clk_src,
  197. .clkr.hw.init = &(struct clk_init_data){
  198. .name = "gcc_emac_ptp_clk_src",
  199. .parent_data = gcc_parents_5,
  200. .num_parents = ARRAY_SIZE(gcc_parents_5),
  201. .flags = CLK_SET_RATE_PARENT,
  202. .ops = &clk_rcg2_ops,
  203. },
  204. };
  205. static const struct freq_tbl ftbl_gcc_emac_rgmii_clk_src[] = {
  206. F(2500000, P_BI_TCXO, 1, 25, 192),
  207. F(5000000, P_BI_TCXO, 1, 25, 96),
  208. F(19200000, P_BI_TCXO, 1, 0, 0),
  209. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  210. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  211. F(125000000, P_GPLL7_OUT_MAIN, 4, 0, 0),
  212. F(250000000, P_GPLL7_OUT_MAIN, 2, 0, 0),
  213. { }
  214. };
  215. static struct clk_rcg2 gcc_emac_rgmii_clk_src = {
  216. .cmd_rcgr = 0x601c,
  217. .mnd_width = 8,
  218. .hid_width = 5,
  219. .parent_map = gcc_parent_map_5,
  220. .freq_tbl = ftbl_gcc_emac_rgmii_clk_src,
  221. .clkr.hw.init = &(struct clk_init_data){
  222. .name = "gcc_emac_rgmii_clk_src",
  223. .parent_data = gcc_parents_5,
  224. .num_parents = ARRAY_SIZE(gcc_parents_5),
  225. .flags = CLK_SET_RATE_PARENT,
  226. .ops = &clk_rcg2_ops,
  227. },
  228. };
  229. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  230. F(19200000, P_BI_TCXO, 1, 0, 0),
  231. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  232. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  233. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  234. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  235. { }
  236. };
  237. static struct clk_rcg2 gcc_gp1_clk_src = {
  238. .cmd_rcgr = 0x64004,
  239. .mnd_width = 8,
  240. .hid_width = 5,
  241. .parent_map = gcc_parent_map_1,
  242. .freq_tbl = ftbl_gcc_gp1_clk_src,
  243. .clkr.hw.init = &(struct clk_init_data){
  244. .name = "gcc_gp1_clk_src",
  245. .parent_data = gcc_parents_1,
  246. .num_parents = ARRAY_SIZE(gcc_parents_1),
  247. .flags = CLK_SET_RATE_PARENT,
  248. .ops = &clk_rcg2_ops,
  249. },
  250. };
  251. static struct clk_rcg2 gcc_gp2_clk_src = {
  252. .cmd_rcgr = 0x65004,
  253. .mnd_width = 8,
  254. .hid_width = 5,
  255. .parent_map = gcc_parent_map_1,
  256. .freq_tbl = ftbl_gcc_gp1_clk_src,
  257. .clkr.hw.init = &(struct clk_init_data){
  258. .name = "gcc_gp2_clk_src",
  259. .parent_data = gcc_parents_1,
  260. .num_parents = ARRAY_SIZE(gcc_parents_1),
  261. .flags = CLK_SET_RATE_PARENT,
  262. .ops = &clk_rcg2_ops,
  263. },
  264. };
  265. static struct clk_rcg2 gcc_gp3_clk_src = {
  266. .cmd_rcgr = 0x66004,
  267. .mnd_width = 8,
  268. .hid_width = 5,
  269. .parent_map = gcc_parent_map_1,
  270. .freq_tbl = ftbl_gcc_gp1_clk_src,
  271. .clkr.hw.init = &(struct clk_init_data){
  272. .name = "gcc_gp3_clk_src",
  273. .parent_data = gcc_parents_1,
  274. .num_parents = ARRAY_SIZE(gcc_parents_1),
  275. .flags = CLK_SET_RATE_PARENT,
  276. .ops = &clk_rcg2_ops,
  277. },
  278. };
  279. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  280. F(9600000, P_BI_TCXO, 2, 0, 0),
  281. F(19200000, P_BI_TCXO, 1, 0, 0),
  282. { }
  283. };
  284. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  285. .cmd_rcgr = 0x6b02c,
  286. .mnd_width = 16,
  287. .hid_width = 5,
  288. .parent_map = gcc_parent_map_2,
  289. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  290. .clkr.hw.init = &(struct clk_init_data){
  291. .name = "gcc_pcie_0_aux_clk_src",
  292. .parent_data = gcc_parents_2,
  293. .num_parents = ARRAY_SIZE(gcc_parents_2),
  294. .flags = CLK_SET_RATE_PARENT,
  295. .ops = &clk_rcg2_ops,
  296. },
  297. };
  298. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  299. .cmd_rcgr = 0x8d02c,
  300. .mnd_width = 16,
  301. .hid_width = 5,
  302. .parent_map = gcc_parent_map_2,
  303. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  304. .clkr.hw.init = &(struct clk_init_data){
  305. .name = "gcc_pcie_1_aux_clk_src",
  306. .parent_data = gcc_parents_2,
  307. .num_parents = ARRAY_SIZE(gcc_parents_2),
  308. .flags = CLK_SET_RATE_PARENT,
  309. .ops = &clk_rcg2_ops,
  310. },
  311. };
  312. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  313. F(19200000, P_BI_TCXO, 1, 0, 0),
  314. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  315. { }
  316. };
  317. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  318. .cmd_rcgr = 0x6f014,
  319. .mnd_width = 0,
  320. .hid_width = 5,
  321. .parent_map = gcc_parent_map_0,
  322. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  323. .clkr.hw.init = &(struct clk_init_data){
  324. .name = "gcc_pcie_phy_refgen_clk_src",
  325. .parent_data = gcc_parents_0,
  326. .num_parents = ARRAY_SIZE(gcc_parents_0),
  327. .flags = CLK_SET_RATE_PARENT,
  328. .ops = &clk_rcg2_ops,
  329. },
  330. };
  331. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  332. F(9600000, P_BI_TCXO, 2, 0, 0),
  333. F(19200000, P_BI_TCXO, 1, 0, 0),
  334. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  335. { }
  336. };
  337. static struct clk_rcg2 gcc_pdm2_clk_src = {
  338. .cmd_rcgr = 0x33010,
  339. .mnd_width = 0,
  340. .hid_width = 5,
  341. .parent_map = gcc_parent_map_0,
  342. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  343. .clkr.hw.init = &(struct clk_init_data){
  344. .name = "gcc_pdm2_clk_src",
  345. .parent_data = gcc_parents_0,
  346. .num_parents = ARRAY_SIZE(gcc_parents_0),
  347. .flags = CLK_SET_RATE_PARENT,
  348. .ops = &clk_rcg2_ops,
  349. },
  350. };
  351. static const struct freq_tbl ftbl_gcc_qspi_core_clk_src[] = {
  352. F(19200000, P_BI_TCXO, 1, 0, 0),
  353. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  354. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  355. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  356. { }
  357. };
  358. static struct clk_rcg2 gcc_qspi_core_clk_src = {
  359. .cmd_rcgr = 0x4b008,
  360. .mnd_width = 0,
  361. .hid_width = 5,
  362. .parent_map = gcc_parent_map_0,
  363. .freq_tbl = ftbl_gcc_qspi_core_clk_src,
  364. .clkr.hw.init = &(struct clk_init_data){
  365. .name = "gcc_qspi_core_clk_src",
  366. .parent_data = gcc_parents_0,
  367. .num_parents = ARRAY_SIZE(gcc_parents_0),
  368. .flags = CLK_SET_RATE_PARENT,
  369. .ops = &clk_rcg2_ops,
  370. },
  371. };
  372. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  373. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  374. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  375. F(19200000, P_BI_TCXO, 1, 0, 0),
  376. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  377. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  378. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  379. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  380. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  381. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  382. F(100000000, P_GPLL0_OUT_EVEN, 3, 0, 0),
  383. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  384. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  385. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  386. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  387. F(128000000, P_GPLL0_OUT_MAIN, 1, 16, 75),
  388. { }
  389. };
  390. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  391. .name = "gcc_qupv3_wrap0_s0_clk_src",
  392. .parent_data = gcc_parents_0,
  393. .num_parents = ARRAY_SIZE(gcc_parents_0),
  394. .flags = CLK_SET_RATE_PARENT,
  395. .ops = &clk_rcg2_ops,
  396. };
  397. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  398. .cmd_rcgr = 0x17148,
  399. .mnd_width = 16,
  400. .hid_width = 5,
  401. .parent_map = gcc_parent_map_0,
  402. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  403. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  404. };
  405. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  406. .name = "gcc_qupv3_wrap0_s1_clk_src",
  407. .parent_data = gcc_parents_0,
  408. .num_parents = ARRAY_SIZE(gcc_parents_0),
  409. .flags = CLK_SET_RATE_PARENT,
  410. .ops = &clk_rcg2_ops,
  411. };
  412. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  413. .cmd_rcgr = 0x17278,
  414. .mnd_width = 16,
  415. .hid_width = 5,
  416. .parent_map = gcc_parent_map_0,
  417. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  418. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  419. };
  420. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  421. .name = "gcc_qupv3_wrap0_s2_clk_src",
  422. .parent_data = gcc_parents_0,
  423. .num_parents = ARRAY_SIZE(gcc_parents_0),
  424. .flags = CLK_SET_RATE_PARENT,
  425. .ops = &clk_rcg2_ops,
  426. };
  427. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  428. .cmd_rcgr = 0x173a8,
  429. .mnd_width = 16,
  430. .hid_width = 5,
  431. .parent_map = gcc_parent_map_0,
  432. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  433. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  434. };
  435. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  436. .name = "gcc_qupv3_wrap0_s3_clk_src",
  437. .parent_data = gcc_parents_0,
  438. .num_parents = ARRAY_SIZE(gcc_parents_0),
  439. .flags = CLK_SET_RATE_PARENT,
  440. .ops = &clk_rcg2_ops,
  441. };
  442. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  443. .cmd_rcgr = 0x174d8,
  444. .mnd_width = 16,
  445. .hid_width = 5,
  446. .parent_map = gcc_parent_map_0,
  447. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  448. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  449. };
  450. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  451. .name = "gcc_qupv3_wrap0_s4_clk_src",
  452. .parent_data = gcc_parents_0,
  453. .num_parents = ARRAY_SIZE(gcc_parents_0),
  454. .flags = CLK_SET_RATE_PARENT,
  455. .ops = &clk_rcg2_ops,
  456. };
  457. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  458. .cmd_rcgr = 0x17608,
  459. .mnd_width = 16,
  460. .hid_width = 5,
  461. .parent_map = gcc_parent_map_0,
  462. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  463. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  464. };
  465. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  466. .name = "gcc_qupv3_wrap0_s5_clk_src",
  467. .parent_data = gcc_parents_0,
  468. .num_parents = ARRAY_SIZE(gcc_parents_0),
  469. .flags = CLK_SET_RATE_PARENT,
  470. .ops = &clk_rcg2_ops,
  471. };
  472. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  473. .cmd_rcgr = 0x17738,
  474. .mnd_width = 16,
  475. .hid_width = 5,
  476. .parent_map = gcc_parent_map_0,
  477. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  478. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  479. };
  480. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  481. .name = "gcc_qupv3_wrap0_s6_clk_src",
  482. .parent_data = gcc_parents_0,
  483. .num_parents = ARRAY_SIZE(gcc_parents_0),
  484. .flags = CLK_SET_RATE_PARENT,
  485. .ops = &clk_rcg2_ops,
  486. };
  487. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  488. .cmd_rcgr = 0x17868,
  489. .mnd_width = 16,
  490. .hid_width = 5,
  491. .parent_map = gcc_parent_map_0,
  492. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  493. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  494. };
  495. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  496. .name = "gcc_qupv3_wrap0_s7_clk_src",
  497. .parent_data = gcc_parents_0,
  498. .num_parents = ARRAY_SIZE(gcc_parents_0),
  499. .flags = CLK_SET_RATE_PARENT,
  500. .ops = &clk_rcg2_ops,
  501. };
  502. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  503. .cmd_rcgr = 0x17998,
  504. .mnd_width = 16,
  505. .hid_width = 5,
  506. .parent_map = gcc_parent_map_0,
  507. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  508. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  509. };
  510. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  511. .name = "gcc_qupv3_wrap1_s0_clk_src",
  512. .parent_data = gcc_parents_0,
  513. .num_parents = ARRAY_SIZE(gcc_parents_0),
  514. .flags = CLK_SET_RATE_PARENT,
  515. .ops = &clk_rcg2_ops,
  516. };
  517. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  518. .cmd_rcgr = 0x18148,
  519. .mnd_width = 16,
  520. .hid_width = 5,
  521. .parent_map = gcc_parent_map_0,
  522. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  523. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  524. };
  525. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  526. .name = "gcc_qupv3_wrap1_s1_clk_src",
  527. .parent_data = gcc_parents_0,
  528. .num_parents = ARRAY_SIZE(gcc_parents_0),
  529. .flags = CLK_SET_RATE_PARENT,
  530. .ops = &clk_rcg2_ops,
  531. };
  532. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  533. .cmd_rcgr = 0x18278,
  534. .mnd_width = 16,
  535. .hid_width = 5,
  536. .parent_map = gcc_parent_map_0,
  537. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  538. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  539. };
  540. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  541. .name = "gcc_qupv3_wrap1_s2_clk_src",
  542. .parent_data = gcc_parents_0,
  543. .num_parents = ARRAY_SIZE(gcc_parents_0),
  544. .flags = CLK_SET_RATE_PARENT,
  545. .ops = &clk_rcg2_ops,
  546. };
  547. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  548. .cmd_rcgr = 0x183a8,
  549. .mnd_width = 16,
  550. .hid_width = 5,
  551. .parent_map = gcc_parent_map_0,
  552. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  553. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  554. };
  555. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  556. .name = "gcc_qupv3_wrap1_s3_clk_src",
  557. .parent_data = gcc_parents_0,
  558. .num_parents = ARRAY_SIZE(gcc_parents_0),
  559. .flags = CLK_SET_RATE_PARENT,
  560. .ops = &clk_rcg2_ops,
  561. };
  562. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  563. .cmd_rcgr = 0x184d8,
  564. .mnd_width = 16,
  565. .hid_width = 5,
  566. .parent_map = gcc_parent_map_0,
  567. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  568. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  569. };
  570. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  571. .name = "gcc_qupv3_wrap1_s4_clk_src",
  572. .parent_data = gcc_parents_0,
  573. .num_parents = ARRAY_SIZE(gcc_parents_0),
  574. .flags = CLK_SET_RATE_PARENT,
  575. .ops = &clk_rcg2_ops,
  576. };
  577. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  578. .cmd_rcgr = 0x18608,
  579. .mnd_width = 16,
  580. .hid_width = 5,
  581. .parent_map = gcc_parent_map_0,
  582. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  583. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  584. };
  585. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  586. .name = "gcc_qupv3_wrap1_s5_clk_src",
  587. .parent_data = gcc_parents_0,
  588. .num_parents = ARRAY_SIZE(gcc_parents_0),
  589. .flags = CLK_SET_RATE_PARENT,
  590. .ops = &clk_rcg2_ops,
  591. };
  592. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  593. .cmd_rcgr = 0x18738,
  594. .mnd_width = 16,
  595. .hid_width = 5,
  596. .parent_map = gcc_parent_map_0,
  597. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  598. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  599. };
  600. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  601. .name = "gcc_qupv3_wrap2_s0_clk_src",
  602. .parent_data = gcc_parents_0,
  603. .num_parents = ARRAY_SIZE(gcc_parents_0),
  604. .flags = CLK_SET_RATE_PARENT,
  605. .ops = &clk_rcg2_ops,
  606. };
  607. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  608. .cmd_rcgr = 0x1e148,
  609. .mnd_width = 16,
  610. .hid_width = 5,
  611. .parent_map = gcc_parent_map_0,
  612. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  613. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  614. };
  615. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  616. .name = "gcc_qupv3_wrap2_s1_clk_src",
  617. .parent_data = gcc_parents_0,
  618. .num_parents = ARRAY_SIZE(gcc_parents_0),
  619. .flags = CLK_SET_RATE_PARENT,
  620. .ops = &clk_rcg2_ops,
  621. };
  622. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  623. .cmd_rcgr = 0x1e278,
  624. .mnd_width = 16,
  625. .hid_width = 5,
  626. .parent_map = gcc_parent_map_0,
  627. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  628. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  629. };
  630. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  631. .name = "gcc_qupv3_wrap2_s2_clk_src",
  632. .parent_data = gcc_parents_0,
  633. .num_parents = ARRAY_SIZE(gcc_parents_0),
  634. .flags = CLK_SET_RATE_PARENT,
  635. .ops = &clk_rcg2_ops,
  636. };
  637. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  638. .cmd_rcgr = 0x1e3a8,
  639. .mnd_width = 16,
  640. .hid_width = 5,
  641. .parent_map = gcc_parent_map_0,
  642. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  643. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  644. };
  645. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  646. .name = "gcc_qupv3_wrap2_s3_clk_src",
  647. .parent_data = gcc_parents_0,
  648. .num_parents = ARRAY_SIZE(gcc_parents_0),
  649. .flags = CLK_SET_RATE_PARENT,
  650. .ops = &clk_rcg2_ops,
  651. };
  652. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  653. .cmd_rcgr = 0x1e4d8,
  654. .mnd_width = 16,
  655. .hid_width = 5,
  656. .parent_map = gcc_parent_map_0,
  657. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  658. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  659. };
  660. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  661. .name = "gcc_qupv3_wrap2_s4_clk_src",
  662. .parent_data = gcc_parents_0,
  663. .num_parents = ARRAY_SIZE(gcc_parents_0),
  664. .flags = CLK_SET_RATE_PARENT,
  665. .ops = &clk_rcg2_ops,
  666. };
  667. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  668. .cmd_rcgr = 0x1e608,
  669. .mnd_width = 16,
  670. .hid_width = 5,
  671. .parent_map = gcc_parent_map_0,
  672. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  673. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  674. };
  675. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  676. .name = "gcc_qupv3_wrap2_s5_clk_src",
  677. .parent_data = gcc_parents_0,
  678. .num_parents = ARRAY_SIZE(gcc_parents_0),
  679. .flags = CLK_SET_RATE_PARENT,
  680. .ops = &clk_rcg2_ops,
  681. };
  682. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  683. .cmd_rcgr = 0x1e738,
  684. .mnd_width = 16,
  685. .hid_width = 5,
  686. .parent_map = gcc_parent_map_0,
  687. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  688. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  689. };
  690. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  691. F(400000, P_BI_TCXO, 12, 1, 4),
  692. F(9600000, P_BI_TCXO, 2, 0, 0),
  693. F(19200000, P_BI_TCXO, 1, 0, 0),
  694. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  695. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  696. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  697. F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0),
  698. { }
  699. };
  700. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  701. .cmd_rcgr = 0x1400c,
  702. .mnd_width = 8,
  703. .hid_width = 5,
  704. .parent_map = gcc_parent_map_6,
  705. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  706. .clkr.hw.init = &(struct clk_init_data){
  707. .name = "gcc_sdcc2_apps_clk_src",
  708. .parent_data = gcc_parents_6,
  709. .num_parents = ARRAY_SIZE(gcc_parents_6),
  710. .flags = CLK_OPS_PARENT_ENABLE,
  711. .ops = &clk_rcg2_floor_ops,
  712. },
  713. };
  714. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  715. F(400000, P_BI_TCXO, 12, 1, 4),
  716. F(9600000, P_BI_TCXO, 2, 0, 0),
  717. F(19200000, P_BI_TCXO, 1, 0, 0),
  718. F(25000000, P_GPLL0_OUT_MAIN, 12, 1, 2),
  719. F(50000000, P_GPLL0_OUT_MAIN, 12, 0, 0),
  720. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  721. { }
  722. };
  723. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  724. .cmd_rcgr = 0x1600c,
  725. .mnd_width = 8,
  726. .hid_width = 5,
  727. .parent_map = gcc_parent_map_3,
  728. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  729. .clkr.hw.init = &(struct clk_init_data){
  730. .name = "gcc_sdcc4_apps_clk_src",
  731. .parent_data = gcc_parents_3,
  732. .num_parents = ARRAY_SIZE(gcc_parents_3),
  733. .flags = CLK_SET_RATE_PARENT,
  734. .ops = &clk_rcg2_floor_ops,
  735. },
  736. };
  737. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  738. F(105495, P_BI_TCXO, 2, 1, 91),
  739. { }
  740. };
  741. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  742. .cmd_rcgr = 0x36010,
  743. .mnd_width = 8,
  744. .hid_width = 5,
  745. .parent_map = gcc_parent_map_7,
  746. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  747. .clkr.hw.init = &(struct clk_init_data){
  748. .name = "gcc_tsif_ref_clk_src",
  749. .parent_data = gcc_parents_7,
  750. .num_parents = ARRAY_SIZE(gcc_parents_7),
  751. .flags = CLK_SET_RATE_PARENT,
  752. .ops = &clk_rcg2_ops,
  753. },
  754. };
  755. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  756. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  757. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  758. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  759. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  760. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  761. { }
  762. };
  763. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  764. .cmd_rcgr = 0x75020,
  765. .mnd_width = 8,
  766. .hid_width = 5,
  767. .parent_map = gcc_parent_map_0,
  768. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  769. .clkr.hw.init = &(struct clk_init_data){
  770. .name = "gcc_ufs_card_axi_clk_src",
  771. .parent_data = gcc_parents_0,
  772. .num_parents = ARRAY_SIZE(gcc_parents_0),
  773. .flags = CLK_SET_RATE_PARENT,
  774. .ops = &clk_rcg2_ops,
  775. },
  776. };
  777. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  778. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  779. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  780. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  781. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  782. { }
  783. };
  784. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  785. .cmd_rcgr = 0x75060,
  786. .mnd_width = 0,
  787. .hid_width = 5,
  788. .parent_map = gcc_parent_map_0,
  789. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  790. .clkr.hw.init = &(struct clk_init_data){
  791. .name = "gcc_ufs_card_ice_core_clk_src",
  792. .parent_data = gcc_parents_0,
  793. .num_parents = ARRAY_SIZE(gcc_parents_0),
  794. .flags = CLK_SET_RATE_PARENT,
  795. .ops = &clk_rcg2_ops,
  796. },
  797. };
  798. static const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = {
  799. F(19200000, P_BI_TCXO, 1, 0, 0),
  800. { }
  801. };
  802. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  803. .cmd_rcgr = 0x75094,
  804. .mnd_width = 0,
  805. .hid_width = 5,
  806. .parent_map = gcc_parent_map_4,
  807. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  808. .clkr.hw.init = &(struct clk_init_data){
  809. .name = "gcc_ufs_card_phy_aux_clk_src",
  810. .parent_data = gcc_parents_4,
  811. .num_parents = ARRAY_SIZE(gcc_parents_4),
  812. .flags = CLK_SET_RATE_PARENT,
  813. .ops = &clk_rcg2_ops,
  814. },
  815. };
  816. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  817. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  818. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  819. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  820. { }
  821. };
  822. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  823. .cmd_rcgr = 0x75078,
  824. .mnd_width = 0,
  825. .hid_width = 5,
  826. .parent_map = gcc_parent_map_0,
  827. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  828. .clkr.hw.init = &(struct clk_init_data){
  829. .name = "gcc_ufs_card_unipro_core_clk_src",
  830. .parent_data = gcc_parents_0,
  831. .num_parents = ARRAY_SIZE(gcc_parents_0),
  832. .flags = CLK_SET_RATE_PARENT,
  833. .ops = &clk_rcg2_ops,
  834. },
  835. };
  836. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  837. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  838. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  839. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  840. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  841. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  842. { }
  843. };
  844. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  845. .cmd_rcgr = 0x77020,
  846. .mnd_width = 8,
  847. .hid_width = 5,
  848. .parent_map = gcc_parent_map_0,
  849. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  850. .clkr.hw.init = &(struct clk_init_data){
  851. .name = "gcc_ufs_phy_axi_clk_src",
  852. .parent_data = gcc_parents_0,
  853. .num_parents = ARRAY_SIZE(gcc_parents_0),
  854. .flags = CLK_SET_RATE_PARENT,
  855. .ops = &clk_rcg2_ops,
  856. },
  857. };
  858. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  859. .cmd_rcgr = 0x77060,
  860. .mnd_width = 0,
  861. .hid_width = 5,
  862. .parent_map = gcc_parent_map_0,
  863. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  864. .clkr.hw.init = &(struct clk_init_data){
  865. .name = "gcc_ufs_phy_ice_core_clk_src",
  866. .parent_data = gcc_parents_0,
  867. .num_parents = ARRAY_SIZE(gcc_parents_0),
  868. .flags = CLK_SET_RATE_PARENT,
  869. .ops = &clk_rcg2_ops,
  870. },
  871. };
  872. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  873. .cmd_rcgr = 0x77094,
  874. .mnd_width = 0,
  875. .hid_width = 5,
  876. .parent_map = gcc_parent_map_4,
  877. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  878. .clkr.hw.init = &(struct clk_init_data){
  879. .name = "gcc_ufs_phy_phy_aux_clk_src",
  880. .parent_data = gcc_parents_4,
  881. .num_parents = ARRAY_SIZE(gcc_parents_4),
  882. .flags = CLK_SET_RATE_PARENT,
  883. .ops = &clk_rcg2_ops,
  884. },
  885. };
  886. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  887. .cmd_rcgr = 0x77078,
  888. .mnd_width = 0,
  889. .hid_width = 5,
  890. .parent_map = gcc_parent_map_0,
  891. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  892. .clkr.hw.init = &(struct clk_init_data){
  893. .name = "gcc_ufs_phy_unipro_core_clk_src",
  894. .parent_data = gcc_parents_0,
  895. .num_parents = ARRAY_SIZE(gcc_parents_0),
  896. .flags = CLK_SET_RATE_PARENT,
  897. .ops = &clk_rcg2_ops,
  898. },
  899. };
  900. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  901. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  902. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  903. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  904. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  905. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  906. { }
  907. };
  908. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  909. .cmd_rcgr = 0xf01c,
  910. .mnd_width = 8,
  911. .hid_width = 5,
  912. .parent_map = gcc_parent_map_0,
  913. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  914. .clkr.hw.init = &(struct clk_init_data){
  915. .name = "gcc_usb30_prim_master_clk_src",
  916. .parent_data = gcc_parents_0,
  917. .num_parents = ARRAY_SIZE(gcc_parents_0),
  918. .flags = CLK_SET_RATE_PARENT,
  919. .ops = &clk_rcg2_ops,
  920. },
  921. };
  922. static const struct freq_tbl ftbl_gcc_usb30_prim_mock_utmi_clk_src[] = {
  923. F(19200000, P_BI_TCXO, 1, 0, 0),
  924. F(20000000, P_GPLL0_OUT_EVEN, 15, 0, 0),
  925. F(60000000, P_GPLL0_OUT_EVEN, 5, 0, 0),
  926. { }
  927. };
  928. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  929. .cmd_rcgr = 0xf034,
  930. .mnd_width = 0,
  931. .hid_width = 5,
  932. .parent_map = gcc_parent_map_0,
  933. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  934. .clkr.hw.init = &(struct clk_init_data){
  935. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  936. .parent_data = gcc_parents_0,
  937. .num_parents = ARRAY_SIZE(gcc_parents_0),
  938. .flags = CLK_SET_RATE_PARENT,
  939. .ops = &clk_rcg2_ops,
  940. },
  941. };
  942. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  943. .cmd_rcgr = 0x1001c,
  944. .mnd_width = 8,
  945. .hid_width = 5,
  946. .parent_map = gcc_parent_map_0,
  947. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  948. .clkr.hw.init = &(struct clk_init_data){
  949. .name = "gcc_usb30_sec_master_clk_src",
  950. .parent_data = gcc_parents_0,
  951. .num_parents = ARRAY_SIZE(gcc_parents_0),
  952. .flags = CLK_SET_RATE_PARENT,
  953. .ops = &clk_rcg2_ops,
  954. },
  955. };
  956. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  957. .cmd_rcgr = 0x10034,
  958. .mnd_width = 0,
  959. .hid_width = 5,
  960. .parent_map = gcc_parent_map_0,
  961. .freq_tbl = ftbl_gcc_usb30_prim_mock_utmi_clk_src,
  962. .clkr.hw.init = &(struct clk_init_data){
  963. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  964. .parent_data = gcc_parents_0,
  965. .num_parents = ARRAY_SIZE(gcc_parents_0),
  966. .flags = CLK_SET_RATE_PARENT,
  967. .ops = &clk_rcg2_ops,
  968. },
  969. };
  970. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  971. .cmd_rcgr = 0xf060,
  972. .mnd_width = 0,
  973. .hid_width = 5,
  974. .parent_map = gcc_parent_map_2,
  975. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  976. .clkr.hw.init = &(struct clk_init_data){
  977. .name = "gcc_usb3_prim_phy_aux_clk_src",
  978. .parent_data = gcc_parents_2,
  979. .num_parents = ARRAY_SIZE(gcc_parents_2),
  980. .flags = CLK_SET_RATE_PARENT,
  981. .ops = &clk_rcg2_ops,
  982. },
  983. };
  984. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  985. .cmd_rcgr = 0x10060,
  986. .mnd_width = 0,
  987. .hid_width = 5,
  988. .parent_map = gcc_parent_map_2,
  989. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "gcc_usb3_sec_phy_aux_clk_src",
  992. .parent_data = gcc_parents_2,
  993. .num_parents = ARRAY_SIZE(gcc_parents_2),
  994. .flags = CLK_SET_RATE_PARENT,
  995. .ops = &clk_rcg2_ops,
  996. },
  997. };
  998. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  999. .halt_reg = 0x90018,
  1000. .halt_check = BRANCH_HALT,
  1001. .clkr = {
  1002. .enable_reg = 0x90018,
  1003. .enable_mask = BIT(0),
  1004. .hw.init = &(struct clk_init_data){
  1005. .name = "gcc_aggre_noc_pcie_tbu_clk",
  1006. .ops = &clk_branch2_ops,
  1007. },
  1008. },
  1009. };
  1010. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  1011. .halt_reg = 0x750c0,
  1012. .halt_check = BRANCH_HALT,
  1013. .hwcg_reg = 0x750c0,
  1014. .hwcg_bit = 1,
  1015. .clkr = {
  1016. .enable_reg = 0x750c0,
  1017. .enable_mask = BIT(0),
  1018. .hw.init = &(struct clk_init_data){
  1019. .name = "gcc_aggre_ufs_card_axi_clk",
  1020. .parent_hws = (const struct clk_hw *[]){
  1021. &gcc_ufs_card_axi_clk_src.clkr.hw },
  1022. .num_parents = 1,
  1023. .flags = CLK_SET_RATE_PARENT,
  1024. .ops = &clk_branch2_ops,
  1025. },
  1026. },
  1027. };
  1028. static struct clk_branch gcc_aggre_ufs_card_axi_hw_ctl_clk = {
  1029. .halt_reg = 0x750c0,
  1030. .halt_check = BRANCH_HALT,
  1031. .hwcg_reg = 0x750c0,
  1032. .hwcg_bit = 1,
  1033. .clkr = {
  1034. .enable_reg = 0x750c0,
  1035. .enable_mask = BIT(1),
  1036. .hw.init = &(struct clk_init_data){
  1037. .name = "gcc_aggre_ufs_card_axi_hw_ctl_clk",
  1038. .parent_hws = (const struct clk_hw *[]){
  1039. &gcc_aggre_ufs_card_axi_clk.clkr.hw },
  1040. .num_parents = 1,
  1041. .flags = CLK_SET_RATE_PARENT,
  1042. .ops = &clk_branch_simple_ops,
  1043. },
  1044. },
  1045. };
  1046. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1047. .halt_reg = 0x770c0,
  1048. .halt_check = BRANCH_HALT,
  1049. .hwcg_reg = 0x770c0,
  1050. .hwcg_bit = 1,
  1051. .clkr = {
  1052. .enable_reg = 0x770c0,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "gcc_aggre_ufs_phy_axi_clk",
  1056. .parent_hws = (const struct clk_hw *[]){
  1057. &gcc_ufs_phy_axi_clk_src.clkr.hw },
  1058. .num_parents = 1,
  1059. .flags = CLK_SET_RATE_PARENT,
  1060. .ops = &clk_branch2_ops,
  1061. },
  1062. },
  1063. };
  1064. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  1065. .halt_reg = 0x770c0,
  1066. .halt_check = BRANCH_HALT,
  1067. .hwcg_reg = 0x770c0,
  1068. .hwcg_bit = 1,
  1069. .clkr = {
  1070. .enable_reg = 0x770c0,
  1071. .enable_mask = BIT(1),
  1072. .hw.init = &(struct clk_init_data){
  1073. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  1074. .parent_hws = (const struct clk_hw *[]){
  1075. &gcc_aggre_ufs_phy_axi_clk.clkr.hw },
  1076. .num_parents = 1,
  1077. .flags = CLK_SET_RATE_PARENT,
  1078. .ops = &clk_branch_simple_ops,
  1079. },
  1080. },
  1081. };
  1082. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1083. .halt_reg = 0xf07c,
  1084. .halt_check = BRANCH_HALT,
  1085. .clkr = {
  1086. .enable_reg = 0xf07c,
  1087. .enable_mask = BIT(0),
  1088. .hw.init = &(struct clk_init_data){
  1089. .name = "gcc_aggre_usb3_prim_axi_clk",
  1090. .parent_hws = (const struct clk_hw *[]){
  1091. &gcc_usb30_prim_master_clk_src.clkr.hw },
  1092. .num_parents = 1,
  1093. .flags = CLK_SET_RATE_PARENT,
  1094. .ops = &clk_branch2_ops,
  1095. },
  1096. },
  1097. };
  1098. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  1099. .halt_reg = 0x1007c,
  1100. .halt_check = BRANCH_HALT,
  1101. .clkr = {
  1102. .enable_reg = 0x1007c,
  1103. .enable_mask = BIT(0),
  1104. .hw.init = &(struct clk_init_data){
  1105. .name = "gcc_aggre_usb3_sec_axi_clk",
  1106. .parent_hws = (const struct clk_hw *[]){
  1107. &gcc_usb30_sec_master_clk_src.clkr.hw },
  1108. .num_parents = 1,
  1109. .flags = CLK_SET_RATE_PARENT,
  1110. .ops = &clk_branch2_ops,
  1111. },
  1112. },
  1113. };
  1114. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1115. .halt_reg = 0x38004,
  1116. .halt_check = BRANCH_HALT_VOTED,
  1117. .hwcg_reg = 0x38004,
  1118. .hwcg_bit = 1,
  1119. .clkr = {
  1120. .enable_reg = 0x52004,
  1121. .enable_mask = BIT(10),
  1122. .hw.init = &(struct clk_init_data){
  1123. .name = "gcc_boot_rom_ahb_clk",
  1124. .ops = &clk_branch2_ops,
  1125. },
  1126. },
  1127. };
  1128. /*
  1129. * Clock ON depends on external parent 'config noc', so cant poll
  1130. * delay and also mark as crtitical for camss boot
  1131. */
  1132. static struct clk_branch gcc_camera_ahb_clk = {
  1133. .halt_reg = 0xb008,
  1134. .halt_check = BRANCH_HALT_DELAY,
  1135. .hwcg_reg = 0xb008,
  1136. .hwcg_bit = 1,
  1137. .clkr = {
  1138. .enable_reg = 0xb008,
  1139. .enable_mask = BIT(0),
  1140. .hw.init = &(struct clk_init_data){
  1141. .name = "gcc_camera_ahb_clk",
  1142. .flags = CLK_IS_CRITICAL,
  1143. .ops = &clk_branch2_ops,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_branch gcc_camera_hf_axi_clk = {
  1148. .halt_reg = 0xb030,
  1149. .halt_check = BRANCH_HALT,
  1150. .clkr = {
  1151. .enable_reg = 0xb030,
  1152. .enable_mask = BIT(0),
  1153. .hw.init = &(struct clk_init_data){
  1154. .name = "gcc_camera_hf_axi_clk",
  1155. .ops = &clk_branch2_ops,
  1156. },
  1157. },
  1158. };
  1159. static struct clk_branch gcc_camera_sf_axi_clk = {
  1160. .halt_reg = 0xb034,
  1161. .halt_check = BRANCH_HALT,
  1162. .clkr = {
  1163. .enable_reg = 0xb034,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_camera_sf_axi_clk",
  1167. .ops = &clk_branch2_ops,
  1168. },
  1169. },
  1170. };
  1171. /* XO critical input to camss, so no need to poll */
  1172. static struct clk_branch gcc_camera_xo_clk = {
  1173. .halt_reg = 0xb044,
  1174. .halt_check = BRANCH_HALT_DELAY,
  1175. .clkr = {
  1176. .enable_reg = 0xb044,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "gcc_camera_xo_clk",
  1180. .flags = CLK_IS_CRITICAL,
  1181. .ops = &clk_branch2_ops,
  1182. },
  1183. },
  1184. };
  1185. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1186. .halt_reg = 0xf078,
  1187. .halt_check = BRANCH_HALT,
  1188. .clkr = {
  1189. .enable_reg = 0xf078,
  1190. .enable_mask = BIT(0),
  1191. .hw.init = &(struct clk_init_data){
  1192. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1193. .parent_hws = (const struct clk_hw *[]){
  1194. &gcc_usb30_prim_master_clk_src.clkr.hw },
  1195. .num_parents = 1,
  1196. .flags = CLK_SET_RATE_PARENT,
  1197. .ops = &clk_branch2_ops,
  1198. },
  1199. },
  1200. };
  1201. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1202. .halt_reg = 0x10078,
  1203. .halt_check = BRANCH_HALT,
  1204. .clkr = {
  1205. .enable_reg = 0x10078,
  1206. .enable_mask = BIT(0),
  1207. .hw.init = &(struct clk_init_data){
  1208. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1209. .parent_hws = (const struct clk_hw *[]){
  1210. &gcc_usb30_sec_master_clk_src.clkr.hw },
  1211. .num_parents = 1,
  1212. .flags = CLK_SET_RATE_PARENT,
  1213. .ops = &clk_branch2_ops,
  1214. },
  1215. },
  1216. };
  1217. static struct clk_branch gcc_cpuss_dvm_bus_clk = {
  1218. .halt_reg = 0x48190,
  1219. .halt_check = BRANCH_HALT,
  1220. .clkr = {
  1221. .enable_reg = 0x48190,
  1222. .enable_mask = BIT(0),
  1223. .hw.init = &(struct clk_init_data){
  1224. .name = "gcc_cpuss_dvm_bus_clk",
  1225. /* required for cpuss */
  1226. .flags = CLK_IS_CRITICAL,
  1227. .ops = &clk_branch2_ops,
  1228. },
  1229. },
  1230. };
  1231. static struct clk_branch gcc_cpuss_gnoc_clk = {
  1232. .halt_reg = 0x48004,
  1233. .halt_check = BRANCH_HALT_VOTED,
  1234. .hwcg_reg = 0x48004,
  1235. .hwcg_bit = 1,
  1236. .clkr = {
  1237. .enable_reg = 0x52004,
  1238. .enable_mask = BIT(22),
  1239. .hw.init = &(struct clk_init_data){
  1240. .name = "gcc_cpuss_gnoc_clk",
  1241. /* required for cpuss */
  1242. .flags = CLK_IS_CRITICAL,
  1243. .ops = &clk_branch2_ops,
  1244. },
  1245. },
  1246. };
  1247. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1248. .halt_reg = 0x48008,
  1249. .halt_check = BRANCH_HALT,
  1250. .clkr = {
  1251. .enable_reg = 0x48008,
  1252. .enable_mask = BIT(0),
  1253. .hw.init = &(struct clk_init_data){
  1254. .name = "gcc_cpuss_rbcpr_clk",
  1255. .ops = &clk_branch2_ops,
  1256. },
  1257. },
  1258. };
  1259. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1260. .halt_reg = 0x71154,
  1261. .halt_check = BRANCH_VOTED,
  1262. .clkr = {
  1263. .enable_reg = 0x71154,
  1264. .enable_mask = BIT(0),
  1265. .hw.init = &(struct clk_init_data){
  1266. .name = "gcc_ddrss_gpu_axi_clk",
  1267. .ops = &clk_branch2_ops,
  1268. },
  1269. },
  1270. };
  1271. /*
  1272. * Clock ON depends on external parent 'config noc', so cant poll
  1273. * delay and also mark as crtitical for disp boot
  1274. */
  1275. static struct clk_branch gcc_disp_ahb_clk = {
  1276. .halt_reg = 0xb00c,
  1277. .halt_check = BRANCH_HALT_DELAY,
  1278. .hwcg_reg = 0xb00c,
  1279. .hwcg_bit = 1,
  1280. .clkr = {
  1281. .enable_reg = 0xb00c,
  1282. .enable_mask = BIT(0),
  1283. .hw.init = &(struct clk_init_data){
  1284. .name = "gcc_disp_ahb_clk",
  1285. .flags = CLK_IS_CRITICAL,
  1286. .ops = &clk_branch2_ops,
  1287. },
  1288. },
  1289. };
  1290. static struct clk_branch gcc_disp_hf_axi_clk = {
  1291. .halt_reg = 0xb038,
  1292. .halt_check = BRANCH_HALT,
  1293. .clkr = {
  1294. .enable_reg = 0xb038,
  1295. .enable_mask = BIT(0),
  1296. .hw.init = &(struct clk_init_data){
  1297. .name = "gcc_disp_hf_axi_clk",
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_disp_sf_axi_clk = {
  1303. .halt_reg = 0xb03c,
  1304. .halt_check = BRANCH_HALT,
  1305. .clkr = {
  1306. .enable_reg = 0xb03c,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gcc_disp_sf_axi_clk",
  1310. .ops = &clk_branch2_ops,
  1311. },
  1312. },
  1313. };
  1314. /* XO critical input to disp, so no need to poll */
  1315. static struct clk_branch gcc_disp_xo_clk = {
  1316. .halt_reg = 0xb048,
  1317. .halt_check = BRANCH_HALT_DELAY,
  1318. .clkr = {
  1319. .enable_reg = 0xb048,
  1320. .enable_mask = BIT(0),
  1321. .hw.init = &(struct clk_init_data){
  1322. .name = "gcc_disp_xo_clk",
  1323. .flags = CLK_IS_CRITICAL,
  1324. .ops = &clk_branch2_ops,
  1325. },
  1326. },
  1327. };
  1328. static struct clk_branch gcc_emac_axi_clk = {
  1329. .halt_reg = 0x6010,
  1330. .halt_check = BRANCH_HALT,
  1331. .clkr = {
  1332. .enable_reg = 0x6010,
  1333. .enable_mask = BIT(0),
  1334. .hw.init = &(struct clk_init_data){
  1335. .name = "gcc_emac_axi_clk",
  1336. .ops = &clk_branch2_ops,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch gcc_emac_ptp_clk = {
  1341. .halt_reg = 0x6034,
  1342. .halt_check = BRANCH_HALT,
  1343. .clkr = {
  1344. .enable_reg = 0x6034,
  1345. .enable_mask = BIT(0),
  1346. .hw.init = &(struct clk_init_data){
  1347. .name = "gcc_emac_ptp_clk",
  1348. .parent_hws = (const struct clk_hw *[]){
  1349. &gcc_emac_ptp_clk_src.clkr.hw },
  1350. .num_parents = 1,
  1351. .flags = CLK_SET_RATE_PARENT,
  1352. .ops = &clk_branch2_ops,
  1353. },
  1354. },
  1355. };
  1356. static struct clk_branch gcc_emac_rgmii_clk = {
  1357. .halt_reg = 0x6018,
  1358. .halt_check = BRANCH_HALT,
  1359. .clkr = {
  1360. .enable_reg = 0x6018,
  1361. .enable_mask = BIT(0),
  1362. .hw.init = &(struct clk_init_data){
  1363. .name = "gcc_emac_rgmii_clk",
  1364. .parent_hws = (const struct clk_hw *[]){
  1365. &gcc_emac_rgmii_clk_src.clkr.hw },
  1366. .num_parents = 1,
  1367. .flags = CLK_SET_RATE_PARENT,
  1368. .ops = &clk_branch2_ops,
  1369. },
  1370. },
  1371. };
  1372. static struct clk_branch gcc_emac_slv_ahb_clk = {
  1373. .halt_reg = 0x6014,
  1374. .halt_check = BRANCH_HALT,
  1375. .hwcg_reg = 0x6014,
  1376. .hwcg_bit = 1,
  1377. .clkr = {
  1378. .enable_reg = 0x6014,
  1379. .enable_mask = BIT(0),
  1380. .hw.init = &(struct clk_init_data){
  1381. .name = "gcc_emac_slv_ahb_clk",
  1382. .ops = &clk_branch2_ops,
  1383. },
  1384. },
  1385. };
  1386. static struct clk_branch gcc_gp1_clk = {
  1387. .halt_reg = 0x64000,
  1388. .halt_check = BRANCH_HALT,
  1389. .clkr = {
  1390. .enable_reg = 0x64000,
  1391. .enable_mask = BIT(0),
  1392. .hw.init = &(struct clk_init_data){
  1393. .name = "gcc_gp1_clk",
  1394. .parent_hws = (const struct clk_hw *[]){
  1395. &gcc_gp1_clk_src.clkr.hw },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch gcc_gp2_clk = {
  1403. .halt_reg = 0x65000,
  1404. .halt_check = BRANCH_HALT,
  1405. .clkr = {
  1406. .enable_reg = 0x65000,
  1407. .enable_mask = BIT(0),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "gcc_gp2_clk",
  1410. .parent_hws = (const struct clk_hw *[]){
  1411. &gcc_gp2_clk_src.clkr.hw },
  1412. .num_parents = 1,
  1413. .flags = CLK_SET_RATE_PARENT,
  1414. .ops = &clk_branch2_ops,
  1415. },
  1416. },
  1417. };
  1418. static struct clk_branch gcc_gp3_clk = {
  1419. .halt_reg = 0x66000,
  1420. .halt_check = BRANCH_HALT,
  1421. .clkr = {
  1422. .enable_reg = 0x66000,
  1423. .enable_mask = BIT(0),
  1424. .hw.init = &(struct clk_init_data){
  1425. .name = "gcc_gp3_clk",
  1426. .parent_hws = (const struct clk_hw *[]){
  1427. &gcc_gp3_clk_src.clkr.hw },
  1428. .num_parents = 1,
  1429. .flags = CLK_SET_RATE_PARENT,
  1430. .ops = &clk_branch2_ops,
  1431. },
  1432. },
  1433. };
  1434. static struct clk_branch gcc_gpu_cfg_ahb_clk = {
  1435. .halt_reg = 0x71004,
  1436. .halt_check = BRANCH_HALT,
  1437. .hwcg_reg = 0x71004,
  1438. .hwcg_bit = 1,
  1439. .clkr = {
  1440. .enable_reg = 0x71004,
  1441. .enable_mask = BIT(0),
  1442. .hw.init = &(struct clk_init_data){
  1443. .name = "gcc_gpu_cfg_ahb_clk",
  1444. /* required for gpu */
  1445. .flags = CLK_IS_CRITICAL,
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1451. .halt_check = BRANCH_HALT_SKIP,
  1452. .clkr = {
  1453. .enable_reg = 0x52004,
  1454. .enable_mask = BIT(15),
  1455. .hw.init = &(struct clk_init_data){
  1456. .name = "gcc_gpu_gpll0_clk_src",
  1457. .parent_hws = (const struct clk_hw *[]){
  1458. &gpll0.clkr.hw },
  1459. .num_parents = 1,
  1460. .flags = CLK_SET_RATE_PARENT,
  1461. .ops = &clk_branch2_ops,
  1462. },
  1463. },
  1464. };
  1465. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1466. .halt_check = BRANCH_HALT_SKIP,
  1467. .clkr = {
  1468. .enable_reg = 0x52004,
  1469. .enable_mask = BIT(16),
  1470. .hw.init = &(struct clk_init_data){
  1471. .name = "gcc_gpu_gpll0_div_clk_src",
  1472. .parent_hws = (const struct clk_hw *[]){
  1473. &gpll0_out_even.clkr.hw },
  1474. .num_parents = 1,
  1475. .flags = CLK_SET_RATE_PARENT,
  1476. .ops = &clk_branch2_ops,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch gcc_gpu_iref_clk = {
  1481. .halt_reg = 0x8c010,
  1482. .halt_check = BRANCH_HALT,
  1483. .clkr = {
  1484. .enable_reg = 0x8c010,
  1485. .enable_mask = BIT(0),
  1486. .hw.init = &(struct clk_init_data){
  1487. .name = "gcc_gpu_iref_clk",
  1488. .ops = &clk_branch2_ops,
  1489. },
  1490. },
  1491. };
  1492. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1493. .halt_reg = 0x7100c,
  1494. .halt_check = BRANCH_VOTED,
  1495. .clkr = {
  1496. .enable_reg = 0x7100c,
  1497. .enable_mask = BIT(0),
  1498. .hw.init = &(struct clk_init_data){
  1499. .name = "gcc_gpu_memnoc_gfx_clk",
  1500. .ops = &clk_branch2_ops,
  1501. },
  1502. },
  1503. };
  1504. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1505. .halt_reg = 0x71018,
  1506. .halt_check = BRANCH_HALT,
  1507. .clkr = {
  1508. .enable_reg = 0x71018,
  1509. .enable_mask = BIT(0),
  1510. .hw.init = &(struct clk_init_data){
  1511. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1512. .ops = &clk_branch2_ops,
  1513. },
  1514. },
  1515. };
  1516. static struct clk_branch gcc_npu_at_clk = {
  1517. .halt_reg = 0x4d010,
  1518. .halt_check = BRANCH_VOTED,
  1519. .clkr = {
  1520. .enable_reg = 0x4d010,
  1521. .enable_mask = BIT(0),
  1522. .hw.init = &(struct clk_init_data){
  1523. .name = "gcc_npu_at_clk",
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_npu_axi_clk = {
  1529. .halt_reg = 0x4d008,
  1530. .halt_check = BRANCH_VOTED,
  1531. .clkr = {
  1532. .enable_reg = 0x4d008,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_npu_axi_clk",
  1536. .ops = &clk_branch2_ops,
  1537. },
  1538. },
  1539. };
  1540. static struct clk_branch gcc_npu_cfg_ahb_clk = {
  1541. .halt_reg = 0x4d004,
  1542. .halt_check = BRANCH_HALT,
  1543. .hwcg_reg = 0x4d004,
  1544. .hwcg_bit = 1,
  1545. .clkr = {
  1546. .enable_reg = 0x4d004,
  1547. .enable_mask = BIT(0),
  1548. .hw.init = &(struct clk_init_data){
  1549. .name = "gcc_npu_cfg_ahb_clk",
  1550. /* required for npu */
  1551. .flags = CLK_IS_CRITICAL,
  1552. .ops = &clk_branch2_ops,
  1553. },
  1554. },
  1555. };
  1556. static struct clk_branch gcc_npu_gpll0_clk_src = {
  1557. .halt_check = BRANCH_HALT_SKIP,
  1558. .clkr = {
  1559. .enable_reg = 0x52004,
  1560. .enable_mask = BIT(18),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "gcc_npu_gpll0_clk_src",
  1563. .parent_hws = (const struct clk_hw *[]){
  1564. &gpll0.clkr.hw },
  1565. .num_parents = 1,
  1566. .flags = CLK_SET_RATE_PARENT,
  1567. .ops = &clk_branch2_ops,
  1568. },
  1569. },
  1570. };
  1571. static struct clk_branch gcc_npu_gpll0_div_clk_src = {
  1572. .halt_check = BRANCH_HALT_SKIP,
  1573. .clkr = {
  1574. .enable_reg = 0x52004,
  1575. .enable_mask = BIT(19),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "gcc_npu_gpll0_div_clk_src",
  1578. .parent_hws = (const struct clk_hw *[]){
  1579. &gpll0_out_even.clkr.hw },
  1580. .num_parents = 1,
  1581. .flags = CLK_SET_RATE_PARENT,
  1582. .ops = &clk_branch2_ops,
  1583. },
  1584. },
  1585. };
  1586. static struct clk_branch gcc_npu_trig_clk = {
  1587. .halt_reg = 0x4d00c,
  1588. .halt_check = BRANCH_VOTED,
  1589. .clkr = {
  1590. .enable_reg = 0x4d00c,
  1591. .enable_mask = BIT(0),
  1592. .hw.init = &(struct clk_init_data){
  1593. .name = "gcc_npu_trig_clk",
  1594. .ops = &clk_branch2_ops,
  1595. },
  1596. },
  1597. };
  1598. static struct clk_branch gcc_pcie0_phy_refgen_clk = {
  1599. .halt_reg = 0x6f02c,
  1600. .halt_check = BRANCH_HALT,
  1601. .clkr = {
  1602. .enable_reg = 0x6f02c,
  1603. .enable_mask = BIT(0),
  1604. .hw.init = &(struct clk_init_data){
  1605. .name = "gcc_pcie0_phy_refgen_clk",
  1606. .parent_hws = (const struct clk_hw *[]){
  1607. &gcc_pcie_phy_refgen_clk_src.clkr.hw },
  1608. .num_parents = 1,
  1609. .flags = CLK_SET_RATE_PARENT,
  1610. .ops = &clk_branch2_ops,
  1611. },
  1612. },
  1613. };
  1614. static struct clk_branch gcc_pcie1_phy_refgen_clk = {
  1615. .halt_reg = 0x6f030,
  1616. .halt_check = BRANCH_HALT,
  1617. .clkr = {
  1618. .enable_reg = 0x6f030,
  1619. .enable_mask = BIT(0),
  1620. .hw.init = &(struct clk_init_data){
  1621. .name = "gcc_pcie1_phy_refgen_clk",
  1622. .parent_hws = (const struct clk_hw *[]){
  1623. &gcc_pcie_phy_refgen_clk_src.clkr.hw },
  1624. .num_parents = 1,
  1625. .flags = CLK_SET_RATE_PARENT,
  1626. .ops = &clk_branch2_ops,
  1627. },
  1628. },
  1629. };
  1630. static struct clk_branch gcc_pcie_0_aux_clk = {
  1631. .halt_reg = 0x6b020,
  1632. .halt_check = BRANCH_HALT_VOTED,
  1633. .clkr = {
  1634. .enable_reg = 0x5200c,
  1635. .enable_mask = BIT(3),
  1636. .hw.init = &(struct clk_init_data){
  1637. .name = "gcc_pcie_0_aux_clk",
  1638. .parent_hws = (const struct clk_hw *[]){
  1639. &gcc_pcie_0_aux_clk_src.clkr.hw },
  1640. .num_parents = 1,
  1641. .flags = CLK_SET_RATE_PARENT,
  1642. .ops = &clk_branch2_ops,
  1643. },
  1644. },
  1645. };
  1646. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1647. .halt_reg = 0x6b01c,
  1648. .halt_check = BRANCH_HALT_VOTED,
  1649. .hwcg_reg = 0x6b01c,
  1650. .hwcg_bit = 1,
  1651. .clkr = {
  1652. .enable_reg = 0x5200c,
  1653. .enable_mask = BIT(2),
  1654. .hw.init = &(struct clk_init_data){
  1655. .name = "gcc_pcie_0_cfg_ahb_clk",
  1656. .ops = &clk_branch2_ops,
  1657. },
  1658. },
  1659. };
  1660. static struct clk_branch gcc_pcie_0_clkref_clk = {
  1661. .halt_reg = 0x8c00c,
  1662. .halt_check = BRANCH_HALT,
  1663. .clkr = {
  1664. .enable_reg = 0x8c00c,
  1665. .enable_mask = BIT(0),
  1666. .hw.init = &(struct clk_init_data){
  1667. .name = "gcc_pcie_0_clkref_clk",
  1668. .ops = &clk_branch2_ops,
  1669. },
  1670. },
  1671. };
  1672. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1673. .halt_reg = 0x6b018,
  1674. .halt_check = BRANCH_HALT_VOTED,
  1675. .clkr = {
  1676. .enable_reg = 0x5200c,
  1677. .enable_mask = BIT(1),
  1678. .hw.init = &(struct clk_init_data){
  1679. .name = "gcc_pcie_0_mstr_axi_clk",
  1680. .ops = &clk_branch2_ops,
  1681. },
  1682. },
  1683. };
  1684. /* Clock ON depends on external parent 'PIPE' clock, so dont poll */
  1685. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1686. .halt_reg = 0x6b024,
  1687. .halt_check = BRANCH_HALT_DELAY,
  1688. .clkr = {
  1689. .enable_reg = 0x5200c,
  1690. .enable_mask = BIT(4),
  1691. .hw.init = &(struct clk_init_data){
  1692. .name = "gcc_pcie_0_pipe_clk",
  1693. .ops = &clk_branch2_ops,
  1694. },
  1695. },
  1696. };
  1697. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1698. .halt_reg = 0x6b014,
  1699. .halt_check = BRANCH_HALT_VOTED,
  1700. .hwcg_reg = 0x6b014,
  1701. .hwcg_bit = 1,
  1702. .clkr = {
  1703. .enable_reg = 0x5200c,
  1704. .enable_mask = BIT(0),
  1705. .hw.init = &(struct clk_init_data){
  1706. .name = "gcc_pcie_0_slv_axi_clk",
  1707. .ops = &clk_branch2_ops,
  1708. },
  1709. },
  1710. };
  1711. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1712. .halt_reg = 0x6b010,
  1713. .halt_check = BRANCH_HALT_VOTED,
  1714. .clkr = {
  1715. .enable_reg = 0x5200c,
  1716. .enable_mask = BIT(5),
  1717. .hw.init = &(struct clk_init_data){
  1718. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1719. .ops = &clk_branch2_ops,
  1720. },
  1721. },
  1722. };
  1723. static struct clk_branch gcc_pcie_1_aux_clk = {
  1724. .halt_reg = 0x8d020,
  1725. .halt_check = BRANCH_HALT_VOTED,
  1726. .clkr = {
  1727. .enable_reg = 0x52004,
  1728. .enable_mask = BIT(29),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_pcie_1_aux_clk",
  1731. .parent_hws = (const struct clk_hw *[]){
  1732. &gcc_pcie_1_aux_clk_src.clkr.hw },
  1733. .num_parents = 1,
  1734. .flags = CLK_SET_RATE_PARENT,
  1735. .ops = &clk_branch2_ops,
  1736. },
  1737. },
  1738. };
  1739. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1740. .halt_reg = 0x8d01c,
  1741. .halt_check = BRANCH_HALT_VOTED,
  1742. .hwcg_reg = 0x8d01c,
  1743. .hwcg_bit = 1,
  1744. .clkr = {
  1745. .enable_reg = 0x52004,
  1746. .enable_mask = BIT(28),
  1747. .hw.init = &(struct clk_init_data){
  1748. .name = "gcc_pcie_1_cfg_ahb_clk",
  1749. .ops = &clk_branch2_ops,
  1750. },
  1751. },
  1752. };
  1753. static struct clk_branch gcc_pcie_1_clkref_clk = {
  1754. .halt_reg = 0x8c02c,
  1755. .halt_check = BRANCH_HALT,
  1756. .clkr = {
  1757. .enable_reg = 0x8c02c,
  1758. .enable_mask = BIT(0),
  1759. .hw.init = &(struct clk_init_data){
  1760. .name = "gcc_pcie_1_clkref_clk",
  1761. .ops = &clk_branch2_ops,
  1762. },
  1763. },
  1764. };
  1765. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1766. .halt_reg = 0x8d018,
  1767. .halt_check = BRANCH_HALT_VOTED,
  1768. .clkr = {
  1769. .enable_reg = 0x52004,
  1770. .enable_mask = BIT(27),
  1771. .hw.init = &(struct clk_init_data){
  1772. .name = "gcc_pcie_1_mstr_axi_clk",
  1773. .ops = &clk_branch2_ops,
  1774. },
  1775. },
  1776. };
  1777. /* Clock ON depends on external parent 'PIPE' clock, so dont poll */
  1778. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1779. .halt_reg = 0x8d024,
  1780. .halt_check = BRANCH_HALT_DELAY,
  1781. .clkr = {
  1782. .enable_reg = 0x52004,
  1783. .enable_mask = BIT(30),
  1784. .hw.init = &(struct clk_init_data){
  1785. .name = "gcc_pcie_1_pipe_clk",
  1786. .ops = &clk_branch2_ops,
  1787. },
  1788. },
  1789. };
  1790. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1791. .halt_reg = 0x8d014,
  1792. .halt_check = BRANCH_HALT_VOTED,
  1793. .hwcg_reg = 0x8d014,
  1794. .hwcg_bit = 1,
  1795. .clkr = {
  1796. .enable_reg = 0x52004,
  1797. .enable_mask = BIT(26),
  1798. .hw.init = &(struct clk_init_data){
  1799. .name = "gcc_pcie_1_slv_axi_clk",
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1805. .halt_reg = 0x8d010,
  1806. .halt_check = BRANCH_HALT_VOTED,
  1807. .clkr = {
  1808. .enable_reg = 0x52004,
  1809. .enable_mask = BIT(25),
  1810. .hw.init = &(struct clk_init_data){
  1811. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1812. .ops = &clk_branch2_ops,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1817. .halt_reg = 0x6f004,
  1818. .halt_check = BRANCH_HALT,
  1819. .clkr = {
  1820. .enable_reg = 0x6f004,
  1821. .enable_mask = BIT(0),
  1822. .hw.init = &(struct clk_init_data){
  1823. .name = "gcc_pcie_phy_aux_clk",
  1824. .parent_hws = (const struct clk_hw *[]){
  1825. &gcc_pcie_0_aux_clk_src.clkr.hw },
  1826. .num_parents = 1,
  1827. .flags = CLK_SET_RATE_PARENT,
  1828. .ops = &clk_branch2_ops,
  1829. },
  1830. },
  1831. };
  1832. static struct clk_branch gcc_pdm2_clk = {
  1833. .halt_reg = 0x3300c,
  1834. .halt_check = BRANCH_HALT,
  1835. .clkr = {
  1836. .enable_reg = 0x3300c,
  1837. .enable_mask = BIT(0),
  1838. .hw.init = &(struct clk_init_data){
  1839. .name = "gcc_pdm2_clk",
  1840. .parent_hws = (const struct clk_hw *[]){
  1841. &gcc_pdm2_clk_src.clkr.hw },
  1842. .num_parents = 1,
  1843. .flags = CLK_SET_RATE_PARENT,
  1844. .ops = &clk_branch2_ops,
  1845. },
  1846. },
  1847. };
  1848. static struct clk_branch gcc_pdm_ahb_clk = {
  1849. .halt_reg = 0x33004,
  1850. .halt_check = BRANCH_HALT,
  1851. .hwcg_reg = 0x33004,
  1852. .hwcg_bit = 1,
  1853. .clkr = {
  1854. .enable_reg = 0x33004,
  1855. .enable_mask = BIT(0),
  1856. .hw.init = &(struct clk_init_data){
  1857. .name = "gcc_pdm_ahb_clk",
  1858. .ops = &clk_branch2_ops,
  1859. },
  1860. },
  1861. };
  1862. static struct clk_branch gcc_pdm_xo4_clk = {
  1863. .halt_reg = 0x33008,
  1864. .halt_check = BRANCH_HALT,
  1865. .clkr = {
  1866. .enable_reg = 0x33008,
  1867. .enable_mask = BIT(0),
  1868. .hw.init = &(struct clk_init_data){
  1869. .name = "gcc_pdm_xo4_clk",
  1870. .ops = &clk_branch2_ops,
  1871. },
  1872. },
  1873. };
  1874. static struct clk_branch gcc_prng_ahb_clk = {
  1875. .halt_reg = 0x34004,
  1876. .halt_check = BRANCH_HALT_VOTED,
  1877. .clkr = {
  1878. .enable_reg = 0x52004,
  1879. .enable_mask = BIT(13),
  1880. .hw.init = &(struct clk_init_data){
  1881. .name = "gcc_prng_ahb_clk",
  1882. .ops = &clk_branch2_ops,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1887. .halt_reg = 0xb018,
  1888. .halt_check = BRANCH_HALT,
  1889. .hwcg_reg = 0xb018,
  1890. .hwcg_bit = 1,
  1891. .clkr = {
  1892. .enable_reg = 0xb018,
  1893. .enable_mask = BIT(0),
  1894. .hw.init = &(struct clk_init_data){
  1895. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1896. .ops = &clk_branch2_ops,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1901. .halt_reg = 0xb01c,
  1902. .halt_check = BRANCH_HALT,
  1903. .hwcg_reg = 0xb01c,
  1904. .hwcg_bit = 1,
  1905. .clkr = {
  1906. .enable_reg = 0xb01c,
  1907. .enable_mask = BIT(0),
  1908. .hw.init = &(struct clk_init_data){
  1909. .name = "gcc_qmip_camera_rt_ahb_clk",
  1910. .ops = &clk_branch2_ops,
  1911. },
  1912. },
  1913. };
  1914. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1915. .halt_reg = 0xb020,
  1916. .halt_check = BRANCH_HALT,
  1917. .hwcg_reg = 0xb020,
  1918. .hwcg_bit = 1,
  1919. .clkr = {
  1920. .enable_reg = 0xb020,
  1921. .enable_mask = BIT(0),
  1922. .hw.init = &(struct clk_init_data){
  1923. .name = "gcc_qmip_disp_ahb_clk",
  1924. .ops = &clk_branch2_ops,
  1925. },
  1926. },
  1927. };
  1928. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  1929. .halt_reg = 0xb010,
  1930. .halt_check = BRANCH_HALT,
  1931. .hwcg_reg = 0xb010,
  1932. .hwcg_bit = 1,
  1933. .clkr = {
  1934. .enable_reg = 0xb010,
  1935. .enable_mask = BIT(0),
  1936. .hw.init = &(struct clk_init_data){
  1937. .name = "gcc_qmip_video_cvp_ahb_clk",
  1938. .ops = &clk_branch2_ops,
  1939. },
  1940. },
  1941. };
  1942. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  1943. .halt_reg = 0xb014,
  1944. .halt_check = BRANCH_HALT,
  1945. .hwcg_reg = 0xb014,
  1946. .hwcg_bit = 1,
  1947. .clkr = {
  1948. .enable_reg = 0xb014,
  1949. .enable_mask = BIT(0),
  1950. .hw.init = &(struct clk_init_data){
  1951. .name = "gcc_qmip_video_vcodec_ahb_clk",
  1952. .ops = &clk_branch2_ops,
  1953. },
  1954. },
  1955. };
  1956. static struct clk_branch gcc_qspi_cnoc_periph_ahb_clk = {
  1957. .halt_reg = 0x4b000,
  1958. .halt_check = BRANCH_HALT,
  1959. .clkr = {
  1960. .enable_reg = 0x4b000,
  1961. .enable_mask = BIT(0),
  1962. .hw.init = &(struct clk_init_data){
  1963. .name = "gcc_qspi_cnoc_periph_ahb_clk",
  1964. .ops = &clk_branch2_ops,
  1965. },
  1966. },
  1967. };
  1968. static struct clk_branch gcc_qspi_core_clk = {
  1969. .halt_reg = 0x4b004,
  1970. .halt_check = BRANCH_HALT,
  1971. .clkr = {
  1972. .enable_reg = 0x4b004,
  1973. .enable_mask = BIT(0),
  1974. .hw.init = &(struct clk_init_data){
  1975. .name = "gcc_qspi_core_clk",
  1976. .parent_hws = (const struct clk_hw *[]){
  1977. &gcc_qspi_core_clk_src.clkr.hw },
  1978. .num_parents = 1,
  1979. .flags = CLK_SET_RATE_PARENT,
  1980. .ops = &clk_branch2_ops,
  1981. },
  1982. },
  1983. };
  1984. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1985. .halt_reg = 0x17144,
  1986. .halt_check = BRANCH_HALT_VOTED,
  1987. .clkr = {
  1988. .enable_reg = 0x5200c,
  1989. .enable_mask = BIT(10),
  1990. .hw.init = &(struct clk_init_data){
  1991. .name = "gcc_qupv3_wrap0_s0_clk",
  1992. .parent_hws = (const struct clk_hw *[]){
  1993. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw },
  1994. .num_parents = 1,
  1995. .flags = CLK_SET_RATE_PARENT,
  1996. .ops = &clk_branch2_ops,
  1997. },
  1998. },
  1999. };
  2000. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  2001. .halt_reg = 0x17274,
  2002. .halt_check = BRANCH_HALT_VOTED,
  2003. .clkr = {
  2004. .enable_reg = 0x5200c,
  2005. .enable_mask = BIT(11),
  2006. .hw.init = &(struct clk_init_data){
  2007. .name = "gcc_qupv3_wrap0_s1_clk",
  2008. .parent_hws = (const struct clk_hw *[]){
  2009. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw },
  2010. .num_parents = 1,
  2011. .flags = CLK_SET_RATE_PARENT,
  2012. .ops = &clk_branch2_ops,
  2013. },
  2014. },
  2015. };
  2016. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  2017. .halt_reg = 0x173a4,
  2018. .halt_check = BRANCH_HALT_VOTED,
  2019. .clkr = {
  2020. .enable_reg = 0x5200c,
  2021. .enable_mask = BIT(12),
  2022. .hw.init = &(struct clk_init_data){
  2023. .name = "gcc_qupv3_wrap0_s2_clk",
  2024. .parent_hws = (const struct clk_hw *[]){
  2025. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  2033. .halt_reg = 0x174d4,
  2034. .halt_check = BRANCH_HALT_VOTED,
  2035. .clkr = {
  2036. .enable_reg = 0x5200c,
  2037. .enable_mask = BIT(13),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "gcc_qupv3_wrap0_s3_clk",
  2040. .parent_hws = (const struct clk_hw *[]){
  2041. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw },
  2042. .num_parents = 1,
  2043. .flags = CLK_SET_RATE_PARENT,
  2044. .ops = &clk_branch2_ops,
  2045. },
  2046. },
  2047. };
  2048. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  2049. .halt_reg = 0x17604,
  2050. .halt_check = BRANCH_HALT_VOTED,
  2051. .clkr = {
  2052. .enable_reg = 0x5200c,
  2053. .enable_mask = BIT(14),
  2054. .hw.init = &(struct clk_init_data){
  2055. .name = "gcc_qupv3_wrap0_s4_clk",
  2056. .parent_hws = (const struct clk_hw *[]){
  2057. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw },
  2058. .num_parents = 1,
  2059. .flags = CLK_SET_RATE_PARENT,
  2060. .ops = &clk_branch2_ops,
  2061. },
  2062. },
  2063. };
  2064. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2065. .halt_reg = 0x17734,
  2066. .halt_check = BRANCH_HALT_VOTED,
  2067. .clkr = {
  2068. .enable_reg = 0x5200c,
  2069. .enable_mask = BIT(15),
  2070. .hw.init = &(struct clk_init_data){
  2071. .name = "gcc_qupv3_wrap0_s5_clk",
  2072. .parent_hws = (const struct clk_hw *[]){
  2073. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw },
  2074. .num_parents = 1,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. .ops = &clk_branch2_ops,
  2077. },
  2078. },
  2079. };
  2080. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2081. .halt_reg = 0x17864,
  2082. .halt_check = BRANCH_HALT_VOTED,
  2083. .clkr = {
  2084. .enable_reg = 0x5200c,
  2085. .enable_mask = BIT(16),
  2086. .hw.init = &(struct clk_init_data){
  2087. .name = "gcc_qupv3_wrap0_s6_clk",
  2088. .parent_hws = (const struct clk_hw *[]){
  2089. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw },
  2090. .num_parents = 1,
  2091. .flags = CLK_SET_RATE_PARENT,
  2092. .ops = &clk_branch2_ops,
  2093. },
  2094. },
  2095. };
  2096. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  2097. .halt_reg = 0x17994,
  2098. .halt_check = BRANCH_HALT_VOTED,
  2099. .clkr = {
  2100. .enable_reg = 0x5200c,
  2101. .enable_mask = BIT(17),
  2102. .hw.init = &(struct clk_init_data){
  2103. .name = "gcc_qupv3_wrap0_s7_clk",
  2104. .parent_hws = (const struct clk_hw *[]){
  2105. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw },
  2106. .num_parents = 1,
  2107. .flags = CLK_SET_RATE_PARENT,
  2108. .ops = &clk_branch2_ops,
  2109. },
  2110. },
  2111. };
  2112. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2113. .halt_reg = 0x18144,
  2114. .halt_check = BRANCH_HALT_VOTED,
  2115. .clkr = {
  2116. .enable_reg = 0x5200c,
  2117. .enable_mask = BIT(22),
  2118. .hw.init = &(struct clk_init_data){
  2119. .name = "gcc_qupv3_wrap1_s0_clk",
  2120. .parent_hws = (const struct clk_hw *[]){
  2121. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw },
  2122. .num_parents = 1,
  2123. .flags = CLK_SET_RATE_PARENT,
  2124. .ops = &clk_branch2_ops,
  2125. },
  2126. },
  2127. };
  2128. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2129. .halt_reg = 0x18274,
  2130. .halt_check = BRANCH_HALT_VOTED,
  2131. .clkr = {
  2132. .enable_reg = 0x5200c,
  2133. .enable_mask = BIT(23),
  2134. .hw.init = &(struct clk_init_data){
  2135. .name = "gcc_qupv3_wrap1_s1_clk",
  2136. .parent_hws = (const struct clk_hw *[]){
  2137. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw },
  2138. .num_parents = 1,
  2139. .flags = CLK_SET_RATE_PARENT,
  2140. .ops = &clk_branch2_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2145. .halt_reg = 0x183a4,
  2146. .halt_check = BRANCH_HALT_VOTED,
  2147. .clkr = {
  2148. .enable_reg = 0x5200c,
  2149. .enable_mask = BIT(24),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "gcc_qupv3_wrap1_s2_clk",
  2152. .parent_hws = (const struct clk_hw *[]){
  2153. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw },
  2154. .num_parents = 1,
  2155. .flags = CLK_SET_RATE_PARENT,
  2156. .ops = &clk_branch2_ops,
  2157. },
  2158. },
  2159. };
  2160. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2161. .halt_reg = 0x184d4,
  2162. .halt_check = BRANCH_HALT_VOTED,
  2163. .clkr = {
  2164. .enable_reg = 0x5200c,
  2165. .enable_mask = BIT(25),
  2166. .hw.init = &(struct clk_init_data){
  2167. .name = "gcc_qupv3_wrap1_s3_clk",
  2168. .parent_hws = (const struct clk_hw *[]){
  2169. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw },
  2170. .num_parents = 1,
  2171. .flags = CLK_SET_RATE_PARENT,
  2172. .ops = &clk_branch2_ops,
  2173. },
  2174. },
  2175. };
  2176. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2177. .halt_reg = 0x18604,
  2178. .halt_check = BRANCH_HALT_VOTED,
  2179. .clkr = {
  2180. .enable_reg = 0x5200c,
  2181. .enable_mask = BIT(26),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "gcc_qupv3_wrap1_s4_clk",
  2184. .parent_hws = (const struct clk_hw *[]){
  2185. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2193. .halt_reg = 0x18734,
  2194. .halt_check = BRANCH_HALT_VOTED,
  2195. .clkr = {
  2196. .enable_reg = 0x5200c,
  2197. .enable_mask = BIT(27),
  2198. .hw.init = &(struct clk_init_data){
  2199. .name = "gcc_qupv3_wrap1_s5_clk",
  2200. .parent_hws = (const struct clk_hw *[]){
  2201. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw },
  2202. .num_parents = 1,
  2203. .flags = CLK_SET_RATE_PARENT,
  2204. .ops = &clk_branch2_ops,
  2205. },
  2206. },
  2207. };
  2208. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  2209. .halt_reg = 0x1e144,
  2210. .halt_check = BRANCH_HALT_VOTED,
  2211. .clkr = {
  2212. .enable_reg = 0x52014,
  2213. .enable_mask = BIT(4),
  2214. .hw.init = &(struct clk_init_data){
  2215. .name = "gcc_qupv3_wrap2_s0_clk",
  2216. .parent_hws = (const struct clk_hw *[]){
  2217. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw },
  2218. .num_parents = 1,
  2219. .flags = CLK_SET_RATE_PARENT,
  2220. .ops = &clk_branch2_ops,
  2221. },
  2222. },
  2223. };
  2224. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  2225. .halt_reg = 0x1e274,
  2226. .halt_check = BRANCH_HALT_VOTED,
  2227. .clkr = {
  2228. .enable_reg = 0x52014,
  2229. .enable_mask = BIT(5),
  2230. .hw.init = &(struct clk_init_data){
  2231. .name = "gcc_qupv3_wrap2_s1_clk",
  2232. .parent_hws = (const struct clk_hw *[]){
  2233. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw },
  2234. .num_parents = 1,
  2235. .flags = CLK_SET_RATE_PARENT,
  2236. .ops = &clk_branch2_ops,
  2237. },
  2238. },
  2239. };
  2240. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  2241. .halt_reg = 0x1e3a4,
  2242. .halt_check = BRANCH_HALT_VOTED,
  2243. .clkr = {
  2244. .enable_reg = 0x52014,
  2245. .enable_mask = BIT(6),
  2246. .hw.init = &(struct clk_init_data){
  2247. .name = "gcc_qupv3_wrap2_s2_clk",
  2248. .parent_hws = (const struct clk_hw *[]){
  2249. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw },
  2250. .num_parents = 1,
  2251. .flags = CLK_SET_RATE_PARENT,
  2252. .ops = &clk_branch2_ops,
  2253. },
  2254. },
  2255. };
  2256. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  2257. .halt_reg = 0x1e4d4,
  2258. .halt_check = BRANCH_HALT_VOTED,
  2259. .clkr = {
  2260. .enable_reg = 0x52014,
  2261. .enable_mask = BIT(7),
  2262. .hw.init = &(struct clk_init_data){
  2263. .name = "gcc_qupv3_wrap2_s3_clk",
  2264. .parent_hws = (const struct clk_hw *[]){
  2265. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw },
  2266. .num_parents = 1,
  2267. .flags = CLK_SET_RATE_PARENT,
  2268. .ops = &clk_branch2_ops,
  2269. },
  2270. },
  2271. };
  2272. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  2273. .halt_reg = 0x1e604,
  2274. .halt_check = BRANCH_HALT_VOTED,
  2275. .clkr = {
  2276. .enable_reg = 0x52014,
  2277. .enable_mask = BIT(8),
  2278. .hw.init = &(struct clk_init_data){
  2279. .name = "gcc_qupv3_wrap2_s4_clk",
  2280. .parent_hws = (const struct clk_hw *[]){
  2281. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw },
  2282. .num_parents = 1,
  2283. .flags = CLK_SET_RATE_PARENT,
  2284. .ops = &clk_branch2_ops,
  2285. },
  2286. },
  2287. };
  2288. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  2289. .halt_reg = 0x1e734,
  2290. .halt_check = BRANCH_HALT_VOTED,
  2291. .clkr = {
  2292. .enable_reg = 0x52014,
  2293. .enable_mask = BIT(9),
  2294. .hw.init = &(struct clk_init_data){
  2295. .name = "gcc_qupv3_wrap2_s5_clk",
  2296. .parent_hws = (const struct clk_hw *[]){
  2297. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2305. .halt_reg = 0x17004,
  2306. .halt_check = BRANCH_HALT_VOTED,
  2307. .clkr = {
  2308. .enable_reg = 0x5200c,
  2309. .enable_mask = BIT(6),
  2310. .hw.init = &(struct clk_init_data){
  2311. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2312. .ops = &clk_branch2_ops,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2317. .halt_reg = 0x17008,
  2318. .halt_check = BRANCH_HALT_VOTED,
  2319. .hwcg_reg = 0x17008,
  2320. .hwcg_bit = 1,
  2321. .clkr = {
  2322. .enable_reg = 0x5200c,
  2323. .enable_mask = BIT(7),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2326. .ops = &clk_branch2_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2331. .halt_reg = 0x18004,
  2332. .halt_check = BRANCH_HALT_VOTED,
  2333. .clkr = {
  2334. .enable_reg = 0x5200c,
  2335. .enable_mask = BIT(20),
  2336. .hw.init = &(struct clk_init_data){
  2337. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2338. .ops = &clk_branch2_ops,
  2339. },
  2340. },
  2341. };
  2342. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2343. .halt_reg = 0x18008,
  2344. .halt_check = BRANCH_HALT_VOTED,
  2345. .hwcg_reg = 0x18008,
  2346. .hwcg_bit = 1,
  2347. .clkr = {
  2348. .enable_reg = 0x5200c,
  2349. .enable_mask = BIT(21),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2352. .ops = &clk_branch2_ops,
  2353. },
  2354. },
  2355. };
  2356. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  2357. .halt_reg = 0x1e004,
  2358. .halt_check = BRANCH_HALT_VOTED,
  2359. .clkr = {
  2360. .enable_reg = 0x52014,
  2361. .enable_mask = BIT(2),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  2364. .ops = &clk_branch2_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  2369. .halt_reg = 0x1e008,
  2370. .halt_check = BRANCH_HALT_VOTED,
  2371. .hwcg_reg = 0x1e008,
  2372. .hwcg_bit = 1,
  2373. .clkr = {
  2374. .enable_reg = 0x52014,
  2375. .enable_mask = BIT(1),
  2376. .hw.init = &(struct clk_init_data){
  2377. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  2378. .ops = &clk_branch2_ops,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2383. .halt_reg = 0x14008,
  2384. .halt_check = BRANCH_HALT,
  2385. .clkr = {
  2386. .enable_reg = 0x14008,
  2387. .enable_mask = BIT(0),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "gcc_sdcc2_ahb_clk",
  2390. .ops = &clk_branch2_ops,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch gcc_sdcc2_apps_clk = {
  2395. .halt_reg = 0x14004,
  2396. .halt_check = BRANCH_HALT,
  2397. .clkr = {
  2398. .enable_reg = 0x14004,
  2399. .enable_mask = BIT(0),
  2400. .hw.init = &(struct clk_init_data){
  2401. .name = "gcc_sdcc2_apps_clk",
  2402. .parent_hws = (const struct clk_hw *[]){
  2403. &gcc_sdcc2_apps_clk_src.clkr.hw },
  2404. .num_parents = 1,
  2405. .flags = CLK_SET_RATE_PARENT,
  2406. .ops = &clk_branch2_ops,
  2407. },
  2408. },
  2409. };
  2410. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2411. .halt_reg = 0x16008,
  2412. .halt_check = BRANCH_HALT,
  2413. .clkr = {
  2414. .enable_reg = 0x16008,
  2415. .enable_mask = BIT(0),
  2416. .hw.init = &(struct clk_init_data){
  2417. .name = "gcc_sdcc4_ahb_clk",
  2418. .ops = &clk_branch2_ops,
  2419. },
  2420. },
  2421. };
  2422. static struct clk_branch gcc_sdcc4_apps_clk = {
  2423. .halt_reg = 0x16004,
  2424. .halt_check = BRANCH_HALT,
  2425. .clkr = {
  2426. .enable_reg = 0x16004,
  2427. .enable_mask = BIT(0),
  2428. .hw.init = &(struct clk_init_data){
  2429. .name = "gcc_sdcc4_apps_clk",
  2430. .parent_hws = (const struct clk_hw *[]){
  2431. &gcc_sdcc4_apps_clk_src.clkr.hw },
  2432. .num_parents = 1,
  2433. .flags = CLK_SET_RATE_PARENT,
  2434. .ops = &clk_branch2_ops,
  2435. },
  2436. },
  2437. };
  2438. static struct clk_branch gcc_tsif_ahb_clk = {
  2439. .halt_reg = 0x36004,
  2440. .halt_check = BRANCH_HALT,
  2441. .clkr = {
  2442. .enable_reg = 0x36004,
  2443. .enable_mask = BIT(0),
  2444. .hw.init = &(struct clk_init_data){
  2445. .name = "gcc_tsif_ahb_clk",
  2446. .ops = &clk_branch2_ops,
  2447. },
  2448. },
  2449. };
  2450. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2451. .halt_reg = 0x3600c,
  2452. .halt_check = BRANCH_HALT,
  2453. .clkr = {
  2454. .enable_reg = 0x3600c,
  2455. .enable_mask = BIT(0),
  2456. .hw.init = &(struct clk_init_data){
  2457. .name = "gcc_tsif_inactivity_timers_clk",
  2458. .ops = &clk_branch2_ops,
  2459. },
  2460. },
  2461. };
  2462. static struct clk_branch gcc_tsif_ref_clk = {
  2463. .halt_reg = 0x36008,
  2464. .halt_check = BRANCH_HALT,
  2465. .clkr = {
  2466. .enable_reg = 0x36008,
  2467. .enable_mask = BIT(0),
  2468. .hw.init = &(struct clk_init_data){
  2469. .name = "gcc_tsif_ref_clk",
  2470. .parent_hws = (const struct clk_hw *[]){
  2471. &gcc_tsif_ref_clk_src.clkr.hw },
  2472. .num_parents = 1,
  2473. .flags = CLK_SET_RATE_PARENT,
  2474. .ops = &clk_branch2_ops,
  2475. },
  2476. },
  2477. };
  2478. static struct clk_branch gcc_ufs_card_ahb_clk = {
  2479. .halt_reg = 0x75014,
  2480. .halt_check = BRANCH_HALT,
  2481. .hwcg_reg = 0x75014,
  2482. .hwcg_bit = 1,
  2483. .clkr = {
  2484. .enable_reg = 0x75014,
  2485. .enable_mask = BIT(0),
  2486. .hw.init = &(struct clk_init_data){
  2487. .name = "gcc_ufs_card_ahb_clk",
  2488. .ops = &clk_branch2_ops,
  2489. },
  2490. },
  2491. };
  2492. static struct clk_branch gcc_ufs_card_axi_clk = {
  2493. .halt_reg = 0x75010,
  2494. .halt_check = BRANCH_HALT,
  2495. .hwcg_reg = 0x75010,
  2496. .hwcg_bit = 1,
  2497. .clkr = {
  2498. .enable_reg = 0x75010,
  2499. .enable_mask = BIT(0),
  2500. .hw.init = &(struct clk_init_data){
  2501. .name = "gcc_ufs_card_axi_clk",
  2502. .parent_hws = (const struct clk_hw *[]){
  2503. &gcc_ufs_card_axi_clk_src.clkr.hw },
  2504. .num_parents = 1,
  2505. .flags = CLK_SET_RATE_PARENT,
  2506. .ops = &clk_branch2_ops,
  2507. },
  2508. },
  2509. };
  2510. static struct clk_branch gcc_ufs_card_axi_hw_ctl_clk = {
  2511. .halt_reg = 0x75010,
  2512. .halt_check = BRANCH_HALT,
  2513. .hwcg_reg = 0x75010,
  2514. .hwcg_bit = 1,
  2515. .clkr = {
  2516. .enable_reg = 0x75010,
  2517. .enable_mask = BIT(1),
  2518. .hw.init = &(struct clk_init_data){
  2519. .name = "gcc_ufs_card_axi_hw_ctl_clk",
  2520. .parent_hws = (const struct clk_hw *[]){
  2521. &gcc_ufs_card_axi_clk.clkr.hw },
  2522. .num_parents = 1,
  2523. .flags = CLK_SET_RATE_PARENT,
  2524. .ops = &clk_branch_simple_ops,
  2525. },
  2526. },
  2527. };
  2528. static struct clk_branch gcc_ufs_card_clkref_clk = {
  2529. .halt_reg = 0x8c004,
  2530. .halt_check = BRANCH_HALT,
  2531. .clkr = {
  2532. .enable_reg = 0x8c004,
  2533. .enable_mask = BIT(0),
  2534. .hw.init = &(struct clk_init_data){
  2535. .name = "gcc_ufs_card_clkref_clk",
  2536. .ops = &clk_branch2_ops,
  2537. },
  2538. },
  2539. };
  2540. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  2541. .halt_reg = 0x7505c,
  2542. .halt_check = BRANCH_HALT,
  2543. .hwcg_reg = 0x7505c,
  2544. .hwcg_bit = 1,
  2545. .clkr = {
  2546. .enable_reg = 0x7505c,
  2547. .enable_mask = BIT(0),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "gcc_ufs_card_ice_core_clk",
  2550. .parent_hws = (const struct clk_hw *[]){
  2551. &gcc_ufs_card_ice_core_clk_src.clkr.hw },
  2552. .num_parents = 1,
  2553. .flags = CLK_SET_RATE_PARENT,
  2554. .ops = &clk_branch2_ops,
  2555. },
  2556. },
  2557. };
  2558. static struct clk_branch gcc_ufs_card_ice_core_hw_ctl_clk = {
  2559. .halt_reg = 0x7505c,
  2560. .halt_check = BRANCH_HALT,
  2561. .hwcg_reg = 0x7505c,
  2562. .hwcg_bit = 1,
  2563. .clkr = {
  2564. .enable_reg = 0x7505c,
  2565. .enable_mask = BIT(1),
  2566. .hw.init = &(struct clk_init_data){
  2567. .name = "gcc_ufs_card_ice_core_hw_ctl_clk",
  2568. .parent_hws = (const struct clk_hw *[]){
  2569. &gcc_ufs_card_ice_core_clk.clkr.hw },
  2570. .num_parents = 1,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. .ops = &clk_branch_simple_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  2577. .halt_reg = 0x75090,
  2578. .halt_check = BRANCH_HALT,
  2579. .hwcg_reg = 0x75090,
  2580. .hwcg_bit = 1,
  2581. .clkr = {
  2582. .enable_reg = 0x75090,
  2583. .enable_mask = BIT(0),
  2584. .hw.init = &(struct clk_init_data){
  2585. .name = "gcc_ufs_card_phy_aux_clk",
  2586. .parent_hws = (const struct clk_hw *[]){
  2587. &gcc_ufs_card_phy_aux_clk_src.clkr.hw },
  2588. .num_parents = 1,
  2589. .flags = CLK_SET_RATE_PARENT,
  2590. .ops = &clk_branch2_ops,
  2591. },
  2592. },
  2593. };
  2594. static struct clk_branch gcc_ufs_card_phy_aux_hw_ctl_clk = {
  2595. .halt_reg = 0x75090,
  2596. .halt_check = BRANCH_HALT,
  2597. .hwcg_reg = 0x75090,
  2598. .hwcg_bit = 1,
  2599. .clkr = {
  2600. .enable_reg = 0x75090,
  2601. .enable_mask = BIT(1),
  2602. .hw.init = &(struct clk_init_data){
  2603. .name = "gcc_ufs_card_phy_aux_hw_ctl_clk",
  2604. .parent_hws = (const struct clk_hw *[]){
  2605. &gcc_ufs_card_phy_aux_clk.clkr.hw },
  2606. .num_parents = 1,
  2607. .flags = CLK_SET_RATE_PARENT,
  2608. .ops = &clk_branch_simple_ops,
  2609. },
  2610. },
  2611. };
  2612. /* external clocks so add BRANCH_HALT_SKIP */
  2613. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  2614. .halt_check = BRANCH_HALT_SKIP,
  2615. .clkr = {
  2616. .enable_reg = 0x7501c,
  2617. .enable_mask = BIT(0),
  2618. .hw.init = &(struct clk_init_data){
  2619. .name = "gcc_ufs_card_rx_symbol_0_clk",
  2620. .ops = &clk_branch2_ops,
  2621. },
  2622. },
  2623. };
  2624. /* external clocks so add BRANCH_HALT_SKIP */
  2625. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  2626. .halt_check = BRANCH_HALT_SKIP,
  2627. .clkr = {
  2628. .enable_reg = 0x750ac,
  2629. .enable_mask = BIT(0),
  2630. .hw.init = &(struct clk_init_data){
  2631. .name = "gcc_ufs_card_rx_symbol_1_clk",
  2632. .ops = &clk_branch2_ops,
  2633. },
  2634. },
  2635. };
  2636. /* external clocks so add BRANCH_HALT_SKIP */
  2637. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  2638. .halt_check = BRANCH_HALT_SKIP,
  2639. .clkr = {
  2640. .enable_reg = 0x75018,
  2641. .enable_mask = BIT(0),
  2642. .hw.init = &(struct clk_init_data){
  2643. .name = "gcc_ufs_card_tx_symbol_0_clk",
  2644. .ops = &clk_branch2_ops,
  2645. },
  2646. },
  2647. };
  2648. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  2649. .halt_reg = 0x75058,
  2650. .halt_check = BRANCH_HALT,
  2651. .hwcg_reg = 0x75058,
  2652. .hwcg_bit = 1,
  2653. .clkr = {
  2654. .enable_reg = 0x75058,
  2655. .enable_mask = BIT(0),
  2656. .hw.init = &(struct clk_init_data){
  2657. .name = "gcc_ufs_card_unipro_core_clk",
  2658. .parent_hws = (const struct clk_hw *[]){
  2659. &gcc_ufs_card_unipro_core_clk_src.clkr.hw },
  2660. .num_parents = 1,
  2661. .flags = CLK_SET_RATE_PARENT,
  2662. .ops = &clk_branch2_ops,
  2663. },
  2664. },
  2665. };
  2666. static struct clk_branch gcc_ufs_card_unipro_core_hw_ctl_clk = {
  2667. .halt_reg = 0x75058,
  2668. .halt_check = BRANCH_HALT,
  2669. .hwcg_reg = 0x75058,
  2670. .hwcg_bit = 1,
  2671. .clkr = {
  2672. .enable_reg = 0x75058,
  2673. .enable_mask = BIT(1),
  2674. .hw.init = &(struct clk_init_data){
  2675. .name = "gcc_ufs_card_unipro_core_hw_ctl_clk",
  2676. .parent_hws = (const struct clk_hw *[]){
  2677. &gcc_ufs_card_unipro_core_clk.clkr.hw },
  2678. .num_parents = 1,
  2679. .flags = CLK_SET_RATE_PARENT,
  2680. .ops = &clk_branch_simple_ops,
  2681. },
  2682. },
  2683. };
  2684. static struct clk_branch gcc_ufs_mem_clkref_clk = {
  2685. .halt_reg = 0x8c000,
  2686. .halt_check = BRANCH_HALT,
  2687. .clkr = {
  2688. .enable_reg = 0x8c000,
  2689. .enable_mask = BIT(0),
  2690. .hw.init = &(struct clk_init_data){
  2691. .name = "gcc_ufs_mem_clkref_clk",
  2692. .ops = &clk_branch2_ops,
  2693. },
  2694. },
  2695. };
  2696. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2697. .halt_reg = 0x77014,
  2698. .halt_check = BRANCH_HALT,
  2699. .hwcg_reg = 0x77014,
  2700. .hwcg_bit = 1,
  2701. .clkr = {
  2702. .enable_reg = 0x77014,
  2703. .enable_mask = BIT(0),
  2704. .hw.init = &(struct clk_init_data){
  2705. .name = "gcc_ufs_phy_ahb_clk",
  2706. .ops = &clk_branch2_ops,
  2707. },
  2708. },
  2709. };
  2710. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2711. .halt_reg = 0x77010,
  2712. .halt_check = BRANCH_HALT,
  2713. .hwcg_reg = 0x77010,
  2714. .hwcg_bit = 1,
  2715. .clkr = {
  2716. .enable_reg = 0x77010,
  2717. .enable_mask = BIT(0),
  2718. .hw.init = &(struct clk_init_data){
  2719. .name = "gcc_ufs_phy_axi_clk",
  2720. .parent_hws = (const struct clk_hw *[]){
  2721. &gcc_ufs_phy_axi_clk_src.clkr.hw },
  2722. .num_parents = 1,
  2723. .flags = CLK_SET_RATE_PARENT,
  2724. .ops = &clk_branch2_ops,
  2725. },
  2726. },
  2727. };
  2728. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  2729. .halt_reg = 0x77010,
  2730. .halt_check = BRANCH_HALT,
  2731. .hwcg_reg = 0x77010,
  2732. .hwcg_bit = 1,
  2733. .clkr = {
  2734. .enable_reg = 0x77010,
  2735. .enable_mask = BIT(1),
  2736. .hw.init = &(struct clk_init_data){
  2737. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  2738. .parent_hws = (const struct clk_hw *[]){
  2739. &gcc_ufs_phy_axi_clk.clkr.hw },
  2740. .num_parents = 1,
  2741. .flags = CLK_SET_RATE_PARENT,
  2742. .ops = &clk_branch_simple_ops,
  2743. },
  2744. },
  2745. };
  2746. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2747. .halt_reg = 0x7705c,
  2748. .halt_check = BRANCH_HALT,
  2749. .hwcg_reg = 0x7705c,
  2750. .hwcg_bit = 1,
  2751. .clkr = {
  2752. .enable_reg = 0x7705c,
  2753. .enable_mask = BIT(0),
  2754. .hw.init = &(struct clk_init_data){
  2755. .name = "gcc_ufs_phy_ice_core_clk",
  2756. .parent_hws = (const struct clk_hw *[]){
  2757. &gcc_ufs_phy_ice_core_clk_src.clkr.hw },
  2758. .num_parents = 1,
  2759. .flags = CLK_SET_RATE_PARENT,
  2760. .ops = &clk_branch2_ops,
  2761. },
  2762. },
  2763. };
  2764. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2765. .halt_reg = 0x7705c,
  2766. .halt_check = BRANCH_HALT,
  2767. .hwcg_reg = 0x7705c,
  2768. .hwcg_bit = 1,
  2769. .clkr = {
  2770. .enable_reg = 0x7705c,
  2771. .enable_mask = BIT(1),
  2772. .hw.init = &(struct clk_init_data){
  2773. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2774. .parent_hws = (const struct clk_hw *[]){
  2775. &gcc_ufs_phy_ice_core_clk.clkr.hw },
  2776. .num_parents = 1,
  2777. .flags = CLK_SET_RATE_PARENT,
  2778. .ops = &clk_branch_simple_ops,
  2779. },
  2780. },
  2781. };
  2782. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2783. .halt_reg = 0x77090,
  2784. .halt_check = BRANCH_HALT,
  2785. .hwcg_reg = 0x77090,
  2786. .hwcg_bit = 1,
  2787. .clkr = {
  2788. .enable_reg = 0x77090,
  2789. .enable_mask = BIT(0),
  2790. .hw.init = &(struct clk_init_data){
  2791. .name = "gcc_ufs_phy_phy_aux_clk",
  2792. .parent_hws = (const struct clk_hw *[]){
  2793. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw },
  2794. .num_parents = 1,
  2795. .flags = CLK_SET_RATE_PARENT,
  2796. .ops = &clk_branch2_ops,
  2797. },
  2798. },
  2799. };
  2800. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2801. .halt_reg = 0x77090,
  2802. .halt_check = BRANCH_HALT,
  2803. .hwcg_reg = 0x77090,
  2804. .hwcg_bit = 1,
  2805. .clkr = {
  2806. .enable_reg = 0x77090,
  2807. .enable_mask = BIT(1),
  2808. .hw.init = &(struct clk_init_data){
  2809. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2810. .parent_hws = (const struct clk_hw *[]){
  2811. &gcc_ufs_phy_phy_aux_clk.clkr.hw },
  2812. .num_parents = 1,
  2813. .flags = CLK_SET_RATE_PARENT,
  2814. .ops = &clk_branch_simple_ops,
  2815. },
  2816. },
  2817. };
  2818. /* external clocks so add BRANCH_HALT_SKIP */
  2819. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2820. .halt_check = BRANCH_HALT_SKIP,
  2821. .clkr = {
  2822. .enable_reg = 0x7701c,
  2823. .enable_mask = BIT(0),
  2824. .hw.init = &(struct clk_init_data){
  2825. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2826. .ops = &clk_branch2_ops,
  2827. },
  2828. },
  2829. };
  2830. /* external clocks so add BRANCH_HALT_SKIP */
  2831. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2832. .halt_check = BRANCH_HALT_SKIP,
  2833. .clkr = {
  2834. .enable_reg = 0x770ac,
  2835. .enable_mask = BIT(0),
  2836. .hw.init = &(struct clk_init_data){
  2837. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2838. .ops = &clk_branch2_ops,
  2839. },
  2840. },
  2841. };
  2842. /* external clocks so add BRANCH_HALT_SKIP */
  2843. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2844. .halt_check = BRANCH_HALT_SKIP,
  2845. .clkr = {
  2846. .enable_reg = 0x77018,
  2847. .enable_mask = BIT(0),
  2848. .hw.init = &(struct clk_init_data){
  2849. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2850. .ops = &clk_branch2_ops,
  2851. },
  2852. },
  2853. };
  2854. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2855. .halt_reg = 0x77058,
  2856. .halt_check = BRANCH_HALT,
  2857. .hwcg_reg = 0x77058,
  2858. .hwcg_bit = 1,
  2859. .clkr = {
  2860. .enable_reg = 0x77058,
  2861. .enable_mask = BIT(0),
  2862. .hw.init = &(struct clk_init_data){
  2863. .name = "gcc_ufs_phy_unipro_core_clk",
  2864. .parent_hws = (const struct clk_hw *[]){
  2865. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw },
  2866. .num_parents = 1,
  2867. .flags = CLK_SET_RATE_PARENT,
  2868. .ops = &clk_branch2_ops,
  2869. },
  2870. },
  2871. };
  2872. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  2873. .halt_reg = 0x77058,
  2874. .halt_check = BRANCH_HALT,
  2875. .hwcg_reg = 0x77058,
  2876. .hwcg_bit = 1,
  2877. .clkr = {
  2878. .enable_reg = 0x77058,
  2879. .enable_mask = BIT(1),
  2880. .hw.init = &(struct clk_init_data){
  2881. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  2882. .parent_hws = (const struct clk_hw *[]){
  2883. &gcc_ufs_phy_unipro_core_clk.clkr.hw },
  2884. .num_parents = 1,
  2885. .flags = CLK_SET_RATE_PARENT,
  2886. .ops = &clk_branch_simple_ops,
  2887. },
  2888. },
  2889. };
  2890. static struct clk_branch gcc_usb30_prim_master_clk = {
  2891. .halt_reg = 0xf010,
  2892. .halt_check = BRANCH_HALT,
  2893. .clkr = {
  2894. .enable_reg = 0xf010,
  2895. .enable_mask = BIT(0),
  2896. .hw.init = &(struct clk_init_data){
  2897. .name = "gcc_usb30_prim_master_clk",
  2898. .parent_hws = (const struct clk_hw *[]){
  2899. &gcc_usb30_prim_master_clk_src.clkr.hw },
  2900. .num_parents = 1,
  2901. .flags = CLK_SET_RATE_PARENT,
  2902. .ops = &clk_branch2_ops,
  2903. },
  2904. },
  2905. };
  2906. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2907. .halt_reg = 0xf018,
  2908. .halt_check = BRANCH_HALT,
  2909. .clkr = {
  2910. .enable_reg = 0xf018,
  2911. .enable_mask = BIT(0),
  2912. .hw.init = &(struct clk_init_data){
  2913. .name = "gcc_usb30_prim_mock_utmi_clk",
  2914. .parent_hws = (const struct clk_hw *[]){
  2915. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw },
  2916. .num_parents = 1,
  2917. .flags = CLK_SET_RATE_PARENT,
  2918. .ops = &clk_branch2_ops,
  2919. },
  2920. },
  2921. };
  2922. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2923. .halt_reg = 0xf014,
  2924. .halt_check = BRANCH_HALT,
  2925. .clkr = {
  2926. .enable_reg = 0xf014,
  2927. .enable_mask = BIT(0),
  2928. .hw.init = &(struct clk_init_data){
  2929. .name = "gcc_usb30_prim_sleep_clk",
  2930. .ops = &clk_branch2_ops,
  2931. },
  2932. },
  2933. };
  2934. static struct clk_branch gcc_usb30_sec_master_clk = {
  2935. .halt_reg = 0x10010,
  2936. .halt_check = BRANCH_HALT,
  2937. .clkr = {
  2938. .enable_reg = 0x10010,
  2939. .enable_mask = BIT(0),
  2940. .hw.init = &(struct clk_init_data){
  2941. .name = "gcc_usb30_sec_master_clk",
  2942. .parent_hws = (const struct clk_hw *[]){
  2943. &gcc_usb30_sec_master_clk_src.clkr.hw },
  2944. .num_parents = 1,
  2945. .flags = CLK_SET_RATE_PARENT,
  2946. .ops = &clk_branch2_ops,
  2947. },
  2948. },
  2949. };
  2950. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2951. .halt_reg = 0x10018,
  2952. .halt_check = BRANCH_HALT,
  2953. .clkr = {
  2954. .enable_reg = 0x10018,
  2955. .enable_mask = BIT(0),
  2956. .hw.init = &(struct clk_init_data){
  2957. .name = "gcc_usb30_sec_mock_utmi_clk",
  2958. .parent_hws = (const struct clk_hw *[]){
  2959. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw },
  2960. .num_parents = 1,
  2961. .flags = CLK_SET_RATE_PARENT,
  2962. .ops = &clk_branch2_ops,
  2963. },
  2964. },
  2965. };
  2966. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2967. .halt_reg = 0x10014,
  2968. .halt_check = BRANCH_HALT,
  2969. .clkr = {
  2970. .enable_reg = 0x10014,
  2971. .enable_mask = BIT(0),
  2972. .hw.init = &(struct clk_init_data){
  2973. .name = "gcc_usb30_sec_sleep_clk",
  2974. .ops = &clk_branch2_ops,
  2975. },
  2976. },
  2977. };
  2978. static struct clk_branch gcc_usb3_prim_clkref_clk = {
  2979. .halt_reg = 0x8c008,
  2980. .halt_check = BRANCH_HALT,
  2981. .clkr = {
  2982. .enable_reg = 0x8c008,
  2983. .enable_mask = BIT(0),
  2984. .hw.init = &(struct clk_init_data){
  2985. .name = "gcc_usb3_prim_clkref_clk",
  2986. .ops = &clk_branch2_ops,
  2987. },
  2988. },
  2989. };
  2990. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2991. .halt_reg = 0xf050,
  2992. .halt_check = BRANCH_HALT,
  2993. .clkr = {
  2994. .enable_reg = 0xf050,
  2995. .enable_mask = BIT(0),
  2996. .hw.init = &(struct clk_init_data){
  2997. .name = "gcc_usb3_prim_phy_aux_clk",
  2998. .parent_hws = (const struct clk_hw *[]){
  2999. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw },
  3000. .num_parents = 1,
  3001. .flags = CLK_SET_RATE_PARENT,
  3002. .ops = &clk_branch2_ops,
  3003. },
  3004. },
  3005. };
  3006. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  3007. .halt_reg = 0xf054,
  3008. .halt_check = BRANCH_HALT,
  3009. .clkr = {
  3010. .enable_reg = 0xf054,
  3011. .enable_mask = BIT(0),
  3012. .hw.init = &(struct clk_init_data){
  3013. .name = "gcc_usb3_prim_phy_com_aux_clk",
  3014. .parent_hws = (const struct clk_hw *[]){
  3015. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw },
  3016. .num_parents = 1,
  3017. .flags = CLK_SET_RATE_PARENT,
  3018. .ops = &clk_branch2_ops,
  3019. },
  3020. },
  3021. };
  3022. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  3023. .halt_check = BRANCH_HALT_SKIP,
  3024. .clkr = {
  3025. .enable_reg = 0xf058,
  3026. .enable_mask = BIT(0),
  3027. .hw.init = &(struct clk_init_data){
  3028. .name = "gcc_usb3_prim_phy_pipe_clk",
  3029. .ops = &clk_branch2_ops,
  3030. },
  3031. },
  3032. };
  3033. static struct clk_branch gcc_usb3_sec_clkref_clk = {
  3034. .halt_reg = 0x8c028,
  3035. .halt_check = BRANCH_HALT,
  3036. .clkr = {
  3037. .enable_reg = 0x8c028,
  3038. .enable_mask = BIT(0),
  3039. .hw.init = &(struct clk_init_data){
  3040. .name = "gcc_usb3_sec_clkref_clk",
  3041. .ops = &clk_branch2_ops,
  3042. },
  3043. },
  3044. };
  3045. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  3046. .halt_reg = 0x10050,
  3047. .halt_check = BRANCH_HALT,
  3048. .clkr = {
  3049. .enable_reg = 0x10050,
  3050. .enable_mask = BIT(0),
  3051. .hw.init = &(struct clk_init_data){
  3052. .name = "gcc_usb3_sec_phy_aux_clk",
  3053. .parent_hws = (const struct clk_hw *[]){
  3054. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw },
  3055. .num_parents = 1,
  3056. .flags = CLK_SET_RATE_PARENT,
  3057. .ops = &clk_branch2_ops,
  3058. },
  3059. },
  3060. };
  3061. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  3062. .halt_reg = 0x10054,
  3063. .halt_check = BRANCH_HALT,
  3064. .clkr = {
  3065. .enable_reg = 0x10054,
  3066. .enable_mask = BIT(0),
  3067. .hw.init = &(struct clk_init_data){
  3068. .name = "gcc_usb3_sec_phy_com_aux_clk",
  3069. .parent_hws = (const struct clk_hw *[]){
  3070. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw },
  3071. .num_parents = 1,
  3072. .flags = CLK_SET_RATE_PARENT,
  3073. .ops = &clk_branch2_ops,
  3074. },
  3075. },
  3076. };
  3077. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  3078. .halt_check = BRANCH_HALT_SKIP,
  3079. .clkr = {
  3080. .enable_reg = 0x10058,
  3081. .enable_mask = BIT(0),
  3082. .hw.init = &(struct clk_init_data){
  3083. .name = "gcc_usb3_sec_phy_pipe_clk",
  3084. .ops = &clk_branch2_ops,
  3085. },
  3086. },
  3087. };
  3088. /*
  3089. * Clock ON depends on external parent 'config noc', so cant poll
  3090. * delay and also mark as crtitical for video boot
  3091. */
  3092. static struct clk_branch gcc_video_ahb_clk = {
  3093. .halt_reg = 0xb004,
  3094. .halt_check = BRANCH_HALT_DELAY,
  3095. .hwcg_reg = 0xb004,
  3096. .hwcg_bit = 1,
  3097. .clkr = {
  3098. .enable_reg = 0xb004,
  3099. .enable_mask = BIT(0),
  3100. .hw.init = &(struct clk_init_data){
  3101. .name = "gcc_video_ahb_clk",
  3102. .flags = CLK_IS_CRITICAL,
  3103. .ops = &clk_branch2_ops,
  3104. },
  3105. },
  3106. };
  3107. static struct clk_branch gcc_video_axi0_clk = {
  3108. .halt_reg = 0xb024,
  3109. .halt_check = BRANCH_HALT,
  3110. .clkr = {
  3111. .enable_reg = 0xb024,
  3112. .enable_mask = BIT(0),
  3113. .hw.init = &(struct clk_init_data){
  3114. .name = "gcc_video_axi0_clk",
  3115. .ops = &clk_branch2_ops,
  3116. },
  3117. },
  3118. };
  3119. static struct clk_branch gcc_video_axi1_clk = {
  3120. .halt_reg = 0xb028,
  3121. .halt_check = BRANCH_HALT,
  3122. .clkr = {
  3123. .enable_reg = 0xb028,
  3124. .enable_mask = BIT(0),
  3125. .hw.init = &(struct clk_init_data){
  3126. .name = "gcc_video_axi1_clk",
  3127. .ops = &clk_branch2_ops,
  3128. },
  3129. },
  3130. };
  3131. static struct clk_branch gcc_video_axic_clk = {
  3132. .halt_reg = 0xb02c,
  3133. .halt_check = BRANCH_HALT,
  3134. .clkr = {
  3135. .enable_reg = 0xb02c,
  3136. .enable_mask = BIT(0),
  3137. .hw.init = &(struct clk_init_data){
  3138. .name = "gcc_video_axic_clk",
  3139. .ops = &clk_branch2_ops,
  3140. },
  3141. },
  3142. };
  3143. /* XO critical input to video, so no need to poll */
  3144. static struct clk_branch gcc_video_xo_clk = {
  3145. .halt_reg = 0xb040,
  3146. .halt_check = BRANCH_HALT_DELAY,
  3147. .clkr = {
  3148. .enable_reg = 0xb040,
  3149. .enable_mask = BIT(0),
  3150. .hw.init = &(struct clk_init_data){
  3151. .name = "gcc_video_xo_clk",
  3152. .flags = CLK_IS_CRITICAL,
  3153. .ops = &clk_branch2_ops,
  3154. },
  3155. },
  3156. };
  3157. static struct gdsc pcie_0_gdsc = {
  3158. .gdscr = 0x6b004,
  3159. .pd = {
  3160. .name = "pcie_0_gdsc",
  3161. },
  3162. .pwrsts = PWRSTS_OFF_ON,
  3163. .flags = POLL_CFG_GDSCR,
  3164. };
  3165. static struct gdsc pcie_1_gdsc = {
  3166. .gdscr = 0x8d004,
  3167. .pd = {
  3168. .name = "pcie_1_gdsc",
  3169. },
  3170. .pwrsts = PWRSTS_OFF_ON,
  3171. .flags = POLL_CFG_GDSCR,
  3172. };
  3173. static struct gdsc ufs_card_gdsc = {
  3174. .gdscr = 0x75004,
  3175. .pd = {
  3176. .name = "ufs_card_gdsc",
  3177. },
  3178. .pwrsts = PWRSTS_OFF_ON,
  3179. .flags = POLL_CFG_GDSCR,
  3180. };
  3181. static struct gdsc ufs_phy_gdsc = {
  3182. .gdscr = 0x77004,
  3183. .pd = {
  3184. .name = "ufs_phy_gdsc",
  3185. },
  3186. .pwrsts = PWRSTS_OFF_ON,
  3187. .flags = POLL_CFG_GDSCR,
  3188. };
  3189. static struct gdsc emac_gdsc = {
  3190. .gdscr = 0x6004,
  3191. .pd = {
  3192. .name = "emac_gdsc",
  3193. },
  3194. .pwrsts = PWRSTS_OFF_ON,
  3195. .flags = POLL_CFG_GDSCR,
  3196. };
  3197. static struct gdsc usb30_prim_gdsc = {
  3198. .gdscr = 0xf004,
  3199. .pd = {
  3200. .name = "usb30_prim_gdsc",
  3201. },
  3202. .pwrsts = PWRSTS_OFF_ON,
  3203. .flags = POLL_CFG_GDSCR,
  3204. };
  3205. static struct gdsc usb30_sec_gdsc = {
  3206. .gdscr = 0x10004,
  3207. .pd = {
  3208. .name = "usb30_sec_gdsc",
  3209. },
  3210. .pwrsts = PWRSTS_OFF_ON,
  3211. .flags = POLL_CFG_GDSCR,
  3212. };
  3213. static struct clk_regmap *gcc_sm8150_clocks[] = {
  3214. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3215. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  3216. [GCC_AGGRE_UFS_CARD_AXI_HW_CTL_CLK] =
  3217. &gcc_aggre_ufs_card_axi_hw_ctl_clk.clkr,
  3218. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3219. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] =
  3220. &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  3221. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3222. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  3223. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3224. [GCC_CAMERA_AHB_CLK] = &gcc_camera_ahb_clk.clkr,
  3225. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  3226. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  3227. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3228. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3229. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  3230. [GCC_CPUSS_DVM_BUS_CLK] = &gcc_cpuss_dvm_bus_clk.clkr,
  3231. [GCC_CPUSS_GNOC_CLK] = &gcc_cpuss_gnoc_clk.clkr,
  3232. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  3233. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3234. [GCC_DISP_AHB_CLK] = &gcc_disp_ahb_clk.clkr,
  3235. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3236. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  3237. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3238. [GCC_EMAC_AXI_CLK] = &gcc_emac_axi_clk.clkr,
  3239. [GCC_EMAC_PTP_CLK] = &gcc_emac_ptp_clk.clkr,
  3240. [GCC_EMAC_PTP_CLK_SRC] = &gcc_emac_ptp_clk_src.clkr,
  3241. [GCC_EMAC_RGMII_CLK] = &gcc_emac_rgmii_clk.clkr,
  3242. [GCC_EMAC_RGMII_CLK_SRC] = &gcc_emac_rgmii_clk_src.clkr,
  3243. [GCC_EMAC_SLV_AHB_CLK] = &gcc_emac_slv_ahb_clk.clkr,
  3244. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3245. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3246. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3247. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3248. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3249. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3250. [GCC_GPU_CFG_AHB_CLK] = &gcc_gpu_cfg_ahb_clk.clkr,
  3251. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3252. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3253. [GCC_GPU_IREF_CLK] = &gcc_gpu_iref_clk.clkr,
  3254. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3255. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3256. [GCC_NPU_AT_CLK] = &gcc_npu_at_clk.clkr,
  3257. [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
  3258. [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
  3259. [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
  3260. [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
  3261. [GCC_NPU_TRIG_CLK] = &gcc_npu_trig_clk.clkr,
  3262. [GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr,
  3263. [GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr,
  3264. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3265. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3266. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3267. [GCC_PCIE_0_CLKREF_CLK] = &gcc_pcie_0_clkref_clk.clkr,
  3268. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3269. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3270. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3271. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3272. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3273. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3274. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3275. [GCC_PCIE_1_CLKREF_CLK] = &gcc_pcie_1_clkref_clk.clkr,
  3276. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3277. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3278. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3279. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3280. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3281. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  3282. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3283. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3284. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3285. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3286. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3287. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3288. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3289. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3290. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  3291. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3292. [GCC_QSPI_CNOC_PERIPH_AHB_CLK] = &gcc_qspi_cnoc_periph_ahb_clk.clkr,
  3293. [GCC_QSPI_CORE_CLK] = &gcc_qspi_core_clk.clkr,
  3294. [GCC_QSPI_CORE_CLK_SRC] = &gcc_qspi_core_clk_src.clkr,
  3295. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3296. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3297. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3298. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3299. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3300. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3301. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3302. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3303. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3304. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3305. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3306. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3307. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3308. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3309. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3310. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3311. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3312. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3313. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3314. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3315. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3316. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3317. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3318. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3319. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3320. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3321. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3322. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3323. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  3324. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  3325. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  3326. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  3327. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  3328. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  3329. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  3330. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  3331. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  3332. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  3333. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  3334. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  3335. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3336. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3337. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3338. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3339. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  3340. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  3341. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3342. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3343. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3344. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3345. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3346. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3347. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3348. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3349. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3350. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3351. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  3352. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  3353. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  3354. [GCC_UFS_CARD_AXI_HW_CTL_CLK] = &gcc_ufs_card_axi_hw_ctl_clk.clkr,
  3355. [GCC_UFS_CARD_CLKREF_CLK] = &gcc_ufs_card_clkref_clk.clkr,
  3356. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  3357. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  3358. [GCC_UFS_CARD_ICE_CORE_HW_CTL_CLK] =
  3359. &gcc_ufs_card_ice_core_hw_ctl_clk.clkr,
  3360. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  3361. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  3362. [GCC_UFS_CARD_PHY_AUX_HW_CTL_CLK] =
  3363. &gcc_ufs_card_phy_aux_hw_ctl_clk.clkr,
  3364. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  3365. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  3366. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  3367. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  3368. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
  3369. &gcc_ufs_card_unipro_core_clk_src.clkr,
  3370. [GCC_UFS_CARD_UNIPRO_CORE_HW_CTL_CLK] =
  3371. &gcc_ufs_card_unipro_core_hw_ctl_clk.clkr,
  3372. [GCC_UFS_MEM_CLKREF_CLK] = &gcc_ufs_mem_clkref_clk.clkr,
  3373. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3374. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3375. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3376. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  3377. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3378. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3379. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] =
  3380. &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  3381. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3382. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3383. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  3384. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3385. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3386. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3387. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3388. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3389. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3390. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] =
  3391. &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  3392. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3393. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3394. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3395. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3396. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3397. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3398. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3399. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3400. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3401. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3402. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3403. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3404. [GCC_USB3_PRIM_CLKREF_CLK] = &gcc_usb3_prim_clkref_clk.clkr,
  3405. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3406. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3407. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3408. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3409. [GCC_USB3_SEC_CLKREF_CLK] = &gcc_usb3_sec_clkref_clk.clkr,
  3410. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3411. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3412. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3413. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3414. [GCC_VIDEO_AHB_CLK] = &gcc_video_ahb_clk.clkr,
  3415. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3416. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  3417. [GCC_VIDEO_AXIC_CLK] = &gcc_video_axic_clk.clkr,
  3418. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3419. [GPLL0] = &gpll0.clkr,
  3420. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3421. [GPLL7] = &gpll7.clkr,
  3422. [GPLL9] = &gpll9.clkr,
  3423. };
  3424. static const struct qcom_reset_map gcc_sm8150_resets[] = {
  3425. [GCC_EMAC_BCR] = { 0x6000 },
  3426. [GCC_GPU_BCR] = { 0x71000 },
  3427. [GCC_MMSS_BCR] = { 0xb000 },
  3428. [GCC_NPU_BCR] = { 0x4d000 },
  3429. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3430. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3431. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3432. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3433. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3434. [GCC_PDM_BCR] = { 0x33000 },
  3435. [GCC_PRNG_BCR] = { 0x34000 },
  3436. [GCC_QSPI_BCR] = { 0x24008 },
  3437. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  3438. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3439. [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
  3440. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3441. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3442. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3443. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3444. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3445. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3446. [GCC_SDCC2_BCR] = { 0x14000 },
  3447. [GCC_SDCC4_BCR] = { 0x16000 },
  3448. [GCC_TSIF_BCR] = { 0x36000 },
  3449. [GCC_UFS_CARD_BCR] = { 0x75000 },
  3450. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3451. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3452. [GCC_USB30_SEC_BCR] = { 0x10000 },
  3453. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3454. [GCC_VIDEO_AXIC_CLK_BCR] = { 0xb02c, 2 },
  3455. [GCC_VIDEO_AXI0_CLK_BCR] = { 0xb024, 2 },
  3456. [GCC_VIDEO_AXI1_CLK_BCR] = { 0xb028, 2 },
  3457. };
  3458. static struct gdsc *gcc_sm8150_gdscs[] = {
  3459. [EMAC_GDSC] = &emac_gdsc,
  3460. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3461. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3462. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  3463. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3464. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3465. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  3466. };
  3467. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3468. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3469. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3470. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3471. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3472. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3473. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3474. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  3475. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  3476. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3477. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3478. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3479. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3480. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3481. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3482. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  3483. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  3484. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  3485. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  3486. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  3487. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  3488. };
  3489. static const struct regmap_config gcc_sm8150_regmap_config = {
  3490. .reg_bits = 32,
  3491. .reg_stride = 4,
  3492. .val_bits = 32,
  3493. .max_register = 0x9c040,
  3494. .fast_io = true,
  3495. };
  3496. static const struct qcom_cc_desc gcc_sm8150_desc = {
  3497. .config = &gcc_sm8150_regmap_config,
  3498. .clks = gcc_sm8150_clocks,
  3499. .num_clks = ARRAY_SIZE(gcc_sm8150_clocks),
  3500. .resets = gcc_sm8150_resets,
  3501. .num_resets = ARRAY_SIZE(gcc_sm8150_resets),
  3502. .gdscs = gcc_sm8150_gdscs,
  3503. .num_gdscs = ARRAY_SIZE(gcc_sm8150_gdscs),
  3504. };
  3505. static const struct of_device_id gcc_sm8150_match_table[] = {
  3506. { .compatible = "qcom,gcc-sm8150" },
  3507. { }
  3508. };
  3509. MODULE_DEVICE_TABLE(of, gcc_sm8150_match_table);
  3510. static int gcc_sm8150_probe(struct platform_device *pdev)
  3511. {
  3512. struct regmap *regmap;
  3513. int ret;
  3514. regmap = qcom_cc_map(pdev, &gcc_sm8150_desc);
  3515. if (IS_ERR(regmap))
  3516. return PTR_ERR(regmap);
  3517. /* Disable the GPLL0 active input to NPU and GPU via MISC registers */
  3518. regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
  3519. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  3520. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3521. ARRAY_SIZE(gcc_dfs_clocks));
  3522. if (ret)
  3523. dev_err_probe(&pdev->dev, ret, "Failed to register with DFS!\n");
  3524. return qcom_cc_really_probe(&pdev->dev, &gcc_sm8150_desc, regmap);
  3525. }
  3526. static struct platform_driver gcc_sm8150_driver = {
  3527. .probe = gcc_sm8150_probe,
  3528. .driver = {
  3529. .name = "gcc-sm8150",
  3530. .of_match_table = gcc_sm8150_match_table,
  3531. },
  3532. };
  3533. static int __init gcc_sm8150_init(void)
  3534. {
  3535. return platform_driver_register(&gcc_sm8150_driver);
  3536. }
  3537. subsys_initcall(gcc_sm8150_init);
  3538. static void __exit gcc_sm8150_exit(void)
  3539. {
  3540. platform_driver_unregister(&gcc_sm8150_driver);
  3541. }
  3542. module_exit(gcc_sm8150_exit);
  3543. MODULE_DESCRIPTION("QTI GCC SM8150 Driver");
  3544. MODULE_LICENSE("GPL v2");