gcc-sm8250.c 94 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882288328842885288628872888288928902891289228932894289528962897289828992900290129022903290429052906290729082909291029112912291329142915291629172918291929202921292229232924292529262927292829292930293129322933293429352936293729382939294029412942294329442945294629472948294929502951295229532954295529562957295829592960296129622963296429652966296729682969297029712972297329742975297629772978297929802981298229832984298529862987298829892990299129922993299429952996299729982999300030013002300330043005300630073008300930103011301230133014301530163017301830193020302130223023302430253026302730283029303030313032303330343035303630373038303930403041304230433044304530463047304830493050305130523053305430553056305730583059306030613062306330643065306630673068306930703071307230733074307530763077307830793080308130823083308430853086308730883089309030913092309330943095309630973098309931003101310231033104310531063107310831093110311131123113311431153116311731183119312031213122312331243125312631273128312931303131313231333134313531363137313831393140314131423143314431453146314731483149315031513152315331543155315631573158315931603161316231633164316531663167316831693170317131723173317431753176317731783179318031813182318331843185318631873188318931903191319231933194319531963197319831993200320132023203320432053206320732083209321032113212321332143215321632173218321932203221322232233224322532263227322832293230323132323233323432353236323732383239324032413242324332443245324632473248324932503251325232533254325532563257325832593260326132623263326432653266326732683269327032713272327332743275327632773278327932803281328232833284328532863287328832893290329132923293329432953296329732983299330033013302330333043305330633073308330933103311331233133314331533163317331833193320332133223323332433253326332733283329333033313332333333343335333633373338333933403341334233433344334533463347334833493350335133523353335433553356335733583359336033613362336333643365336633673368336933703371337233733374337533763377337833793380338133823383338433853386338733883389339033913392339333943395339633973398339934003401340234033404340534063407340834093410341134123413341434153416341734183419342034213422342334243425342634273428342934303431343234333434343534363437343834393440344134423443344434453446344734483449345034513452345334543455345634573458345934603461346234633464346534663467346834693470347134723473347434753476347734783479348034813482348334843485348634873488348934903491349234933494349534963497349834993500350135023503350435053506350735083509351035113512351335143515351635173518351935203521352235233524352535263527352835293530353135323533353435353536353735383539354035413542354335443545354635473548354935503551355235533554355535563557355835593560356135623563356435653566356735683569357035713572357335743575357635773578357935803581358235833584358535863587358835893590359135923593359435953596359735983599360036013602360336043605360636073608360936103611361236133614361536163617361836193620362136223623362436253626362736283629363036313632363336343635363636373638363936403641364236433644364536463647364836493650365136523653365436553656365736583659366036613662366336643665366636673668366936703671367236733674367536763677367836793680368136823683
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/err.h>
  7. #include <linux/kernel.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,gcc-sm8250.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "common.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. P_BI_TCXO,
  23. P_AUD_REF_CLK,
  24. P_GPLL0_OUT_EVEN,
  25. P_GPLL0_OUT_MAIN,
  26. P_GPLL4_OUT_MAIN,
  27. P_GPLL9_OUT_MAIN,
  28. P_SLEEP_CLK,
  29. };
  30. static struct clk_alpha_pll gpll0 = {
  31. .offset = 0x0,
  32. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  33. .clkr = {
  34. .enable_reg = 0x52018,
  35. .enable_mask = BIT(0),
  36. .hw.init = &(struct clk_init_data){
  37. .name = "gpll0",
  38. .parent_data = &(const struct clk_parent_data){
  39. .fw_name = "bi_tcxo",
  40. },
  41. .num_parents = 1,
  42. .ops = &clk_alpha_pll_fixed_lucid_ops,
  43. },
  44. },
  45. };
  46. static const struct clk_div_table post_div_table_gpll0_out_even[] = {
  47. { 0x1, 2 },
  48. { }
  49. };
  50. static struct clk_alpha_pll_postdiv gpll0_out_even = {
  51. .offset = 0x0,
  52. .post_div_shift = 8,
  53. .post_div_table = post_div_table_gpll0_out_even,
  54. .num_post_div = ARRAY_SIZE(post_div_table_gpll0_out_even),
  55. .width = 4,
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  57. .clkr.hw.init = &(struct clk_init_data){
  58. .name = "gpll0_out_even",
  59. .parent_hws = (const struct clk_hw*[]){
  60. &gpll0.clkr.hw,
  61. },
  62. .num_parents = 1,
  63. .ops = &clk_alpha_pll_postdiv_lucid_ops,
  64. },
  65. };
  66. static struct clk_alpha_pll gpll4 = {
  67. .offset = 0x76000,
  68. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  69. .clkr = {
  70. .enable_reg = 0x52018,
  71. .enable_mask = BIT(4),
  72. .hw.init = &(struct clk_init_data){
  73. .name = "gpll4",
  74. .parent_data = &(const struct clk_parent_data){
  75. .fw_name = "bi_tcxo",
  76. },
  77. .num_parents = 1,
  78. .ops = &clk_alpha_pll_fixed_lucid_ops,
  79. },
  80. },
  81. };
  82. static struct clk_alpha_pll gpll9 = {
  83. .offset = 0x1c000,
  84. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID],
  85. .clkr = {
  86. .enable_reg = 0x52018,
  87. .enable_mask = BIT(9),
  88. .hw.init = &(struct clk_init_data){
  89. .name = "gpll9",
  90. .parent_data = &(const struct clk_parent_data){
  91. .fw_name = "bi_tcxo",
  92. },
  93. .num_parents = 1,
  94. .ops = &clk_alpha_pll_fixed_lucid_ops,
  95. },
  96. },
  97. };
  98. static const struct parent_map gcc_parent_map_0[] = {
  99. { P_BI_TCXO, 0 },
  100. { P_GPLL0_OUT_MAIN, 1 },
  101. { P_GPLL0_OUT_EVEN, 6 },
  102. };
  103. static const struct clk_parent_data gcc_parent_data_0[] = {
  104. { .fw_name = "bi_tcxo" },
  105. { .hw = &gpll0.clkr.hw },
  106. { .hw = &gpll0_out_even.clkr.hw },
  107. };
  108. static const struct clk_parent_data gcc_parent_data_0_ao[] = {
  109. { .fw_name = "bi_tcxo_ao" },
  110. { .hw = &gpll0.clkr.hw },
  111. { .hw = &gpll0_out_even.clkr.hw },
  112. };
  113. static const struct parent_map gcc_parent_map_1[] = {
  114. { P_BI_TCXO, 0 },
  115. { P_GPLL0_OUT_MAIN, 1 },
  116. { P_SLEEP_CLK, 5 },
  117. { P_GPLL0_OUT_EVEN, 6 },
  118. };
  119. static const struct clk_parent_data gcc_parent_data_1[] = {
  120. { .fw_name = "bi_tcxo" },
  121. { .hw = &gpll0.clkr.hw },
  122. { .fw_name = "sleep_clk" },
  123. { .hw = &gpll0_out_even.clkr.hw },
  124. };
  125. static const struct parent_map gcc_parent_map_2[] = {
  126. { P_BI_TCXO, 0 },
  127. { P_SLEEP_CLK, 5 },
  128. };
  129. static const struct clk_parent_data gcc_parent_data_2[] = {
  130. { .fw_name = "bi_tcxo" },
  131. { .fw_name = "sleep_clk" },
  132. };
  133. static const struct parent_map gcc_parent_map_3[] = {
  134. { P_BI_TCXO, 0 },
  135. };
  136. static const struct clk_parent_data gcc_parent_data_3[] = {
  137. { .fw_name = "bi_tcxo" },
  138. };
  139. static const struct parent_map gcc_parent_map_4[] = {
  140. { P_BI_TCXO, 0 },
  141. { P_GPLL0_OUT_MAIN, 1 },
  142. { P_GPLL9_OUT_MAIN, 2 },
  143. { P_GPLL4_OUT_MAIN, 5 },
  144. { P_GPLL0_OUT_EVEN, 6 },
  145. };
  146. static const struct clk_parent_data gcc_parent_data_4[] = {
  147. { .fw_name = "bi_tcxo" },
  148. { .hw = &gpll0.clkr.hw },
  149. { .hw = &gpll9.clkr.hw },
  150. { .hw = &gpll4.clkr.hw },
  151. { .hw = &gpll0_out_even.clkr.hw },
  152. };
  153. static const struct parent_map gcc_parent_map_5[] = {
  154. { P_BI_TCXO, 0 },
  155. { P_GPLL0_OUT_MAIN, 1 },
  156. { P_AUD_REF_CLK, 2 },
  157. { P_GPLL0_OUT_EVEN, 6 },
  158. };
  159. static const struct clk_parent_data gcc_parent_data_5[] = {
  160. { .fw_name = "bi_tcxo" },
  161. { .hw = &gpll0.clkr.hw },
  162. { .fw_name = "aud_ref_clk" },
  163. { .hw = &gpll0_out_even.clkr.hw },
  164. };
  165. static const struct freq_tbl ftbl_gcc_cpuss_ahb_clk_src[] = {
  166. F(19200000, P_BI_TCXO, 1, 0, 0),
  167. { }
  168. };
  169. static struct clk_rcg2 gcc_cpuss_ahb_clk_src = {
  170. .cmd_rcgr = 0x48010,
  171. .mnd_width = 0,
  172. .hid_width = 5,
  173. .parent_map = gcc_parent_map_0,
  174. .freq_tbl = ftbl_gcc_cpuss_ahb_clk_src,
  175. .clkr.hw.init = &(struct clk_init_data){
  176. .name = "gcc_cpuss_ahb_clk_src",
  177. .parent_data = gcc_parent_data_0_ao,
  178. .num_parents = ARRAY_SIZE(gcc_parent_data_0_ao),
  179. .flags = CLK_SET_RATE_PARENT,
  180. .ops = &clk_rcg2_ops,
  181. },
  182. };
  183. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  184. F(19200000, P_BI_TCXO, 1, 0, 0),
  185. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  186. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  187. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  188. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  189. { }
  190. };
  191. static struct clk_rcg2 gcc_gp1_clk_src = {
  192. .cmd_rcgr = 0x64004,
  193. .mnd_width = 8,
  194. .hid_width = 5,
  195. .parent_map = gcc_parent_map_1,
  196. .freq_tbl = ftbl_gcc_gp1_clk_src,
  197. .clkr.hw.init = &(struct clk_init_data){
  198. .name = "gcc_gp1_clk_src",
  199. .parent_data = gcc_parent_data_1,
  200. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  201. .ops = &clk_rcg2_ops,
  202. },
  203. };
  204. static struct clk_rcg2 gcc_gp2_clk_src = {
  205. .cmd_rcgr = 0x65004,
  206. .mnd_width = 8,
  207. .hid_width = 5,
  208. .parent_map = gcc_parent_map_1,
  209. .freq_tbl = ftbl_gcc_gp1_clk_src,
  210. .clkr.hw.init = &(struct clk_init_data){
  211. .name = "gcc_gp2_clk_src",
  212. .parent_data = gcc_parent_data_1,
  213. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  214. .ops = &clk_rcg2_ops,
  215. },
  216. };
  217. static struct clk_rcg2 gcc_gp3_clk_src = {
  218. .cmd_rcgr = 0x66004,
  219. .mnd_width = 8,
  220. .hid_width = 5,
  221. .parent_map = gcc_parent_map_1,
  222. .freq_tbl = ftbl_gcc_gp1_clk_src,
  223. .clkr.hw.init = &(struct clk_init_data){
  224. .name = "gcc_gp3_clk_src",
  225. .parent_data = gcc_parent_data_1,
  226. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  227. .ops = &clk_rcg2_ops,
  228. },
  229. };
  230. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  231. F(9600000, P_BI_TCXO, 2, 0, 0),
  232. F(19200000, P_BI_TCXO, 1, 0, 0),
  233. { }
  234. };
  235. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  236. .cmd_rcgr = 0x6b038,
  237. .mnd_width = 16,
  238. .hid_width = 5,
  239. .parent_map = gcc_parent_map_2,
  240. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  241. .clkr.hw.init = &(struct clk_init_data){
  242. .name = "gcc_pcie_0_aux_clk_src",
  243. .parent_data = gcc_parent_data_2,
  244. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  245. .ops = &clk_rcg2_ops,
  246. },
  247. };
  248. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  249. .cmd_rcgr = 0x8d038,
  250. .mnd_width = 16,
  251. .hid_width = 5,
  252. .parent_map = gcc_parent_map_2,
  253. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  254. .clkr.hw.init = &(struct clk_init_data){
  255. .name = "gcc_pcie_1_aux_clk_src",
  256. .parent_data = gcc_parent_data_2,
  257. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  258. .ops = &clk_rcg2_ops,
  259. },
  260. };
  261. static struct clk_rcg2 gcc_pcie_2_aux_clk_src = {
  262. .cmd_rcgr = 0x6038,
  263. .mnd_width = 16,
  264. .hid_width = 5,
  265. .parent_map = gcc_parent_map_2,
  266. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  267. .clkr.hw.init = &(struct clk_init_data){
  268. .name = "gcc_pcie_2_aux_clk_src",
  269. .parent_data = gcc_parent_data_2,
  270. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  271. .ops = &clk_rcg2_ops,
  272. },
  273. };
  274. static const struct freq_tbl ftbl_gcc_pcie_phy_refgen_clk_src[] = {
  275. F(19200000, P_BI_TCXO, 1, 0, 0),
  276. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  277. { }
  278. };
  279. static struct clk_rcg2 gcc_pcie_phy_refgen_clk_src = {
  280. .cmd_rcgr = 0x6f014,
  281. .mnd_width = 0,
  282. .hid_width = 5,
  283. .parent_map = gcc_parent_map_0,
  284. .freq_tbl = ftbl_gcc_pcie_phy_refgen_clk_src,
  285. .clkr.hw.init = &(struct clk_init_data){
  286. .name = "gcc_pcie_phy_refgen_clk_src",
  287. .parent_data = gcc_parent_data_0_ao,
  288. .num_parents = ARRAY_SIZE(gcc_parent_data_0_ao),
  289. .ops = &clk_rcg2_ops,
  290. },
  291. };
  292. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  293. F(9600000, P_BI_TCXO, 2, 0, 0),
  294. F(19200000, P_BI_TCXO, 1, 0, 0),
  295. F(60000000, P_GPLL0_OUT_MAIN, 10, 0, 0),
  296. { }
  297. };
  298. static struct clk_rcg2 gcc_pdm2_clk_src = {
  299. .cmd_rcgr = 0x33010,
  300. .mnd_width = 0,
  301. .hid_width = 5,
  302. .parent_map = gcc_parent_map_0,
  303. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  304. .clkr.hw.init = &(struct clk_init_data){
  305. .name = "gcc_pdm2_clk_src",
  306. .parent_data = gcc_parent_data_0,
  307. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  308. .ops = &clk_rcg2_ops,
  309. },
  310. };
  311. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  312. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  313. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  314. F(19200000, P_BI_TCXO, 1, 0, 0),
  315. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  316. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  317. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  318. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  319. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  320. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  321. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  322. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  323. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  324. F(102400000, P_GPLL0_OUT_EVEN, 1, 128, 375),
  325. F(112000000, P_GPLL0_OUT_EVEN, 1, 28, 75),
  326. F(117964800, P_GPLL0_OUT_EVEN, 1, 6144, 15625),
  327. F(120000000, P_GPLL0_OUT_EVEN, 2.5, 0, 0),
  328. { }
  329. };
  330. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  331. .name = "gcc_qupv3_wrap0_s0_clk_src",
  332. .parent_data = gcc_parent_data_0,
  333. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  334. .ops = &clk_rcg2_ops,
  335. };
  336. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  337. .cmd_rcgr = 0x17010,
  338. .mnd_width = 16,
  339. .hid_width = 5,
  340. .parent_map = gcc_parent_map_0,
  341. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  342. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  343. };
  344. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  345. .name = "gcc_qupv3_wrap0_s1_clk_src",
  346. .parent_data = gcc_parent_data_0,
  347. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  348. .ops = &clk_rcg2_ops,
  349. };
  350. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  351. .cmd_rcgr = 0x17140,
  352. .mnd_width = 16,
  353. .hid_width = 5,
  354. .parent_map = gcc_parent_map_0,
  355. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  356. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  357. };
  358. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s2_clk_src[] = {
  359. F(7372800, P_GPLL0_OUT_EVEN, 1, 384, 15625),
  360. F(14745600, P_GPLL0_OUT_EVEN, 1, 768, 15625),
  361. F(19200000, P_BI_TCXO, 1, 0, 0),
  362. F(29491200, P_GPLL0_OUT_EVEN, 1, 1536, 15625),
  363. F(32000000, P_GPLL0_OUT_EVEN, 1, 8, 75),
  364. F(48000000, P_GPLL0_OUT_EVEN, 1, 4, 25),
  365. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  366. F(64000000, P_GPLL0_OUT_EVEN, 1, 16, 75),
  367. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  368. F(80000000, P_GPLL0_OUT_EVEN, 1, 4, 15),
  369. F(96000000, P_GPLL0_OUT_EVEN, 1, 8, 25),
  370. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  371. { }
  372. };
  373. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  374. .name = "gcc_qupv3_wrap0_s2_clk_src",
  375. .parent_data = gcc_parent_data_0,
  376. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  377. .ops = &clk_rcg2_ops,
  378. };
  379. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  380. .cmd_rcgr = 0x17270,
  381. .mnd_width = 16,
  382. .hid_width = 5,
  383. .parent_map = gcc_parent_map_0,
  384. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  385. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  386. };
  387. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  388. .name = "gcc_qupv3_wrap0_s3_clk_src",
  389. .parent_data = gcc_parent_data_0,
  390. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  391. .ops = &clk_rcg2_ops,
  392. };
  393. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  394. .cmd_rcgr = 0x173a0,
  395. .mnd_width = 16,
  396. .hid_width = 5,
  397. .parent_map = gcc_parent_map_0,
  398. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  399. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  400. };
  401. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  402. .name = "gcc_qupv3_wrap0_s4_clk_src",
  403. .parent_data = gcc_parent_data_0,
  404. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  405. .ops = &clk_rcg2_ops,
  406. };
  407. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  408. .cmd_rcgr = 0x174d0,
  409. .mnd_width = 16,
  410. .hid_width = 5,
  411. .parent_map = gcc_parent_map_0,
  412. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  413. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  414. };
  415. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  416. .name = "gcc_qupv3_wrap0_s5_clk_src",
  417. .parent_data = gcc_parent_data_0,
  418. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  419. .ops = &clk_rcg2_ops,
  420. };
  421. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  422. .cmd_rcgr = 0x17600,
  423. .mnd_width = 16,
  424. .hid_width = 5,
  425. .parent_map = gcc_parent_map_0,
  426. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  427. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  428. };
  429. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  430. .name = "gcc_qupv3_wrap0_s6_clk_src",
  431. .parent_data = gcc_parent_data_0,
  432. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  433. .ops = &clk_rcg2_ops,
  434. };
  435. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  436. .cmd_rcgr = 0x17730,
  437. .mnd_width = 16,
  438. .hid_width = 5,
  439. .parent_map = gcc_parent_map_0,
  440. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  441. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  442. };
  443. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  444. .name = "gcc_qupv3_wrap0_s7_clk_src",
  445. .parent_data = gcc_parent_data_0,
  446. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  447. .ops = &clk_rcg2_ops,
  448. };
  449. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  450. .cmd_rcgr = 0x17860,
  451. .mnd_width = 16,
  452. .hid_width = 5,
  453. .parent_map = gcc_parent_map_0,
  454. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  455. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  456. };
  457. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  458. .name = "gcc_qupv3_wrap1_s0_clk_src",
  459. .parent_data = gcc_parent_data_0,
  460. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  461. .ops = &clk_rcg2_ops,
  462. };
  463. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  464. .cmd_rcgr = 0x18010,
  465. .mnd_width = 16,
  466. .hid_width = 5,
  467. .parent_map = gcc_parent_map_0,
  468. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  469. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  470. };
  471. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  472. .name = "gcc_qupv3_wrap1_s1_clk_src",
  473. .parent_data = gcc_parent_data_0,
  474. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  475. .ops = &clk_rcg2_ops,
  476. };
  477. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  478. .cmd_rcgr = 0x18140,
  479. .mnd_width = 16,
  480. .hid_width = 5,
  481. .parent_map = gcc_parent_map_0,
  482. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  483. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  484. };
  485. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  486. .name = "gcc_qupv3_wrap1_s2_clk_src",
  487. .parent_data = gcc_parent_data_0,
  488. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  489. .ops = &clk_rcg2_ops,
  490. };
  491. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  492. .cmd_rcgr = 0x18270,
  493. .mnd_width = 16,
  494. .hid_width = 5,
  495. .parent_map = gcc_parent_map_0,
  496. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  497. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  498. };
  499. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  500. .name = "gcc_qupv3_wrap1_s3_clk_src",
  501. .parent_data = gcc_parent_data_0,
  502. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  503. .ops = &clk_rcg2_ops,
  504. };
  505. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  506. .cmd_rcgr = 0x183a0,
  507. .mnd_width = 16,
  508. .hid_width = 5,
  509. .parent_map = gcc_parent_map_0,
  510. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  511. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  512. };
  513. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  514. .name = "gcc_qupv3_wrap1_s4_clk_src",
  515. .parent_data = gcc_parent_data_0,
  516. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  517. .ops = &clk_rcg2_ops,
  518. };
  519. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  520. .cmd_rcgr = 0x184d0,
  521. .mnd_width = 16,
  522. .hid_width = 5,
  523. .parent_map = gcc_parent_map_0,
  524. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  525. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  526. };
  527. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  528. .name = "gcc_qupv3_wrap1_s5_clk_src",
  529. .parent_data = gcc_parent_data_0,
  530. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  531. .ops = &clk_rcg2_ops,
  532. };
  533. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  534. .cmd_rcgr = 0x18600,
  535. .mnd_width = 16,
  536. .hid_width = 5,
  537. .parent_map = gcc_parent_map_0,
  538. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  539. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  540. };
  541. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  542. .name = "gcc_qupv3_wrap2_s0_clk_src",
  543. .parent_data = gcc_parent_data_0,
  544. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  545. .ops = &clk_rcg2_ops,
  546. };
  547. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  548. .cmd_rcgr = 0x1e010,
  549. .mnd_width = 16,
  550. .hid_width = 5,
  551. .parent_map = gcc_parent_map_0,
  552. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  553. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  554. };
  555. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  556. .name = "gcc_qupv3_wrap2_s1_clk_src",
  557. .parent_data = gcc_parent_data_0,
  558. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  559. .ops = &clk_rcg2_ops,
  560. };
  561. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  562. .cmd_rcgr = 0x1e140,
  563. .mnd_width = 16,
  564. .hid_width = 5,
  565. .parent_map = gcc_parent_map_0,
  566. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  567. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  568. };
  569. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  570. .name = "gcc_qupv3_wrap2_s2_clk_src",
  571. .parent_data = gcc_parent_data_0,
  572. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  573. .ops = &clk_rcg2_ops,
  574. };
  575. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  576. .cmd_rcgr = 0x1e270,
  577. .mnd_width = 16,
  578. .hid_width = 5,
  579. .parent_map = gcc_parent_map_0,
  580. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  581. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  582. };
  583. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  584. .name = "gcc_qupv3_wrap2_s3_clk_src",
  585. .parent_data = gcc_parent_data_0,
  586. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  587. .ops = &clk_rcg2_ops,
  588. };
  589. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  590. .cmd_rcgr = 0x1e3a0,
  591. .mnd_width = 16,
  592. .hid_width = 5,
  593. .parent_map = gcc_parent_map_0,
  594. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  595. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  596. };
  597. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  598. .name = "gcc_qupv3_wrap2_s4_clk_src",
  599. .parent_data = gcc_parent_data_0,
  600. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  601. .ops = &clk_rcg2_ops,
  602. };
  603. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  604. .cmd_rcgr = 0x1e4d0,
  605. .mnd_width = 16,
  606. .hid_width = 5,
  607. .parent_map = gcc_parent_map_0,
  608. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  609. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  610. };
  611. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  612. .name = "gcc_qupv3_wrap2_s5_clk_src",
  613. .parent_data = gcc_parent_data_0,
  614. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  615. .ops = &clk_rcg2_ops,
  616. };
  617. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  618. .cmd_rcgr = 0x1e600,
  619. .mnd_width = 16,
  620. .hid_width = 5,
  621. .parent_map = gcc_parent_map_0,
  622. .freq_tbl = ftbl_gcc_qupv3_wrap0_s2_clk_src,
  623. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  624. };
  625. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  626. F(400000, P_BI_TCXO, 12, 1, 4),
  627. F(19200000, P_BI_TCXO, 1, 0, 0),
  628. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  629. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  630. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  631. F(202000000, P_GPLL9_OUT_MAIN, 4, 0, 0),
  632. { }
  633. };
  634. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  635. .cmd_rcgr = 0x1400c,
  636. .mnd_width = 8,
  637. .hid_width = 5,
  638. .parent_map = gcc_parent_map_4,
  639. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  640. .clkr.hw.init = &(struct clk_init_data){
  641. .name = "gcc_sdcc2_apps_clk_src",
  642. .parent_data = gcc_parent_data_4,
  643. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  644. .flags = CLK_OPS_PARENT_ENABLE,
  645. .ops = &clk_rcg2_floor_ops,
  646. },
  647. };
  648. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  649. F(400000, P_BI_TCXO, 12, 1, 4),
  650. F(19200000, P_BI_TCXO, 1, 0, 0),
  651. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  652. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  653. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  654. { }
  655. };
  656. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  657. .cmd_rcgr = 0x1600c,
  658. .mnd_width = 8,
  659. .hid_width = 5,
  660. .parent_map = gcc_parent_map_0,
  661. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  662. .clkr.hw.init = &(struct clk_init_data){
  663. .name = "gcc_sdcc4_apps_clk_src",
  664. .parent_data = gcc_parent_data_0,
  665. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  666. .ops = &clk_rcg2_floor_ops,
  667. },
  668. };
  669. static const struct freq_tbl ftbl_gcc_tsif_ref_clk_src[] = {
  670. F(105495, P_BI_TCXO, 2, 1, 91),
  671. { }
  672. };
  673. static struct clk_rcg2 gcc_tsif_ref_clk_src = {
  674. .cmd_rcgr = 0x36010,
  675. .mnd_width = 8,
  676. .hid_width = 5,
  677. .parent_map = gcc_parent_map_5,
  678. .freq_tbl = ftbl_gcc_tsif_ref_clk_src,
  679. .clkr.hw.init = &(struct clk_init_data){
  680. .name = "gcc_tsif_ref_clk_src",
  681. .parent_data = gcc_parent_data_5,
  682. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  683. .ops = &clk_rcg2_ops,
  684. },
  685. };
  686. static const struct freq_tbl ftbl_gcc_ufs_card_axi_clk_src[] = {
  687. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  688. F(50000000, P_GPLL0_OUT_EVEN, 6, 0, 0),
  689. F(100000000, P_GPLL0_OUT_MAIN, 6, 0, 0),
  690. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  691. { }
  692. };
  693. static struct clk_rcg2 gcc_ufs_card_axi_clk_src = {
  694. .cmd_rcgr = 0x75024,
  695. .mnd_width = 8,
  696. .hid_width = 5,
  697. .parent_map = gcc_parent_map_0,
  698. .freq_tbl = ftbl_gcc_ufs_card_axi_clk_src,
  699. .clkr.hw.init = &(struct clk_init_data){
  700. .name = "gcc_ufs_card_axi_clk_src",
  701. .parent_data = gcc_parent_data_0,
  702. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  703. .ops = &clk_rcg2_ops,
  704. },
  705. };
  706. static const struct freq_tbl ftbl_gcc_ufs_card_ice_core_clk_src[] = {
  707. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  708. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  709. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  710. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  711. { }
  712. };
  713. static struct clk_rcg2 gcc_ufs_card_ice_core_clk_src = {
  714. .cmd_rcgr = 0x7506c,
  715. .mnd_width = 0,
  716. .hid_width = 5,
  717. .parent_map = gcc_parent_map_0,
  718. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  719. .clkr.hw.init = &(struct clk_init_data){
  720. .name = "gcc_ufs_card_ice_core_clk_src",
  721. .parent_data = gcc_parent_data_0,
  722. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  723. .ops = &clk_rcg2_ops,
  724. },
  725. };
  726. static const struct freq_tbl ftbl_gcc_ufs_card_phy_aux_clk_src[] = {
  727. F(19200000, P_BI_TCXO, 1, 0, 0),
  728. { }
  729. };
  730. static struct clk_rcg2 gcc_ufs_card_phy_aux_clk_src = {
  731. .cmd_rcgr = 0x750a0,
  732. .mnd_width = 0,
  733. .hid_width = 5,
  734. .parent_map = gcc_parent_map_3,
  735. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  736. .clkr.hw.init = &(struct clk_init_data){
  737. .name = "gcc_ufs_card_phy_aux_clk_src",
  738. .parent_data = gcc_parent_data_3,
  739. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  740. .ops = &clk_rcg2_ops,
  741. },
  742. };
  743. static const struct freq_tbl ftbl_gcc_ufs_card_unipro_core_clk_src[] = {
  744. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  745. F(75000000, P_GPLL0_OUT_MAIN, 8, 0, 0),
  746. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  747. { }
  748. };
  749. static struct clk_rcg2 gcc_ufs_card_unipro_core_clk_src = {
  750. .cmd_rcgr = 0x75084,
  751. .mnd_width = 0,
  752. .hid_width = 5,
  753. .parent_map = gcc_parent_map_0,
  754. .freq_tbl = ftbl_gcc_ufs_card_unipro_core_clk_src,
  755. .clkr.hw.init = &(struct clk_init_data){
  756. .name = "gcc_ufs_card_unipro_core_clk_src",
  757. .parent_data = gcc_parent_data_0,
  758. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  759. .ops = &clk_rcg2_ops,
  760. },
  761. };
  762. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  763. F(25000000, P_GPLL0_OUT_EVEN, 12, 0, 0),
  764. F(37500000, P_GPLL0_OUT_EVEN, 8, 0, 0),
  765. F(75000000, P_GPLL0_OUT_EVEN, 4, 0, 0),
  766. F(150000000, P_GPLL0_OUT_MAIN, 4, 0, 0),
  767. F(300000000, P_GPLL0_OUT_MAIN, 2, 0, 0),
  768. { }
  769. };
  770. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  771. .cmd_rcgr = 0x77024,
  772. .mnd_width = 8,
  773. .hid_width = 5,
  774. .parent_map = gcc_parent_map_0,
  775. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  776. .clkr.hw.init = &(struct clk_init_data){
  777. .name = "gcc_ufs_phy_axi_clk_src",
  778. .parent_data = gcc_parent_data_0,
  779. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  780. .ops = &clk_rcg2_ops,
  781. },
  782. };
  783. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  784. .cmd_rcgr = 0x7706c,
  785. .mnd_width = 0,
  786. .hid_width = 5,
  787. .parent_map = gcc_parent_map_0,
  788. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  789. .clkr.hw.init = &(struct clk_init_data){
  790. .name = "gcc_ufs_phy_ice_core_clk_src",
  791. .parent_data = gcc_parent_data_0,
  792. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  793. .ops = &clk_rcg2_ops,
  794. },
  795. };
  796. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  797. .cmd_rcgr = 0x770a0,
  798. .mnd_width = 0,
  799. .hid_width = 5,
  800. .parent_map = gcc_parent_map_3,
  801. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  802. .clkr.hw.init = &(struct clk_init_data){
  803. .name = "gcc_ufs_phy_phy_aux_clk_src",
  804. .parent_data = gcc_parent_data_3,
  805. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  806. .ops = &clk_rcg2_ops,
  807. },
  808. };
  809. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  810. .cmd_rcgr = 0x77084,
  811. .mnd_width = 0,
  812. .hid_width = 5,
  813. .parent_map = gcc_parent_map_0,
  814. .freq_tbl = ftbl_gcc_ufs_card_ice_core_clk_src,
  815. .clkr.hw.init = &(struct clk_init_data){
  816. .name = "gcc_ufs_phy_unipro_core_clk_src",
  817. .parent_data = gcc_parent_data_0,
  818. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  819. .ops = &clk_rcg2_ops,
  820. },
  821. };
  822. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  823. F(33333333, P_GPLL0_OUT_EVEN, 9, 0, 0),
  824. F(66666667, P_GPLL0_OUT_EVEN, 4.5, 0, 0),
  825. F(133333333, P_GPLL0_OUT_MAIN, 4.5, 0, 0),
  826. F(200000000, P_GPLL0_OUT_MAIN, 3, 0, 0),
  827. F(240000000, P_GPLL0_OUT_MAIN, 2.5, 0, 0),
  828. { }
  829. };
  830. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  831. .cmd_rcgr = 0xf020,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = gcc_parent_map_0,
  835. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  836. .clkr.hw.init = &(struct clk_init_data){
  837. .name = "gcc_usb30_prim_master_clk_src",
  838. .parent_data = gcc_parent_data_0,
  839. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  840. .ops = &clk_rcg2_ops,
  841. },
  842. };
  843. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  844. .cmd_rcgr = 0xf038,
  845. .mnd_width = 0,
  846. .hid_width = 5,
  847. .parent_map = gcc_parent_map_0,
  848. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  849. .clkr.hw.init = &(struct clk_init_data){
  850. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  851. .parent_data = gcc_parent_data_0,
  852. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  853. .ops = &clk_rcg2_ops,
  854. },
  855. };
  856. static struct clk_rcg2 gcc_usb30_sec_master_clk_src = {
  857. .cmd_rcgr = 0x10020,
  858. .mnd_width = 8,
  859. .hid_width = 5,
  860. .parent_map = gcc_parent_map_0,
  861. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  862. .clkr.hw.init = &(struct clk_init_data){
  863. .name = "gcc_usb30_sec_master_clk_src",
  864. .parent_data = gcc_parent_data_0,
  865. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  866. .ops = &clk_rcg2_ops,
  867. },
  868. };
  869. static struct clk_rcg2 gcc_usb30_sec_mock_utmi_clk_src = {
  870. .cmd_rcgr = 0x10038,
  871. .mnd_width = 0,
  872. .hid_width = 5,
  873. .parent_map = gcc_parent_map_0,
  874. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  875. .clkr.hw.init = &(struct clk_init_data){
  876. .name = "gcc_usb30_sec_mock_utmi_clk_src",
  877. .parent_data = gcc_parent_data_0,
  878. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  879. .ops = &clk_rcg2_ops,
  880. },
  881. };
  882. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  883. .cmd_rcgr = 0xf064,
  884. .mnd_width = 0,
  885. .hid_width = 5,
  886. .parent_map = gcc_parent_map_2,
  887. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  888. .clkr.hw.init = &(struct clk_init_data){
  889. .name = "gcc_usb3_prim_phy_aux_clk_src",
  890. .parent_data = gcc_parent_data_2,
  891. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  892. .ops = &clk_rcg2_ops,
  893. },
  894. };
  895. static struct clk_rcg2 gcc_usb3_sec_phy_aux_clk_src = {
  896. .cmd_rcgr = 0x10064,
  897. .mnd_width = 0,
  898. .hid_width = 5,
  899. .parent_map = gcc_parent_map_2,
  900. .freq_tbl = ftbl_gcc_ufs_card_phy_aux_clk_src,
  901. .clkr.hw.init = &(struct clk_init_data){
  902. .name = "gcc_usb3_sec_phy_aux_clk_src",
  903. .parent_data = gcc_parent_data_2,
  904. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  905. .ops = &clk_rcg2_ops,
  906. },
  907. };
  908. static struct clk_regmap_div gcc_cpuss_ahb_postdiv_clk_src = {
  909. .reg = 0x48028,
  910. .shift = 0,
  911. .width = 4,
  912. .clkr.hw.init = &(struct clk_init_data) {
  913. .name = "gcc_cpuss_ahb_postdiv_clk_src",
  914. .parent_hws = (const struct clk_hw*[]){
  915. &gcc_cpuss_ahb_clk_src.clkr.hw,
  916. },
  917. .num_parents = 1,
  918. .flags = CLK_SET_RATE_PARENT,
  919. .ops = &clk_regmap_div_ro_ops,
  920. },
  921. };
  922. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  923. .reg = 0xf050,
  924. .shift = 0,
  925. .width = 2,
  926. .clkr.hw.init = &(struct clk_init_data) {
  927. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  928. .parent_hws = (const struct clk_hw*[]){
  929. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  930. },
  931. .num_parents = 1,
  932. .flags = CLK_SET_RATE_PARENT,
  933. .ops = &clk_regmap_div_ro_ops,
  934. },
  935. };
  936. static struct clk_regmap_div gcc_usb30_sec_mock_utmi_postdiv_clk_src = {
  937. .reg = 0x10050,
  938. .shift = 0,
  939. .width = 2,
  940. .clkr.hw.init = &(struct clk_init_data) {
  941. .name = "gcc_usb30_sec_mock_utmi_postdiv_clk_src",
  942. .parent_hws = (const struct clk_hw*[]){
  943. &gcc_usb30_sec_mock_utmi_clk_src.clkr.hw,
  944. },
  945. .num_parents = 1,
  946. .flags = CLK_SET_RATE_PARENT,
  947. .ops = &clk_regmap_div_ro_ops,
  948. },
  949. };
  950. static struct clk_branch gcc_aggre_noc_pcie_tbu_clk = {
  951. .halt_reg = 0x9000c,
  952. .halt_check = BRANCH_HALT_VOTED,
  953. .clkr = {
  954. .enable_reg = 0x9000c,
  955. .enable_mask = BIT(0),
  956. .hw.init = &(struct clk_init_data){
  957. .name = "gcc_aggre_noc_pcie_tbu_clk",
  958. .ops = &clk_branch2_ops,
  959. },
  960. },
  961. };
  962. static struct clk_branch gcc_aggre_ufs_card_axi_clk = {
  963. .halt_reg = 0x750cc,
  964. .halt_check = BRANCH_HALT_VOTED,
  965. .hwcg_reg = 0x750cc,
  966. .hwcg_bit = 1,
  967. .clkr = {
  968. .enable_reg = 0x750cc,
  969. .enable_mask = BIT(0),
  970. .hw.init = &(struct clk_init_data){
  971. .name = "gcc_aggre_ufs_card_axi_clk",
  972. .parent_hws = (const struct clk_hw*[]){
  973. &gcc_ufs_card_axi_clk_src.clkr.hw,
  974. },
  975. .num_parents = 1,
  976. .flags = CLK_SET_RATE_PARENT,
  977. .ops = &clk_branch2_ops,
  978. },
  979. },
  980. };
  981. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  982. .halt_reg = 0x770cc,
  983. .halt_check = BRANCH_HALT_VOTED,
  984. .hwcg_reg = 0x770cc,
  985. .hwcg_bit = 1,
  986. .clkr = {
  987. .enable_reg = 0x770cc,
  988. .enable_mask = BIT(0),
  989. .hw.init = &(struct clk_init_data){
  990. .name = "gcc_aggre_ufs_phy_axi_clk",
  991. .parent_hws = (const struct clk_hw*[]){
  992. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  993. },
  994. .num_parents = 1,
  995. .flags = CLK_SET_RATE_PARENT,
  996. .ops = &clk_branch2_ops,
  997. },
  998. },
  999. };
  1000. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1001. .halt_reg = 0xf080,
  1002. .halt_check = BRANCH_HALT_VOTED,
  1003. .clkr = {
  1004. .enable_reg = 0xf080,
  1005. .enable_mask = BIT(0),
  1006. .hw.init = &(struct clk_init_data){
  1007. .name = "gcc_aggre_usb3_prim_axi_clk",
  1008. .parent_hws = (const struct clk_hw*[]){
  1009. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1010. },
  1011. .num_parents = 1,
  1012. .flags = CLK_SET_RATE_PARENT,
  1013. .ops = &clk_branch2_ops,
  1014. },
  1015. },
  1016. };
  1017. static struct clk_branch gcc_aggre_usb3_sec_axi_clk = {
  1018. .halt_reg = 0x10080,
  1019. .halt_check = BRANCH_HALT_VOTED,
  1020. .clkr = {
  1021. .enable_reg = 0x10080,
  1022. .enable_mask = BIT(0),
  1023. .hw.init = &(struct clk_init_data){
  1024. .name = "gcc_aggre_usb3_sec_axi_clk",
  1025. .parent_hws = (const struct clk_hw*[]){
  1026. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1027. },
  1028. .num_parents = 1,
  1029. .flags = CLK_SET_RATE_PARENT,
  1030. .ops = &clk_branch2_ops,
  1031. },
  1032. },
  1033. };
  1034. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1035. .halt_reg = 0x38004,
  1036. .halt_check = BRANCH_HALT_VOTED,
  1037. .hwcg_reg = 0x38004,
  1038. .hwcg_bit = 1,
  1039. .clkr = {
  1040. .enable_reg = 0x52000,
  1041. .enable_mask = BIT(10),
  1042. .hw.init = &(struct clk_init_data){
  1043. .name = "gcc_boot_rom_ahb_clk",
  1044. .ops = &clk_branch2_ops,
  1045. },
  1046. },
  1047. };
  1048. static struct clk_branch gcc_camera_hf_axi_clk = {
  1049. .halt_reg = 0xb02c,
  1050. .halt_check = BRANCH_HALT_VOTED,
  1051. .clkr = {
  1052. .enable_reg = 0xb02c,
  1053. .enable_mask = BIT(0),
  1054. .hw.init = &(struct clk_init_data){
  1055. .name = "gcc_camera_hf_axi_clk",
  1056. .ops = &clk_branch2_ops,
  1057. },
  1058. },
  1059. };
  1060. static struct clk_branch gcc_camera_sf_axi_clk = {
  1061. .halt_reg = 0xb030,
  1062. .halt_check = BRANCH_HALT_VOTED,
  1063. .clkr = {
  1064. .enable_reg = 0xb030,
  1065. .enable_mask = BIT(0),
  1066. .hw.init = &(struct clk_init_data){
  1067. .name = "gcc_camera_sf_axi_clk",
  1068. .ops = &clk_branch2_ops,
  1069. },
  1070. },
  1071. };
  1072. static struct clk_branch gcc_camera_xo_clk = {
  1073. .halt_reg = 0xb040,
  1074. .halt_check = BRANCH_HALT,
  1075. .clkr = {
  1076. .enable_reg = 0xb040,
  1077. .enable_mask = BIT(0),
  1078. .hw.init = &(struct clk_init_data){
  1079. .name = "gcc_camera_xo_clk",
  1080. .ops = &clk_branch2_ops,
  1081. },
  1082. },
  1083. };
  1084. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1085. .halt_reg = 0xf07c,
  1086. .halt_check = BRANCH_HALT_VOTED,
  1087. .clkr = {
  1088. .enable_reg = 0xf07c,
  1089. .enable_mask = BIT(0),
  1090. .hw.init = &(struct clk_init_data){
  1091. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1092. .parent_hws = (const struct clk_hw*[]){
  1093. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1094. },
  1095. .num_parents = 1,
  1096. .flags = CLK_SET_RATE_PARENT,
  1097. .ops = &clk_branch2_ops,
  1098. },
  1099. },
  1100. };
  1101. static struct clk_branch gcc_cfg_noc_usb3_sec_axi_clk = {
  1102. .halt_reg = 0x1007c,
  1103. .halt_check = BRANCH_HALT_VOTED,
  1104. .clkr = {
  1105. .enable_reg = 0x1007c,
  1106. .enable_mask = BIT(0),
  1107. .hw.init = &(struct clk_init_data){
  1108. .name = "gcc_cfg_noc_usb3_sec_axi_clk",
  1109. .parent_hws = (const struct clk_hw*[]){
  1110. &gcc_usb30_sec_master_clk_src.clkr.hw,
  1111. },
  1112. .num_parents = 1,
  1113. .flags = CLK_SET_RATE_PARENT,
  1114. .ops = &clk_branch2_ops,
  1115. },
  1116. },
  1117. };
  1118. static struct clk_branch gcc_cpuss_ahb_clk = {
  1119. .halt_reg = 0x48000,
  1120. .halt_check = BRANCH_HALT_VOTED,
  1121. .clkr = {
  1122. .enable_reg = 0x52000,
  1123. .enable_mask = BIT(21),
  1124. .hw.init = &(struct clk_init_data){
  1125. .name = "gcc_cpuss_ahb_clk",
  1126. .parent_hws = (const struct clk_hw*[]){
  1127. &gcc_cpuss_ahb_postdiv_clk_src.clkr.hw,
  1128. },
  1129. .num_parents = 1,
  1130. .flags = CLK_IS_CRITICAL | CLK_SET_RATE_PARENT,
  1131. .ops = &clk_branch2_ops,
  1132. },
  1133. },
  1134. };
  1135. static struct clk_branch gcc_cpuss_rbcpr_clk = {
  1136. .halt_reg = 0x48004,
  1137. .halt_check = BRANCH_HALT,
  1138. .clkr = {
  1139. .enable_reg = 0x48004,
  1140. .enable_mask = BIT(0),
  1141. .hw.init = &(struct clk_init_data){
  1142. .name = "gcc_cpuss_rbcpr_clk",
  1143. .ops = &clk_branch2_ops,
  1144. },
  1145. },
  1146. };
  1147. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1148. .halt_reg = 0x71154,
  1149. .halt_check = BRANCH_HALT_VOTED,
  1150. .clkr = {
  1151. .enable_reg = 0x71154,
  1152. .enable_mask = BIT(0),
  1153. .hw.init = &(struct clk_init_data){
  1154. .name = "gcc_ddrss_gpu_axi_clk",
  1155. .ops = &clk_branch2_ops,
  1156. },
  1157. },
  1158. };
  1159. static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
  1160. .halt_reg = 0x8d058,
  1161. .halt_check = BRANCH_HALT_VOTED,
  1162. .clkr = {
  1163. .enable_reg = 0x8d058,
  1164. .enable_mask = BIT(0),
  1165. .hw.init = &(struct clk_init_data){
  1166. .name = "gcc_ddrss_pcie_sf_tbu_clk",
  1167. .ops = &clk_branch2_ops,
  1168. },
  1169. },
  1170. };
  1171. static struct clk_branch gcc_disp_hf_axi_clk = {
  1172. .halt_reg = 0xb034,
  1173. .halt_check = BRANCH_HALT_VOTED,
  1174. .clkr = {
  1175. .enable_reg = 0xb034,
  1176. .enable_mask = BIT(0),
  1177. .hw.init = &(struct clk_init_data){
  1178. .name = "gcc_disp_hf_axi_clk",
  1179. .ops = &clk_branch2_ops,
  1180. },
  1181. },
  1182. };
  1183. static struct clk_branch gcc_disp_sf_axi_clk = {
  1184. .halt_reg = 0xb038,
  1185. .halt_check = BRANCH_HALT_VOTED,
  1186. .clkr = {
  1187. .enable_reg = 0xb038,
  1188. .enable_mask = BIT(0),
  1189. .hw.init = &(struct clk_init_data){
  1190. .name = "gcc_disp_sf_axi_clk",
  1191. .ops = &clk_branch2_ops,
  1192. },
  1193. },
  1194. };
  1195. static struct clk_branch gcc_disp_xo_clk = {
  1196. .halt_reg = 0xb044,
  1197. .halt_check = BRANCH_HALT,
  1198. .clkr = {
  1199. .enable_reg = 0xb044,
  1200. .enable_mask = BIT(0),
  1201. .hw.init = &(struct clk_init_data){
  1202. .name = "gcc_disp_xo_clk",
  1203. .ops = &clk_branch2_ops,
  1204. },
  1205. },
  1206. };
  1207. static struct clk_branch gcc_gp1_clk = {
  1208. .halt_reg = 0x64000,
  1209. .halt_check = BRANCH_HALT,
  1210. .clkr = {
  1211. .enable_reg = 0x64000,
  1212. .enable_mask = BIT(0),
  1213. .hw.init = &(struct clk_init_data){
  1214. .name = "gcc_gp1_clk",
  1215. .parent_hws = (const struct clk_hw*[]){
  1216. &gcc_gp1_clk_src.clkr.hw,
  1217. },
  1218. .num_parents = 1,
  1219. .flags = CLK_SET_RATE_PARENT,
  1220. .ops = &clk_branch2_ops,
  1221. },
  1222. },
  1223. };
  1224. static struct clk_branch gcc_gp2_clk = {
  1225. .halt_reg = 0x65000,
  1226. .halt_check = BRANCH_HALT,
  1227. .clkr = {
  1228. .enable_reg = 0x65000,
  1229. .enable_mask = BIT(0),
  1230. .hw.init = &(struct clk_init_data){
  1231. .name = "gcc_gp2_clk",
  1232. .parent_hws = (const struct clk_hw*[]){
  1233. &gcc_gp2_clk_src.clkr.hw,
  1234. },
  1235. .num_parents = 1,
  1236. .flags = CLK_SET_RATE_PARENT,
  1237. .ops = &clk_branch2_ops,
  1238. },
  1239. },
  1240. };
  1241. static struct clk_branch gcc_gp3_clk = {
  1242. .halt_reg = 0x66000,
  1243. .halt_check = BRANCH_HALT,
  1244. .clkr = {
  1245. .enable_reg = 0x66000,
  1246. .enable_mask = BIT(0),
  1247. .hw.init = &(struct clk_init_data){
  1248. .name = "gcc_gp3_clk",
  1249. .parent_hws = (const struct clk_hw*[]){
  1250. &gcc_gp3_clk_src.clkr.hw,
  1251. },
  1252. .num_parents = 1,
  1253. .flags = CLK_SET_RATE_PARENT,
  1254. .ops = &clk_branch2_ops,
  1255. },
  1256. },
  1257. };
  1258. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1259. .halt_check = BRANCH_HALT_DELAY,
  1260. .clkr = {
  1261. .enable_reg = 0x52000,
  1262. .enable_mask = BIT(15),
  1263. .hw.init = &(struct clk_init_data){
  1264. .name = "gcc_gpu_gpll0_clk_src",
  1265. .parent_hws = (const struct clk_hw*[]){
  1266. &gpll0.clkr.hw,
  1267. },
  1268. .num_parents = 1,
  1269. .flags = CLK_SET_RATE_PARENT,
  1270. .ops = &clk_branch2_ops,
  1271. },
  1272. },
  1273. };
  1274. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1275. .halt_check = BRANCH_HALT_DELAY,
  1276. .clkr = {
  1277. .enable_reg = 0x52000,
  1278. .enable_mask = BIT(16),
  1279. .hw.init = &(struct clk_init_data){
  1280. .name = "gcc_gpu_gpll0_div_clk_src",
  1281. .parent_hws = (const struct clk_hw*[]){
  1282. &gpll0_out_even.clkr.hw,
  1283. },
  1284. .num_parents = 1,
  1285. .flags = CLK_SET_RATE_PARENT,
  1286. .ops = &clk_branch2_ops,
  1287. },
  1288. },
  1289. };
  1290. static struct clk_branch gcc_gpu_iref_en = {
  1291. .halt_reg = 0x8c014,
  1292. .halt_check = BRANCH_HALT,
  1293. .clkr = {
  1294. .enable_reg = 0x8c014,
  1295. .enable_mask = BIT(0),
  1296. .hw.init = &(struct clk_init_data){
  1297. .name = "gcc_gpu_iref_en",
  1298. .ops = &clk_branch2_ops,
  1299. },
  1300. },
  1301. };
  1302. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1303. .halt_reg = 0x7100c,
  1304. .halt_check = BRANCH_HALT_VOTED,
  1305. .clkr = {
  1306. .enable_reg = 0x7100c,
  1307. .enable_mask = BIT(0),
  1308. .hw.init = &(struct clk_init_data){
  1309. .name = "gcc_gpu_memnoc_gfx_clk",
  1310. .ops = &clk_branch2_ops,
  1311. },
  1312. },
  1313. };
  1314. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1315. .halt_reg = 0x71018,
  1316. .halt_check = BRANCH_HALT,
  1317. .clkr = {
  1318. .enable_reg = 0x71018,
  1319. .enable_mask = BIT(0),
  1320. .hw.init = &(struct clk_init_data){
  1321. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1322. .ops = &clk_branch2_ops,
  1323. },
  1324. },
  1325. };
  1326. static struct clk_branch gcc_npu_axi_clk = {
  1327. .halt_reg = 0x4d008,
  1328. .halt_check = BRANCH_HALT_VOTED,
  1329. .clkr = {
  1330. .enable_reg = 0x4d008,
  1331. .enable_mask = BIT(0),
  1332. .hw.init = &(struct clk_init_data){
  1333. .name = "gcc_npu_axi_clk",
  1334. .ops = &clk_branch2_ops,
  1335. },
  1336. },
  1337. };
  1338. static struct clk_branch gcc_npu_bwmon_axi_clk = {
  1339. .halt_reg = 0x73008,
  1340. .halt_check = BRANCH_HALT_VOTED,
  1341. .clkr = {
  1342. .enable_reg = 0x73008,
  1343. .enable_mask = BIT(0),
  1344. .hw.init = &(struct clk_init_data){
  1345. .name = "gcc_npu_bwmon_axi_clk",
  1346. .ops = &clk_branch2_ops,
  1347. },
  1348. },
  1349. };
  1350. static struct clk_branch gcc_npu_bwmon_cfg_ahb_clk = {
  1351. .halt_reg = 0x73004,
  1352. .halt_check = BRANCH_HALT,
  1353. .clkr = {
  1354. .enable_reg = 0x73004,
  1355. .enable_mask = BIT(0),
  1356. .hw.init = &(struct clk_init_data){
  1357. .name = "gcc_npu_bwmon_cfg_ahb_clk",
  1358. .ops = &clk_branch2_ops,
  1359. },
  1360. },
  1361. };
  1362. static struct clk_branch gcc_npu_cfg_ahb_clk = {
  1363. .halt_reg = 0x4d004,
  1364. .halt_check = BRANCH_HALT,
  1365. .hwcg_reg = 0x4d004,
  1366. .hwcg_bit = 1,
  1367. .clkr = {
  1368. .enable_reg = 0x4d004,
  1369. .enable_mask = BIT(0),
  1370. .hw.init = &(struct clk_init_data){
  1371. .name = "gcc_npu_cfg_ahb_clk",
  1372. .ops = &clk_branch2_ops,
  1373. },
  1374. },
  1375. };
  1376. static struct clk_branch gcc_npu_dma_clk = {
  1377. .halt_reg = 0x4d00c,
  1378. .halt_check = BRANCH_HALT_VOTED,
  1379. .clkr = {
  1380. .enable_reg = 0x4d00c,
  1381. .enable_mask = BIT(0),
  1382. .hw.init = &(struct clk_init_data){
  1383. .name = "gcc_npu_dma_clk",
  1384. .ops = &clk_branch2_ops,
  1385. },
  1386. },
  1387. };
  1388. static struct clk_branch gcc_npu_gpll0_clk_src = {
  1389. .halt_check = BRANCH_HALT_DELAY,
  1390. .clkr = {
  1391. .enable_reg = 0x52000,
  1392. .enable_mask = BIT(18),
  1393. .hw.init = &(struct clk_init_data){
  1394. .name = "gcc_npu_gpll0_clk_src",
  1395. .parent_hws = (const struct clk_hw*[]){
  1396. &gpll0.clkr.hw,
  1397. },
  1398. .num_parents = 1,
  1399. .flags = CLK_SET_RATE_PARENT,
  1400. .ops = &clk_branch2_ops,
  1401. },
  1402. },
  1403. };
  1404. static struct clk_branch gcc_npu_gpll0_div_clk_src = {
  1405. .halt_check = BRANCH_HALT_DELAY,
  1406. .clkr = {
  1407. .enable_reg = 0x52000,
  1408. .enable_mask = BIT(19),
  1409. .hw.init = &(struct clk_init_data){
  1410. .name = "gcc_npu_gpll0_div_clk_src",
  1411. .parent_hws = (const struct clk_hw*[]){
  1412. &gpll0_out_even.clkr.hw,
  1413. },
  1414. .num_parents = 1,
  1415. .flags = CLK_SET_RATE_PARENT,
  1416. .ops = &clk_branch2_ops,
  1417. },
  1418. },
  1419. };
  1420. static struct clk_branch gcc_pcie0_phy_refgen_clk = {
  1421. .halt_reg = 0x6f02c,
  1422. .halt_check = BRANCH_HALT,
  1423. .clkr = {
  1424. .enable_reg = 0x6f02c,
  1425. .enable_mask = BIT(0),
  1426. .hw.init = &(struct clk_init_data){
  1427. .name = "gcc_pcie0_phy_refgen_clk",
  1428. .parent_hws = (const struct clk_hw*[]){
  1429. &gcc_pcie_phy_refgen_clk_src.clkr.hw,
  1430. },
  1431. .num_parents = 1,
  1432. .flags = CLK_SET_RATE_PARENT,
  1433. .ops = &clk_branch2_ops,
  1434. },
  1435. },
  1436. };
  1437. static struct clk_branch gcc_pcie1_phy_refgen_clk = {
  1438. .halt_reg = 0x6f030,
  1439. .halt_check = BRANCH_HALT,
  1440. .clkr = {
  1441. .enable_reg = 0x6f030,
  1442. .enable_mask = BIT(0),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "gcc_pcie1_phy_refgen_clk",
  1445. .parent_hws = (const struct clk_hw*[]){
  1446. &gcc_pcie_phy_refgen_clk_src.clkr.hw,
  1447. },
  1448. .num_parents = 1,
  1449. .flags = CLK_SET_RATE_PARENT,
  1450. .ops = &clk_branch2_ops,
  1451. },
  1452. },
  1453. };
  1454. static struct clk_branch gcc_pcie2_phy_refgen_clk = {
  1455. .halt_reg = 0x6f034,
  1456. .halt_check = BRANCH_HALT,
  1457. .clkr = {
  1458. .enable_reg = 0x6f034,
  1459. .enable_mask = BIT(0),
  1460. .hw.init = &(struct clk_init_data){
  1461. .name = "gcc_pcie2_phy_refgen_clk",
  1462. .parent_hws = (const struct clk_hw*[]){
  1463. &gcc_pcie_phy_refgen_clk_src.clkr.hw,
  1464. },
  1465. .num_parents = 1,
  1466. .flags = CLK_SET_RATE_PARENT,
  1467. .ops = &clk_branch2_ops,
  1468. },
  1469. },
  1470. };
  1471. static struct clk_branch gcc_pcie_0_aux_clk = {
  1472. .halt_reg = 0x6b028,
  1473. .halt_check = BRANCH_HALT_VOTED,
  1474. .clkr = {
  1475. .enable_reg = 0x52008,
  1476. .enable_mask = BIT(3),
  1477. .hw.init = &(struct clk_init_data){
  1478. .name = "gcc_pcie_0_aux_clk",
  1479. .parent_hws = (const struct clk_hw*[]){
  1480. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1481. },
  1482. .num_parents = 1,
  1483. .flags = CLK_SET_RATE_PARENT,
  1484. .ops = &clk_branch2_ops,
  1485. },
  1486. },
  1487. };
  1488. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1489. .halt_reg = 0x6b024,
  1490. .halt_check = BRANCH_HALT_VOTED,
  1491. .hwcg_reg = 0x6b024,
  1492. .hwcg_bit = 1,
  1493. .clkr = {
  1494. .enable_reg = 0x52008,
  1495. .enable_mask = BIT(2),
  1496. .hw.init = &(struct clk_init_data){
  1497. .name = "gcc_pcie_0_cfg_ahb_clk",
  1498. .ops = &clk_branch2_ops,
  1499. },
  1500. },
  1501. };
  1502. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1503. .halt_reg = 0x6b01c,
  1504. .halt_check = BRANCH_HALT_VOTED,
  1505. .clkr = {
  1506. .enable_reg = 0x52008,
  1507. .enable_mask = BIT(1),
  1508. .hw.init = &(struct clk_init_data){
  1509. .name = "gcc_pcie_0_mstr_axi_clk",
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1515. .halt_reg = 0x6b02c,
  1516. .halt_check = BRANCH_HALT_SKIP,
  1517. .clkr = {
  1518. .enable_reg = 0x52008,
  1519. .enable_mask = BIT(4),
  1520. .hw.init = &(struct clk_init_data){
  1521. .name = "gcc_pcie_0_pipe_clk",
  1522. .ops = &clk_branch2_ops,
  1523. },
  1524. },
  1525. };
  1526. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1527. .halt_reg = 0x6b014,
  1528. .halt_check = BRANCH_HALT_VOTED,
  1529. .hwcg_reg = 0x6b014,
  1530. .hwcg_bit = 1,
  1531. .clkr = {
  1532. .enable_reg = 0x52008,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(struct clk_init_data){
  1535. .name = "gcc_pcie_0_slv_axi_clk",
  1536. .ops = &clk_branch2_ops,
  1537. },
  1538. },
  1539. };
  1540. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1541. .halt_reg = 0x6b010,
  1542. .halt_check = BRANCH_HALT_VOTED,
  1543. .clkr = {
  1544. .enable_reg = 0x52008,
  1545. .enable_mask = BIT(5),
  1546. .hw.init = &(struct clk_init_data){
  1547. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1548. .ops = &clk_branch2_ops,
  1549. },
  1550. },
  1551. };
  1552. static struct clk_branch gcc_pcie_1_aux_clk = {
  1553. .halt_reg = 0x8d028,
  1554. .halt_check = BRANCH_HALT_VOTED,
  1555. .clkr = {
  1556. .enable_reg = 0x52000,
  1557. .enable_mask = BIT(29),
  1558. .hw.init = &(struct clk_init_data){
  1559. .name = "gcc_pcie_1_aux_clk",
  1560. .parent_hws = (const struct clk_hw*[]){
  1561. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1562. },
  1563. .num_parents = 1,
  1564. .flags = CLK_SET_RATE_PARENT,
  1565. .ops = &clk_branch2_ops,
  1566. },
  1567. },
  1568. };
  1569. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1570. .halt_reg = 0x8d024,
  1571. .halt_check = BRANCH_HALT_VOTED,
  1572. .hwcg_reg = 0x8d024,
  1573. .hwcg_bit = 1,
  1574. .clkr = {
  1575. .enable_reg = 0x52000,
  1576. .enable_mask = BIT(28),
  1577. .hw.init = &(struct clk_init_data){
  1578. .name = "gcc_pcie_1_cfg_ahb_clk",
  1579. .ops = &clk_branch2_ops,
  1580. },
  1581. },
  1582. };
  1583. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1584. .halt_reg = 0x8d01c,
  1585. .halt_check = BRANCH_HALT_VOTED,
  1586. .clkr = {
  1587. .enable_reg = 0x52000,
  1588. .enable_mask = BIT(27),
  1589. .hw.init = &(struct clk_init_data){
  1590. .name = "gcc_pcie_1_mstr_axi_clk",
  1591. .ops = &clk_branch2_ops,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1596. .halt_reg = 0x8d02c,
  1597. .halt_check = BRANCH_HALT_SKIP,
  1598. .clkr = {
  1599. .enable_reg = 0x52000,
  1600. .enable_mask = BIT(30),
  1601. .hw.init = &(struct clk_init_data){
  1602. .name = "gcc_pcie_1_pipe_clk",
  1603. .ops = &clk_branch2_ops,
  1604. },
  1605. },
  1606. };
  1607. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1608. .halt_reg = 0x8d014,
  1609. .halt_check = BRANCH_HALT_VOTED,
  1610. .hwcg_reg = 0x8d014,
  1611. .hwcg_bit = 1,
  1612. .clkr = {
  1613. .enable_reg = 0x52000,
  1614. .enable_mask = BIT(26),
  1615. .hw.init = &(struct clk_init_data){
  1616. .name = "gcc_pcie_1_slv_axi_clk",
  1617. .ops = &clk_branch2_ops,
  1618. },
  1619. },
  1620. };
  1621. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1622. .halt_reg = 0x8d010,
  1623. .halt_check = BRANCH_HALT_VOTED,
  1624. .clkr = {
  1625. .enable_reg = 0x52000,
  1626. .enable_mask = BIT(25),
  1627. .hw.init = &(struct clk_init_data){
  1628. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1629. .ops = &clk_branch2_ops,
  1630. },
  1631. },
  1632. };
  1633. static struct clk_branch gcc_pcie_2_aux_clk = {
  1634. .halt_reg = 0x6028,
  1635. .halt_check = BRANCH_HALT_VOTED,
  1636. .clkr = {
  1637. .enable_reg = 0x52010,
  1638. .enable_mask = BIT(14),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "gcc_pcie_2_aux_clk",
  1641. .parent_hws = (const struct clk_hw*[]){
  1642. &gcc_pcie_2_aux_clk_src.clkr.hw,
  1643. },
  1644. .num_parents = 1,
  1645. .flags = CLK_SET_RATE_PARENT,
  1646. .ops = &clk_branch2_ops,
  1647. },
  1648. },
  1649. };
  1650. static struct clk_branch gcc_pcie_2_cfg_ahb_clk = {
  1651. .halt_reg = 0x6024,
  1652. .halt_check = BRANCH_HALT_VOTED,
  1653. .hwcg_reg = 0x6024,
  1654. .hwcg_bit = 1,
  1655. .clkr = {
  1656. .enable_reg = 0x52010,
  1657. .enable_mask = BIT(13),
  1658. .hw.init = &(struct clk_init_data){
  1659. .name = "gcc_pcie_2_cfg_ahb_clk",
  1660. .ops = &clk_branch2_ops,
  1661. },
  1662. },
  1663. };
  1664. static struct clk_branch gcc_pcie_2_mstr_axi_clk = {
  1665. .halt_reg = 0x601c,
  1666. .halt_check = BRANCH_HALT_VOTED,
  1667. .clkr = {
  1668. .enable_reg = 0x52010,
  1669. .enable_mask = BIT(12),
  1670. .hw.init = &(struct clk_init_data){
  1671. .name = "gcc_pcie_2_mstr_axi_clk",
  1672. .ops = &clk_branch2_ops,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch gcc_pcie_2_pipe_clk = {
  1677. .halt_reg = 0x602c,
  1678. .halt_check = BRANCH_HALT_SKIP,
  1679. .clkr = {
  1680. .enable_reg = 0x52010,
  1681. .enable_mask = BIT(15),
  1682. .hw.init = &(struct clk_init_data){
  1683. .name = "gcc_pcie_2_pipe_clk",
  1684. .ops = &clk_branch2_ops,
  1685. },
  1686. },
  1687. };
  1688. static struct clk_branch gcc_pcie_2_slv_axi_clk = {
  1689. .halt_reg = 0x6014,
  1690. .halt_check = BRANCH_HALT_VOTED,
  1691. .hwcg_reg = 0x6014,
  1692. .hwcg_bit = 1,
  1693. .clkr = {
  1694. .enable_reg = 0x52010,
  1695. .enable_mask = BIT(11),
  1696. .hw.init = &(struct clk_init_data){
  1697. .name = "gcc_pcie_2_slv_axi_clk",
  1698. .ops = &clk_branch2_ops,
  1699. },
  1700. },
  1701. };
  1702. static struct clk_branch gcc_pcie_2_slv_q2a_axi_clk = {
  1703. .halt_reg = 0x6010,
  1704. .halt_check = BRANCH_HALT_VOTED,
  1705. .clkr = {
  1706. .enable_reg = 0x52010,
  1707. .enable_mask = BIT(10),
  1708. .hw.init = &(struct clk_init_data){
  1709. .name = "gcc_pcie_2_slv_q2a_axi_clk",
  1710. .ops = &clk_branch2_ops,
  1711. },
  1712. },
  1713. };
  1714. static struct clk_branch gcc_pcie_mdm_clkref_en = {
  1715. .halt_reg = 0x8c00c,
  1716. .halt_check = BRANCH_HALT,
  1717. .clkr = {
  1718. .enable_reg = 0x8c00c,
  1719. .enable_mask = BIT(0),
  1720. .hw.init = &(struct clk_init_data){
  1721. .name = "gcc_pcie_mdm_clkref_en",
  1722. .ops = &clk_branch2_ops,
  1723. },
  1724. },
  1725. };
  1726. static struct clk_branch gcc_pcie_phy_aux_clk = {
  1727. .halt_reg = 0x6f004,
  1728. .halt_check = BRANCH_HALT,
  1729. .clkr = {
  1730. .enable_reg = 0x6f004,
  1731. .enable_mask = BIT(0),
  1732. .hw.init = &(struct clk_init_data){
  1733. .name = "gcc_pcie_phy_aux_clk",
  1734. .parent_hws = (const struct clk_hw*[]){
  1735. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1736. },
  1737. .num_parents = 1,
  1738. .flags = CLK_SET_RATE_PARENT,
  1739. .ops = &clk_branch2_ops,
  1740. },
  1741. },
  1742. };
  1743. static struct clk_branch gcc_pcie_wifi_clkref_en = {
  1744. .halt_reg = 0x8c004,
  1745. .halt_check = BRANCH_HALT,
  1746. .clkr = {
  1747. .enable_reg = 0x8c004,
  1748. .enable_mask = BIT(0),
  1749. .hw.init = &(struct clk_init_data){
  1750. .name = "gcc_pcie_wifi_clkref_en",
  1751. .ops = &clk_branch2_ops,
  1752. },
  1753. },
  1754. };
  1755. static struct clk_branch gcc_pcie_wigig_clkref_en = {
  1756. .halt_reg = 0x8c008,
  1757. .halt_check = BRANCH_HALT,
  1758. .clkr = {
  1759. .enable_reg = 0x8c008,
  1760. .enable_mask = BIT(0),
  1761. .hw.init = &(struct clk_init_data){
  1762. .name = "gcc_pcie_wigig_clkref_en",
  1763. .ops = &clk_branch2_ops,
  1764. },
  1765. },
  1766. };
  1767. static struct clk_branch gcc_pdm2_clk = {
  1768. .halt_reg = 0x3300c,
  1769. .halt_check = BRANCH_HALT,
  1770. .clkr = {
  1771. .enable_reg = 0x3300c,
  1772. .enable_mask = BIT(0),
  1773. .hw.init = &(struct clk_init_data){
  1774. .name = "gcc_pdm2_clk",
  1775. .parent_hws = (const struct clk_hw*[]){
  1776. &gcc_pdm2_clk_src.clkr.hw,
  1777. },
  1778. .num_parents = 1,
  1779. .flags = CLK_SET_RATE_PARENT,
  1780. .ops = &clk_branch2_ops,
  1781. },
  1782. },
  1783. };
  1784. static struct clk_branch gcc_pdm_ahb_clk = {
  1785. .halt_reg = 0x33004,
  1786. .halt_check = BRANCH_HALT,
  1787. .hwcg_reg = 0x33004,
  1788. .hwcg_bit = 1,
  1789. .clkr = {
  1790. .enable_reg = 0x33004,
  1791. .enable_mask = BIT(0),
  1792. .hw.init = &(struct clk_init_data){
  1793. .name = "gcc_pdm_ahb_clk",
  1794. .ops = &clk_branch2_ops,
  1795. },
  1796. },
  1797. };
  1798. static struct clk_branch gcc_pdm_xo4_clk = {
  1799. .halt_reg = 0x33008,
  1800. .halt_check = BRANCH_HALT,
  1801. .clkr = {
  1802. .enable_reg = 0x33008,
  1803. .enable_mask = BIT(0),
  1804. .hw.init = &(struct clk_init_data){
  1805. .name = "gcc_pdm_xo4_clk",
  1806. .ops = &clk_branch2_ops,
  1807. },
  1808. },
  1809. };
  1810. static struct clk_branch gcc_prng_ahb_clk = {
  1811. .halt_reg = 0x34004,
  1812. .halt_check = BRANCH_HALT_VOTED,
  1813. .clkr = {
  1814. .enable_reg = 0x52000,
  1815. .enable_mask = BIT(13),
  1816. .hw.init = &(struct clk_init_data){
  1817. .name = "gcc_prng_ahb_clk",
  1818. .ops = &clk_branch2_ops,
  1819. },
  1820. },
  1821. };
  1822. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1823. .halt_reg = 0xb018,
  1824. .halt_check = BRANCH_HALT_VOTED,
  1825. .hwcg_reg = 0xb018,
  1826. .hwcg_bit = 1,
  1827. .clkr = {
  1828. .enable_reg = 0xb018,
  1829. .enable_mask = BIT(0),
  1830. .hw.init = &(struct clk_init_data){
  1831. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1832. .ops = &clk_branch2_ops,
  1833. },
  1834. },
  1835. };
  1836. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1837. .halt_reg = 0xb01c,
  1838. .halt_check = BRANCH_HALT_VOTED,
  1839. .hwcg_reg = 0xb01c,
  1840. .hwcg_bit = 1,
  1841. .clkr = {
  1842. .enable_reg = 0xb01c,
  1843. .enable_mask = BIT(0),
  1844. .hw.init = &(struct clk_init_data){
  1845. .name = "gcc_qmip_camera_rt_ahb_clk",
  1846. .ops = &clk_branch2_ops,
  1847. },
  1848. },
  1849. };
  1850. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1851. .halt_reg = 0xb020,
  1852. .halt_check = BRANCH_HALT_VOTED,
  1853. .hwcg_reg = 0xb020,
  1854. .hwcg_bit = 1,
  1855. .clkr = {
  1856. .enable_reg = 0xb020,
  1857. .enable_mask = BIT(0),
  1858. .hw.init = &(struct clk_init_data){
  1859. .name = "gcc_qmip_disp_ahb_clk",
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  1865. .halt_reg = 0xb010,
  1866. .halt_check = BRANCH_HALT_VOTED,
  1867. .hwcg_reg = 0xb010,
  1868. .hwcg_bit = 1,
  1869. .clkr = {
  1870. .enable_reg = 0xb010,
  1871. .enable_mask = BIT(0),
  1872. .hw.init = &(struct clk_init_data){
  1873. .name = "gcc_qmip_video_cvp_ahb_clk",
  1874. .ops = &clk_branch2_ops,
  1875. },
  1876. },
  1877. };
  1878. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  1879. .halt_reg = 0xb014,
  1880. .halt_check = BRANCH_HALT_VOTED,
  1881. .hwcg_reg = 0xb014,
  1882. .hwcg_bit = 1,
  1883. .clkr = {
  1884. .enable_reg = 0xb014,
  1885. .enable_mask = BIT(0),
  1886. .hw.init = &(struct clk_init_data){
  1887. .name = "gcc_qmip_video_vcodec_ahb_clk",
  1888. .ops = &clk_branch2_ops,
  1889. },
  1890. },
  1891. };
  1892. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1893. .halt_reg = 0x23008,
  1894. .halt_check = BRANCH_HALT_VOTED,
  1895. .clkr = {
  1896. .enable_reg = 0x52008,
  1897. .enable_mask = BIT(9),
  1898. .hw.init = &(struct clk_init_data){
  1899. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1900. .ops = &clk_branch2_ops,
  1901. },
  1902. },
  1903. };
  1904. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1905. .halt_reg = 0x23000,
  1906. .halt_check = BRANCH_HALT_VOTED,
  1907. .clkr = {
  1908. .enable_reg = 0x52008,
  1909. .enable_mask = BIT(8),
  1910. .hw.init = &(struct clk_init_data){
  1911. .name = "gcc_qupv3_wrap0_core_clk",
  1912. .ops = &clk_branch2_ops,
  1913. },
  1914. },
  1915. };
  1916. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1917. .halt_reg = 0x1700c,
  1918. .halt_check = BRANCH_HALT_VOTED,
  1919. .clkr = {
  1920. .enable_reg = 0x52008,
  1921. .enable_mask = BIT(10),
  1922. .hw.init = &(struct clk_init_data){
  1923. .name = "gcc_qupv3_wrap0_s0_clk",
  1924. .parent_hws = (const struct clk_hw*[]){
  1925. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1926. },
  1927. .num_parents = 1,
  1928. .flags = CLK_SET_RATE_PARENT,
  1929. .ops = &clk_branch2_ops,
  1930. },
  1931. },
  1932. };
  1933. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1934. .halt_reg = 0x1713c,
  1935. .halt_check = BRANCH_HALT_VOTED,
  1936. .clkr = {
  1937. .enable_reg = 0x52008,
  1938. .enable_mask = BIT(11),
  1939. .hw.init = &(struct clk_init_data){
  1940. .name = "gcc_qupv3_wrap0_s1_clk",
  1941. .parent_hws = (const struct clk_hw*[]){
  1942. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  1943. },
  1944. .num_parents = 1,
  1945. .flags = CLK_SET_RATE_PARENT,
  1946. .ops = &clk_branch2_ops,
  1947. },
  1948. },
  1949. };
  1950. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1951. .halt_reg = 0x1726c,
  1952. .halt_check = BRANCH_HALT_VOTED,
  1953. .clkr = {
  1954. .enable_reg = 0x52008,
  1955. .enable_mask = BIT(12),
  1956. .hw.init = &(struct clk_init_data){
  1957. .name = "gcc_qupv3_wrap0_s2_clk",
  1958. .parent_hws = (const struct clk_hw*[]){
  1959. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  1960. },
  1961. .num_parents = 1,
  1962. .flags = CLK_SET_RATE_PARENT,
  1963. .ops = &clk_branch2_ops,
  1964. },
  1965. },
  1966. };
  1967. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1968. .halt_reg = 0x1739c,
  1969. .halt_check = BRANCH_HALT_VOTED,
  1970. .clkr = {
  1971. .enable_reg = 0x52008,
  1972. .enable_mask = BIT(13),
  1973. .hw.init = &(struct clk_init_data){
  1974. .name = "gcc_qupv3_wrap0_s3_clk",
  1975. .parent_hws = (const struct clk_hw*[]){
  1976. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  1977. },
  1978. .num_parents = 1,
  1979. .flags = CLK_SET_RATE_PARENT,
  1980. .ops = &clk_branch2_ops,
  1981. },
  1982. },
  1983. };
  1984. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1985. .halt_reg = 0x174cc,
  1986. .halt_check = BRANCH_HALT_VOTED,
  1987. .clkr = {
  1988. .enable_reg = 0x52008,
  1989. .enable_mask = BIT(14),
  1990. .hw.init = &(struct clk_init_data){
  1991. .name = "gcc_qupv3_wrap0_s4_clk",
  1992. .parent_hws = (const struct clk_hw*[]){
  1993. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  1994. },
  1995. .num_parents = 1,
  1996. .flags = CLK_SET_RATE_PARENT,
  1997. .ops = &clk_branch2_ops,
  1998. },
  1999. },
  2000. };
  2001. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  2002. .halt_reg = 0x175fc,
  2003. .halt_check = BRANCH_HALT_VOTED,
  2004. .clkr = {
  2005. .enable_reg = 0x52008,
  2006. .enable_mask = BIT(15),
  2007. .hw.init = &(struct clk_init_data){
  2008. .name = "gcc_qupv3_wrap0_s5_clk",
  2009. .parent_hws = (const struct clk_hw*[]){
  2010. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  2011. },
  2012. .num_parents = 1,
  2013. .flags = CLK_SET_RATE_PARENT,
  2014. .ops = &clk_branch2_ops,
  2015. },
  2016. },
  2017. };
  2018. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  2019. .halt_reg = 0x1772c,
  2020. .halt_check = BRANCH_HALT_VOTED,
  2021. .clkr = {
  2022. .enable_reg = 0x52008,
  2023. .enable_mask = BIT(16),
  2024. .hw.init = &(struct clk_init_data){
  2025. .name = "gcc_qupv3_wrap0_s6_clk",
  2026. .parent_hws = (const struct clk_hw*[]){
  2027. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  2028. },
  2029. .num_parents = 1,
  2030. .flags = CLK_SET_RATE_PARENT,
  2031. .ops = &clk_branch2_ops,
  2032. },
  2033. },
  2034. };
  2035. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  2036. .halt_reg = 0x1785c,
  2037. .halt_check = BRANCH_HALT_VOTED,
  2038. .clkr = {
  2039. .enable_reg = 0x52008,
  2040. .enable_mask = BIT(17),
  2041. .hw.init = &(struct clk_init_data){
  2042. .name = "gcc_qupv3_wrap0_s7_clk",
  2043. .parent_hws = (const struct clk_hw*[]){
  2044. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  2045. },
  2046. .num_parents = 1,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. .ops = &clk_branch2_ops,
  2049. },
  2050. },
  2051. };
  2052. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  2053. .halt_reg = 0x23140,
  2054. .halt_check = BRANCH_HALT_VOTED,
  2055. .clkr = {
  2056. .enable_reg = 0x52008,
  2057. .enable_mask = BIT(18),
  2058. .hw.init = &(struct clk_init_data){
  2059. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2060. .ops = &clk_branch2_ops,
  2061. },
  2062. },
  2063. };
  2064. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2065. .halt_reg = 0x23138,
  2066. .halt_check = BRANCH_HALT_VOTED,
  2067. .clkr = {
  2068. .enable_reg = 0x52008,
  2069. .enable_mask = BIT(19),
  2070. .hw.init = &(struct clk_init_data){
  2071. .name = "gcc_qupv3_wrap1_core_clk",
  2072. .ops = &clk_branch2_ops,
  2073. },
  2074. },
  2075. };
  2076. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2077. .halt_reg = 0x1800c,
  2078. .halt_check = BRANCH_HALT_VOTED,
  2079. .clkr = {
  2080. .enable_reg = 0x52008,
  2081. .enable_mask = BIT(22),
  2082. .hw.init = &(struct clk_init_data){
  2083. .name = "gcc_qupv3_wrap1_s0_clk",
  2084. .parent_hws = (const struct clk_hw*[]){
  2085. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2086. },
  2087. .num_parents = 1,
  2088. .flags = CLK_SET_RATE_PARENT,
  2089. .ops = &clk_branch2_ops,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2094. .halt_reg = 0x1813c,
  2095. .halt_check = BRANCH_HALT_VOTED,
  2096. .clkr = {
  2097. .enable_reg = 0x52008,
  2098. .enable_mask = BIT(23),
  2099. .hw.init = &(struct clk_init_data){
  2100. .name = "gcc_qupv3_wrap1_s1_clk",
  2101. .parent_hws = (const struct clk_hw*[]){
  2102. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2103. },
  2104. .num_parents = 1,
  2105. .flags = CLK_SET_RATE_PARENT,
  2106. .ops = &clk_branch2_ops,
  2107. },
  2108. },
  2109. };
  2110. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2111. .halt_reg = 0x1826c,
  2112. .halt_check = BRANCH_HALT_VOTED,
  2113. .clkr = {
  2114. .enable_reg = 0x52008,
  2115. .enable_mask = BIT(24),
  2116. .hw.init = &(struct clk_init_data){
  2117. .name = "gcc_qupv3_wrap1_s2_clk",
  2118. .parent_hws = (const struct clk_hw*[]){
  2119. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2120. },
  2121. .num_parents = 1,
  2122. .flags = CLK_SET_RATE_PARENT,
  2123. .ops = &clk_branch2_ops,
  2124. },
  2125. },
  2126. };
  2127. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2128. .halt_reg = 0x1839c,
  2129. .halt_check = BRANCH_HALT_VOTED,
  2130. .clkr = {
  2131. .enable_reg = 0x52008,
  2132. .enable_mask = BIT(25),
  2133. .hw.init = &(struct clk_init_data){
  2134. .name = "gcc_qupv3_wrap1_s3_clk",
  2135. .parent_hws = (const struct clk_hw*[]){
  2136. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2137. },
  2138. .num_parents = 1,
  2139. .flags = CLK_SET_RATE_PARENT,
  2140. .ops = &clk_branch2_ops,
  2141. },
  2142. },
  2143. };
  2144. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2145. .halt_reg = 0x184cc,
  2146. .halt_check = BRANCH_HALT_VOTED,
  2147. .clkr = {
  2148. .enable_reg = 0x52008,
  2149. .enable_mask = BIT(26),
  2150. .hw.init = &(struct clk_init_data){
  2151. .name = "gcc_qupv3_wrap1_s4_clk",
  2152. .parent_hws = (const struct clk_hw*[]){
  2153. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2154. },
  2155. .num_parents = 1,
  2156. .flags = CLK_SET_RATE_PARENT,
  2157. .ops = &clk_branch2_ops,
  2158. },
  2159. },
  2160. };
  2161. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2162. .halt_reg = 0x185fc,
  2163. .halt_check = BRANCH_HALT_VOTED,
  2164. .clkr = {
  2165. .enable_reg = 0x52008,
  2166. .enable_mask = BIT(27),
  2167. .hw.init = &(struct clk_init_data){
  2168. .name = "gcc_qupv3_wrap1_s5_clk",
  2169. .parent_hws = (const struct clk_hw*[]){
  2170. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2171. },
  2172. .num_parents = 1,
  2173. .flags = CLK_SET_RATE_PARENT,
  2174. .ops = &clk_branch2_ops,
  2175. },
  2176. },
  2177. };
  2178. static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
  2179. .halt_reg = 0x23278,
  2180. .halt_check = BRANCH_HALT_VOTED,
  2181. .clkr = {
  2182. .enable_reg = 0x52010,
  2183. .enable_mask = BIT(3),
  2184. .hw.init = &(struct clk_init_data){
  2185. .name = "gcc_qupv3_wrap2_core_2x_clk",
  2186. .ops = &clk_branch2_ops,
  2187. },
  2188. },
  2189. };
  2190. static struct clk_branch gcc_qupv3_wrap2_core_clk = {
  2191. .halt_reg = 0x23270,
  2192. .halt_check = BRANCH_HALT_VOTED,
  2193. .clkr = {
  2194. .enable_reg = 0x52010,
  2195. .enable_mask = BIT(0),
  2196. .hw.init = &(struct clk_init_data){
  2197. .name = "gcc_qupv3_wrap2_core_clk",
  2198. .ops = &clk_branch2_ops,
  2199. },
  2200. },
  2201. };
  2202. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  2203. .halt_reg = 0x1e00c,
  2204. .halt_check = BRANCH_HALT_VOTED,
  2205. .clkr = {
  2206. .enable_reg = 0x52010,
  2207. .enable_mask = BIT(4),
  2208. .hw.init = &(struct clk_init_data){
  2209. .name = "gcc_qupv3_wrap2_s0_clk",
  2210. .parent_hws = (const struct clk_hw*[]){
  2211. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
  2212. },
  2213. .num_parents = 1,
  2214. .flags = CLK_SET_RATE_PARENT,
  2215. .ops = &clk_branch2_ops,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  2220. .halt_reg = 0x1e13c,
  2221. .halt_check = BRANCH_HALT_VOTED,
  2222. .clkr = {
  2223. .enable_reg = 0x52010,
  2224. .enable_mask = BIT(5),
  2225. .hw.init = &(struct clk_init_data){
  2226. .name = "gcc_qupv3_wrap2_s1_clk",
  2227. .parent_hws = (const struct clk_hw*[]){
  2228. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
  2229. },
  2230. .num_parents = 1,
  2231. .flags = CLK_SET_RATE_PARENT,
  2232. .ops = &clk_branch2_ops,
  2233. },
  2234. },
  2235. };
  2236. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  2237. .halt_reg = 0x1e26c,
  2238. .halt_check = BRANCH_HALT_VOTED,
  2239. .clkr = {
  2240. .enable_reg = 0x52010,
  2241. .enable_mask = BIT(6),
  2242. .hw.init = &(struct clk_init_data){
  2243. .name = "gcc_qupv3_wrap2_s2_clk",
  2244. .parent_hws = (const struct clk_hw*[]){
  2245. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
  2246. },
  2247. .num_parents = 1,
  2248. .flags = CLK_SET_RATE_PARENT,
  2249. .ops = &clk_branch2_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  2254. .halt_reg = 0x1e39c,
  2255. .halt_check = BRANCH_HALT_VOTED,
  2256. .clkr = {
  2257. .enable_reg = 0x52010,
  2258. .enable_mask = BIT(7),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "gcc_qupv3_wrap2_s3_clk",
  2261. .parent_hws = (const struct clk_hw*[]){
  2262. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
  2263. },
  2264. .num_parents = 1,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. .ops = &clk_branch2_ops,
  2267. },
  2268. },
  2269. };
  2270. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  2271. .halt_reg = 0x1e4cc,
  2272. .halt_check = BRANCH_HALT_VOTED,
  2273. .clkr = {
  2274. .enable_reg = 0x52010,
  2275. .enable_mask = BIT(8),
  2276. .hw.init = &(struct clk_init_data){
  2277. .name = "gcc_qupv3_wrap2_s4_clk",
  2278. .parent_hws = (const struct clk_hw*[]){
  2279. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
  2280. },
  2281. .num_parents = 1,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  2288. .halt_reg = 0x1e5fc,
  2289. .halt_check = BRANCH_HALT_VOTED,
  2290. .clkr = {
  2291. .enable_reg = 0x52010,
  2292. .enable_mask = BIT(9),
  2293. .hw.init = &(struct clk_init_data){
  2294. .name = "gcc_qupv3_wrap2_s5_clk",
  2295. .parent_hws = (const struct clk_hw*[]){
  2296. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
  2297. },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2305. .halt_reg = 0x17004,
  2306. .halt_check = BRANCH_HALT_VOTED,
  2307. .clkr = {
  2308. .enable_reg = 0x52008,
  2309. .enable_mask = BIT(6),
  2310. .hw.init = &(struct clk_init_data){
  2311. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2312. .ops = &clk_branch2_ops,
  2313. },
  2314. },
  2315. };
  2316. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2317. .halt_reg = 0x17008,
  2318. .halt_check = BRANCH_HALT_VOTED,
  2319. .hwcg_reg = 0x17008,
  2320. .hwcg_bit = 1,
  2321. .clkr = {
  2322. .enable_reg = 0x52008,
  2323. .enable_mask = BIT(7),
  2324. .hw.init = &(struct clk_init_data){
  2325. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2326. .ops = &clk_branch2_ops,
  2327. },
  2328. },
  2329. };
  2330. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2331. .halt_reg = 0x18004,
  2332. .halt_check = BRANCH_HALT_VOTED,
  2333. .clkr = {
  2334. .enable_reg = 0x52008,
  2335. .enable_mask = BIT(20),
  2336. .hw.init = &(struct clk_init_data){
  2337. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2338. .ops = &clk_branch2_ops,
  2339. },
  2340. },
  2341. };
  2342. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2343. .halt_reg = 0x18008,
  2344. .halt_check = BRANCH_HALT_VOTED,
  2345. .hwcg_reg = 0x18008,
  2346. .hwcg_bit = 1,
  2347. .clkr = {
  2348. .enable_reg = 0x52008,
  2349. .enable_mask = BIT(21),
  2350. .hw.init = &(struct clk_init_data){
  2351. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2352. .ops = &clk_branch2_ops,
  2353. },
  2354. },
  2355. };
  2356. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  2357. .halt_reg = 0x1e004,
  2358. .halt_check = BRANCH_HALT_VOTED,
  2359. .clkr = {
  2360. .enable_reg = 0x52010,
  2361. .enable_mask = BIT(2),
  2362. .hw.init = &(struct clk_init_data){
  2363. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  2364. .ops = &clk_branch2_ops,
  2365. },
  2366. },
  2367. };
  2368. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  2369. .halt_reg = 0x1e008,
  2370. .halt_check = BRANCH_HALT_VOTED,
  2371. .hwcg_reg = 0x1e008,
  2372. .hwcg_bit = 1,
  2373. .clkr = {
  2374. .enable_reg = 0x52010,
  2375. .enable_mask = BIT(1),
  2376. .hw.init = &(struct clk_init_data){
  2377. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  2378. .ops = &clk_branch2_ops,
  2379. },
  2380. },
  2381. };
  2382. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2383. .halt_reg = 0x14008,
  2384. .halt_check = BRANCH_HALT,
  2385. .clkr = {
  2386. .enable_reg = 0x14008,
  2387. .enable_mask = BIT(0),
  2388. .hw.init = &(struct clk_init_data){
  2389. .name = "gcc_sdcc2_ahb_clk",
  2390. .ops = &clk_branch2_ops,
  2391. },
  2392. },
  2393. };
  2394. static struct clk_branch gcc_sdcc2_apps_clk = {
  2395. .halt_reg = 0x14004,
  2396. .halt_check = BRANCH_HALT,
  2397. .clkr = {
  2398. .enable_reg = 0x14004,
  2399. .enable_mask = BIT(0),
  2400. .hw.init = &(struct clk_init_data){
  2401. .name = "gcc_sdcc2_apps_clk",
  2402. .parent_hws = (const struct clk_hw*[]){
  2403. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2404. },
  2405. .num_parents = 1,
  2406. .flags = CLK_SET_RATE_PARENT,
  2407. .ops = &clk_branch2_ops,
  2408. },
  2409. },
  2410. };
  2411. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2412. .halt_reg = 0x16008,
  2413. .halt_check = BRANCH_HALT,
  2414. .clkr = {
  2415. .enable_reg = 0x16008,
  2416. .enable_mask = BIT(0),
  2417. .hw.init = &(struct clk_init_data){
  2418. .name = "gcc_sdcc4_ahb_clk",
  2419. .ops = &clk_branch2_ops,
  2420. },
  2421. },
  2422. };
  2423. static struct clk_branch gcc_sdcc4_apps_clk = {
  2424. .halt_reg = 0x16004,
  2425. .halt_check = BRANCH_HALT,
  2426. .clkr = {
  2427. .enable_reg = 0x16004,
  2428. .enable_mask = BIT(0),
  2429. .hw.init = &(struct clk_init_data){
  2430. .name = "gcc_sdcc4_apps_clk",
  2431. .parent_hws = (const struct clk_hw*[]){
  2432. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2433. },
  2434. .num_parents = 1,
  2435. .flags = CLK_SET_RATE_PARENT,
  2436. .ops = &clk_branch2_ops,
  2437. },
  2438. },
  2439. };
  2440. static struct clk_branch gcc_tsif_ahb_clk = {
  2441. .halt_reg = 0x36004,
  2442. .halt_check = BRANCH_HALT_VOTED,
  2443. .clkr = {
  2444. .enable_reg = 0x36004,
  2445. .enable_mask = BIT(0),
  2446. .hw.init = &(struct clk_init_data){
  2447. .name = "gcc_tsif_ahb_clk",
  2448. .ops = &clk_branch2_ops,
  2449. },
  2450. },
  2451. };
  2452. static struct clk_branch gcc_tsif_inactivity_timers_clk = {
  2453. .halt_reg = 0x3600c,
  2454. .halt_check = BRANCH_HALT,
  2455. .clkr = {
  2456. .enable_reg = 0x3600c,
  2457. .enable_mask = BIT(0),
  2458. .hw.init = &(struct clk_init_data){
  2459. .name = "gcc_tsif_inactivity_timers_clk",
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch gcc_tsif_ref_clk = {
  2465. .halt_reg = 0x36008,
  2466. .halt_check = BRANCH_HALT,
  2467. .clkr = {
  2468. .enable_reg = 0x36008,
  2469. .enable_mask = BIT(0),
  2470. .hw.init = &(struct clk_init_data){
  2471. .name = "gcc_tsif_ref_clk",
  2472. .parent_hws = (const struct clk_hw*[]){
  2473. &gcc_tsif_ref_clk_src.clkr.hw,
  2474. },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch gcc_ufs_1x_clkref_en = {
  2482. .halt_reg = 0x8c000,
  2483. .halt_check = BRANCH_HALT,
  2484. .clkr = {
  2485. .enable_reg = 0x8c000,
  2486. .enable_mask = BIT(0),
  2487. .hw.init = &(struct clk_init_data){
  2488. .name = "gcc_ufs_1x_clkref_en",
  2489. .ops = &clk_branch2_ops,
  2490. },
  2491. },
  2492. };
  2493. static struct clk_branch gcc_ufs_card_ahb_clk = {
  2494. .halt_reg = 0x75018,
  2495. .halt_check = BRANCH_HALT_VOTED,
  2496. .hwcg_reg = 0x75018,
  2497. .hwcg_bit = 1,
  2498. .clkr = {
  2499. .enable_reg = 0x75018,
  2500. .enable_mask = BIT(0),
  2501. .hw.init = &(struct clk_init_data){
  2502. .name = "gcc_ufs_card_ahb_clk",
  2503. .ops = &clk_branch2_ops,
  2504. },
  2505. },
  2506. };
  2507. static struct clk_branch gcc_ufs_card_axi_clk = {
  2508. .halt_reg = 0x75010,
  2509. .halt_check = BRANCH_HALT,
  2510. .hwcg_reg = 0x75010,
  2511. .hwcg_bit = 1,
  2512. .clkr = {
  2513. .enable_reg = 0x75010,
  2514. .enable_mask = BIT(0),
  2515. .hw.init = &(struct clk_init_data){
  2516. .name = "gcc_ufs_card_axi_clk",
  2517. .parent_hws = (const struct clk_hw*[]){
  2518. &gcc_ufs_card_axi_clk_src.clkr.hw,
  2519. },
  2520. .num_parents = 1,
  2521. .flags = CLK_SET_RATE_PARENT,
  2522. .ops = &clk_branch2_ops,
  2523. },
  2524. },
  2525. };
  2526. static struct clk_branch gcc_ufs_card_ice_core_clk = {
  2527. .halt_reg = 0x75064,
  2528. .halt_check = BRANCH_HALT_VOTED,
  2529. .hwcg_reg = 0x75064,
  2530. .hwcg_bit = 1,
  2531. .clkr = {
  2532. .enable_reg = 0x75064,
  2533. .enable_mask = BIT(0),
  2534. .hw.init = &(struct clk_init_data){
  2535. .name = "gcc_ufs_card_ice_core_clk",
  2536. .parent_hws = (const struct clk_hw*[]){
  2537. &gcc_ufs_card_ice_core_clk_src.clkr.hw,
  2538. },
  2539. .num_parents = 1,
  2540. .flags = CLK_SET_RATE_PARENT,
  2541. .ops = &clk_branch2_ops,
  2542. },
  2543. },
  2544. };
  2545. static struct clk_branch gcc_ufs_card_phy_aux_clk = {
  2546. .halt_reg = 0x7509c,
  2547. .halt_check = BRANCH_HALT,
  2548. .hwcg_reg = 0x7509c,
  2549. .hwcg_bit = 1,
  2550. .clkr = {
  2551. .enable_reg = 0x7509c,
  2552. .enable_mask = BIT(0),
  2553. .hw.init = &(struct clk_init_data){
  2554. .name = "gcc_ufs_card_phy_aux_clk",
  2555. .parent_hws = (const struct clk_hw*[]){
  2556. &gcc_ufs_card_phy_aux_clk_src.clkr.hw,
  2557. },
  2558. .num_parents = 1,
  2559. .flags = CLK_SET_RATE_PARENT,
  2560. .ops = &clk_branch2_ops,
  2561. },
  2562. },
  2563. };
  2564. static struct clk_branch gcc_ufs_card_rx_symbol_0_clk = {
  2565. .halt_reg = 0x75020,
  2566. .halt_check = BRANCH_HALT_DELAY,
  2567. .clkr = {
  2568. .enable_reg = 0x75020,
  2569. .enable_mask = BIT(0),
  2570. .hw.init = &(struct clk_init_data){
  2571. .name = "gcc_ufs_card_rx_symbol_0_clk",
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_ufs_card_rx_symbol_1_clk = {
  2577. .halt_reg = 0x750b8,
  2578. .halt_check = BRANCH_HALT_DELAY,
  2579. .clkr = {
  2580. .enable_reg = 0x750b8,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(struct clk_init_data){
  2583. .name = "gcc_ufs_card_rx_symbol_1_clk",
  2584. .ops = &clk_branch2_ops,
  2585. },
  2586. },
  2587. };
  2588. static struct clk_branch gcc_ufs_card_tx_symbol_0_clk = {
  2589. .halt_reg = 0x7501c,
  2590. .halt_check = BRANCH_HALT_DELAY,
  2591. .clkr = {
  2592. .enable_reg = 0x7501c,
  2593. .enable_mask = BIT(0),
  2594. .hw.init = &(struct clk_init_data){
  2595. .name = "gcc_ufs_card_tx_symbol_0_clk",
  2596. .ops = &clk_branch2_ops,
  2597. },
  2598. },
  2599. };
  2600. static struct clk_branch gcc_ufs_card_unipro_core_clk = {
  2601. .halt_reg = 0x7505c,
  2602. .halt_check = BRANCH_HALT,
  2603. .hwcg_reg = 0x7505c,
  2604. .hwcg_bit = 1,
  2605. .clkr = {
  2606. .enable_reg = 0x7505c,
  2607. .enable_mask = BIT(0),
  2608. .hw.init = &(struct clk_init_data){
  2609. .name = "gcc_ufs_card_unipro_core_clk",
  2610. .parent_hws = (const struct clk_hw*[]){
  2611. &gcc_ufs_card_unipro_core_clk_src.clkr.hw,
  2612. },
  2613. .num_parents = 1,
  2614. .flags = CLK_SET_RATE_PARENT,
  2615. .ops = &clk_branch2_ops,
  2616. },
  2617. },
  2618. };
  2619. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2620. .halt_reg = 0x77018,
  2621. .halt_check = BRANCH_HALT_VOTED,
  2622. .hwcg_reg = 0x77018,
  2623. .hwcg_bit = 1,
  2624. .clkr = {
  2625. .enable_reg = 0x77018,
  2626. .enable_mask = BIT(0),
  2627. .hw.init = &(struct clk_init_data){
  2628. .name = "gcc_ufs_phy_ahb_clk",
  2629. .ops = &clk_branch2_ops,
  2630. },
  2631. },
  2632. };
  2633. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2634. .halt_reg = 0x77010,
  2635. .halt_check = BRANCH_HALT,
  2636. .hwcg_reg = 0x77010,
  2637. .hwcg_bit = 1,
  2638. .clkr = {
  2639. .enable_reg = 0x77010,
  2640. .enable_mask = BIT(0),
  2641. .hw.init = &(struct clk_init_data){
  2642. .name = "gcc_ufs_phy_axi_clk",
  2643. .parent_hws = (const struct clk_hw*[]){
  2644. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2645. },
  2646. .num_parents = 1,
  2647. .flags = CLK_SET_RATE_PARENT,
  2648. .ops = &clk_branch2_ops,
  2649. },
  2650. },
  2651. };
  2652. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2653. .halt_reg = 0x77064,
  2654. .halt_check = BRANCH_HALT_VOTED,
  2655. .hwcg_reg = 0x77064,
  2656. .hwcg_bit = 1,
  2657. .clkr = {
  2658. .enable_reg = 0x77064,
  2659. .enable_mask = BIT(0),
  2660. .hw.init = &(struct clk_init_data){
  2661. .name = "gcc_ufs_phy_ice_core_clk",
  2662. .parent_hws = (const struct clk_hw*[]){
  2663. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2664. },
  2665. .num_parents = 1,
  2666. .flags = CLK_SET_RATE_PARENT,
  2667. .ops = &clk_branch2_ops,
  2668. },
  2669. },
  2670. };
  2671. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2672. .halt_reg = 0x7709c,
  2673. .halt_check = BRANCH_HALT,
  2674. .hwcg_reg = 0x7709c,
  2675. .hwcg_bit = 1,
  2676. .clkr = {
  2677. .enable_reg = 0x7709c,
  2678. .enable_mask = BIT(0),
  2679. .hw.init = &(struct clk_init_data){
  2680. .name = "gcc_ufs_phy_phy_aux_clk",
  2681. .parent_hws = (const struct clk_hw*[]){
  2682. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2683. },
  2684. .num_parents = 1,
  2685. .flags = CLK_SET_RATE_PARENT,
  2686. .ops = &clk_branch2_ops,
  2687. },
  2688. },
  2689. };
  2690. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2691. .halt_reg = 0x77020,
  2692. .halt_check = BRANCH_HALT_DELAY,
  2693. .clkr = {
  2694. .enable_reg = 0x77020,
  2695. .enable_mask = BIT(0),
  2696. .hw.init = &(struct clk_init_data){
  2697. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2698. .ops = &clk_branch2_ops,
  2699. },
  2700. },
  2701. };
  2702. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2703. .halt_reg = 0x770b8,
  2704. .halt_check = BRANCH_HALT_DELAY,
  2705. .clkr = {
  2706. .enable_reg = 0x770b8,
  2707. .enable_mask = BIT(0),
  2708. .hw.init = &(struct clk_init_data){
  2709. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2710. .ops = &clk_branch2_ops,
  2711. },
  2712. },
  2713. };
  2714. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2715. .halt_reg = 0x7701c,
  2716. .halt_check = BRANCH_HALT_DELAY,
  2717. .clkr = {
  2718. .enable_reg = 0x7701c,
  2719. .enable_mask = BIT(0),
  2720. .hw.init = &(struct clk_init_data){
  2721. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2722. .ops = &clk_branch2_ops,
  2723. },
  2724. },
  2725. };
  2726. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2727. .halt_reg = 0x7705c,
  2728. .halt_check = BRANCH_HALT,
  2729. .hwcg_reg = 0x7705c,
  2730. .hwcg_bit = 1,
  2731. .clkr = {
  2732. .enable_reg = 0x7705c,
  2733. .enable_mask = BIT(0),
  2734. .hw.init = &(struct clk_init_data){
  2735. .name = "gcc_ufs_phy_unipro_core_clk",
  2736. .parent_hws = (const struct clk_hw*[]){
  2737. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2738. },
  2739. .num_parents = 1,
  2740. .flags = CLK_SET_RATE_PARENT,
  2741. .ops = &clk_branch2_ops,
  2742. },
  2743. },
  2744. };
  2745. static struct clk_branch gcc_usb30_prim_master_clk = {
  2746. .halt_reg = 0xf010,
  2747. .halt_check = BRANCH_HALT_VOTED,
  2748. .clkr = {
  2749. .enable_reg = 0xf010,
  2750. .enable_mask = BIT(0),
  2751. .hw.init = &(struct clk_init_data){
  2752. .name = "gcc_usb30_prim_master_clk",
  2753. .parent_hws = (const struct clk_hw*[]){
  2754. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2755. },
  2756. .num_parents = 1,
  2757. .flags = CLK_SET_RATE_PARENT,
  2758. .ops = &clk_branch2_ops,
  2759. },
  2760. },
  2761. };
  2762. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2763. .halt_reg = 0xf01c,
  2764. .halt_check = BRANCH_HALT,
  2765. .clkr = {
  2766. .enable_reg = 0xf01c,
  2767. .enable_mask = BIT(0),
  2768. .hw.init = &(struct clk_init_data){
  2769. .name = "gcc_usb30_prim_mock_utmi_clk",
  2770. .parent_hws = (const struct clk_hw*[]) {
  2771. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2772. },
  2773. .num_parents = 1,
  2774. .flags = CLK_SET_RATE_PARENT,
  2775. .ops = &clk_branch2_ops,
  2776. },
  2777. },
  2778. };
  2779. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2780. .halt_reg = 0xf018,
  2781. .halt_check = BRANCH_HALT,
  2782. .clkr = {
  2783. .enable_reg = 0xf018,
  2784. .enable_mask = BIT(0),
  2785. .hw.init = &(struct clk_init_data){
  2786. .name = "gcc_usb30_prim_sleep_clk",
  2787. .ops = &clk_branch2_ops,
  2788. },
  2789. },
  2790. };
  2791. static struct clk_branch gcc_usb30_sec_master_clk = {
  2792. .halt_reg = 0x10010,
  2793. .halt_check = BRANCH_HALT_VOTED,
  2794. .clkr = {
  2795. .enable_reg = 0x10010,
  2796. .enable_mask = BIT(0),
  2797. .hw.init = &(struct clk_init_data){
  2798. .name = "gcc_usb30_sec_master_clk",
  2799. .parent_hws = (const struct clk_hw*[]){
  2800. &gcc_usb30_sec_master_clk_src.clkr.hw,
  2801. },
  2802. .num_parents = 1,
  2803. .flags = CLK_SET_RATE_PARENT,
  2804. .ops = &clk_branch2_ops,
  2805. },
  2806. },
  2807. };
  2808. static struct clk_branch gcc_usb30_sec_mock_utmi_clk = {
  2809. .halt_reg = 0x1001c,
  2810. .halt_check = BRANCH_HALT,
  2811. .clkr = {
  2812. .enable_reg = 0x1001c,
  2813. .enable_mask = BIT(0),
  2814. .hw.init = &(struct clk_init_data){
  2815. .name = "gcc_usb30_sec_mock_utmi_clk",
  2816. .parent_hws = (const struct clk_hw*[]) {
  2817. &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr.hw,
  2818. },
  2819. .num_parents = 1,
  2820. .flags = CLK_SET_RATE_PARENT,
  2821. .ops = &clk_branch2_ops,
  2822. },
  2823. },
  2824. };
  2825. static struct clk_branch gcc_usb30_sec_sleep_clk = {
  2826. .halt_reg = 0x10018,
  2827. .halt_check = BRANCH_HALT,
  2828. .clkr = {
  2829. .enable_reg = 0x10018,
  2830. .enable_mask = BIT(0),
  2831. .hw.init = &(struct clk_init_data){
  2832. .name = "gcc_usb30_sec_sleep_clk",
  2833. .ops = &clk_branch2_ops,
  2834. },
  2835. },
  2836. };
  2837. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2838. .halt_reg = 0xf054,
  2839. .halt_check = BRANCH_HALT,
  2840. .clkr = {
  2841. .enable_reg = 0xf054,
  2842. .enable_mask = BIT(0),
  2843. .hw.init = &(struct clk_init_data){
  2844. .name = "gcc_usb3_prim_phy_aux_clk",
  2845. .parent_hws = (const struct clk_hw*[]){
  2846. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2847. },
  2848. .num_parents = 1,
  2849. .flags = CLK_SET_RATE_PARENT,
  2850. .ops = &clk_branch2_ops,
  2851. },
  2852. },
  2853. };
  2854. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2855. .halt_reg = 0xf058,
  2856. .halt_check = BRANCH_HALT,
  2857. .clkr = {
  2858. .enable_reg = 0xf058,
  2859. .enable_mask = BIT(0),
  2860. .hw.init = &(struct clk_init_data){
  2861. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2862. .parent_hws = (const struct clk_hw*[]){
  2863. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2864. },
  2865. .num_parents = 1,
  2866. .flags = CLK_SET_RATE_PARENT,
  2867. .ops = &clk_branch2_ops,
  2868. },
  2869. },
  2870. };
  2871. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2872. .halt_reg = 0xf05c,
  2873. .halt_check = BRANCH_HALT_DELAY,
  2874. .clkr = {
  2875. .enable_reg = 0xf05c,
  2876. .enable_mask = BIT(0),
  2877. .hw.init = &(struct clk_init_data){
  2878. .name = "gcc_usb3_prim_phy_pipe_clk",
  2879. .ops = &clk_branch2_ops,
  2880. },
  2881. },
  2882. };
  2883. static struct clk_branch gcc_usb3_sec_clkref_en = {
  2884. .halt_reg = 0x8c010,
  2885. .halt_check = BRANCH_HALT,
  2886. .clkr = {
  2887. .enable_reg = 0x8c010,
  2888. .enable_mask = BIT(0),
  2889. .hw.init = &(struct clk_init_data){
  2890. .name = "gcc_usb3_sec_clkref_en",
  2891. .ops = &clk_branch2_ops,
  2892. },
  2893. },
  2894. };
  2895. static struct clk_branch gcc_usb3_sec_phy_aux_clk = {
  2896. .halt_reg = 0x10054,
  2897. .halt_check = BRANCH_HALT,
  2898. .clkr = {
  2899. .enable_reg = 0x10054,
  2900. .enable_mask = BIT(0),
  2901. .hw.init = &(struct clk_init_data){
  2902. .name = "gcc_usb3_sec_phy_aux_clk",
  2903. .parent_hws = (const struct clk_hw*[]){
  2904. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2905. },
  2906. .num_parents = 1,
  2907. .flags = CLK_SET_RATE_PARENT,
  2908. .ops = &clk_branch2_ops,
  2909. },
  2910. },
  2911. };
  2912. static struct clk_branch gcc_usb3_sec_phy_com_aux_clk = {
  2913. .halt_reg = 0x10058,
  2914. .halt_check = BRANCH_HALT,
  2915. .clkr = {
  2916. .enable_reg = 0x10058,
  2917. .enable_mask = BIT(0),
  2918. .hw.init = &(struct clk_init_data){
  2919. .name = "gcc_usb3_sec_phy_com_aux_clk",
  2920. .parent_hws = (const struct clk_hw*[]){
  2921. &gcc_usb3_sec_phy_aux_clk_src.clkr.hw,
  2922. },
  2923. .num_parents = 1,
  2924. .flags = CLK_SET_RATE_PARENT,
  2925. .ops = &clk_branch2_ops,
  2926. },
  2927. },
  2928. };
  2929. static struct clk_branch gcc_usb3_sec_phy_pipe_clk = {
  2930. .halt_reg = 0x1005c,
  2931. .halt_check = BRANCH_HALT_DELAY,
  2932. .clkr = {
  2933. .enable_reg = 0x1005c,
  2934. .enable_mask = BIT(0),
  2935. .hw.init = &(struct clk_init_data){
  2936. .name = "gcc_usb3_sec_phy_pipe_clk",
  2937. .ops = &clk_branch2_ops,
  2938. },
  2939. },
  2940. };
  2941. static struct clk_branch gcc_video_axi0_clk = {
  2942. .halt_reg = 0xb024,
  2943. .halt_check = BRANCH_HALT_VOTED,
  2944. .clkr = {
  2945. .enable_reg = 0xb024,
  2946. .enable_mask = BIT(0),
  2947. .hw.init = &(struct clk_init_data){
  2948. .name = "gcc_video_axi0_clk",
  2949. .ops = &clk_branch2_ops,
  2950. },
  2951. },
  2952. };
  2953. static struct clk_branch gcc_video_axi1_clk = {
  2954. .halt_reg = 0xb028,
  2955. .halt_check = BRANCH_HALT_VOTED,
  2956. .clkr = {
  2957. .enable_reg = 0xb028,
  2958. .enable_mask = BIT(0),
  2959. .hw.init = &(struct clk_init_data){
  2960. .name = "gcc_video_axi1_clk",
  2961. .ops = &clk_branch2_ops,
  2962. },
  2963. },
  2964. };
  2965. static struct clk_branch gcc_video_xo_clk = {
  2966. .halt_reg = 0xb03c,
  2967. .halt_check = BRANCH_HALT,
  2968. .clkr = {
  2969. .enable_reg = 0xb03c,
  2970. .enable_mask = BIT(0),
  2971. .hw.init = &(struct clk_init_data){
  2972. .name = "gcc_video_xo_clk",
  2973. .ops = &clk_branch2_ops,
  2974. },
  2975. },
  2976. };
  2977. static struct gdsc pcie_0_gdsc = {
  2978. .gdscr = 0x6b004,
  2979. .pd = {
  2980. .name = "pcie_0_gdsc",
  2981. },
  2982. .pwrsts = PWRSTS_RET_ON,
  2983. };
  2984. static struct gdsc pcie_1_gdsc = {
  2985. .gdscr = 0x8d004,
  2986. .pd = {
  2987. .name = "pcie_1_gdsc",
  2988. },
  2989. .pwrsts = PWRSTS_RET_ON,
  2990. };
  2991. static struct gdsc pcie_2_gdsc = {
  2992. .gdscr = 0x6004,
  2993. .pd = {
  2994. .name = "pcie_2_gdsc",
  2995. },
  2996. .pwrsts = PWRSTS_RET_ON,
  2997. };
  2998. static struct gdsc ufs_card_gdsc = {
  2999. .gdscr = 0x75004,
  3000. .pd = {
  3001. .name = "ufs_card_gdsc",
  3002. },
  3003. .pwrsts = PWRSTS_OFF_ON,
  3004. };
  3005. static struct gdsc ufs_phy_gdsc = {
  3006. .gdscr = 0x77004,
  3007. .pd = {
  3008. .name = "ufs_phy_gdsc",
  3009. },
  3010. .pwrsts = PWRSTS_OFF_ON,
  3011. };
  3012. static struct gdsc usb30_prim_gdsc = {
  3013. .gdscr = 0xf004,
  3014. .pd = {
  3015. .name = "usb30_prim_gdsc",
  3016. },
  3017. .pwrsts = PWRSTS_RET_ON,
  3018. };
  3019. static struct gdsc usb30_sec_gdsc = {
  3020. .gdscr = 0x10004,
  3021. .pd = {
  3022. .name = "usb30_sec_gdsc",
  3023. },
  3024. .pwrsts = PWRSTS_RET_ON,
  3025. };
  3026. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc = {
  3027. .gdscr = 0x7d050,
  3028. .pd = {
  3029. .name = "hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc",
  3030. },
  3031. .pwrsts = PWRSTS_OFF_ON,
  3032. .flags = VOTABLE,
  3033. };
  3034. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc = {
  3035. .gdscr = 0x7d058,
  3036. .pd = {
  3037. .name = "hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc",
  3038. },
  3039. .pwrsts = PWRSTS_OFF_ON,
  3040. .flags = VOTABLE,
  3041. };
  3042. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc = {
  3043. .gdscr = 0x7d054,
  3044. .pd = {
  3045. .name = "hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc",
  3046. },
  3047. .pwrsts = PWRSTS_OFF_ON,
  3048. .flags = VOTABLE,
  3049. };
  3050. static struct gdsc hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc = {
  3051. .gdscr = 0x7d06c,
  3052. .pd = {
  3053. .name = "hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc",
  3054. },
  3055. .pwrsts = PWRSTS_OFF_ON,
  3056. .flags = VOTABLE,
  3057. };
  3058. static struct clk_regmap *gcc_sm8250_clocks[] = {
  3059. [GCC_AGGRE_NOC_PCIE_TBU_CLK] = &gcc_aggre_noc_pcie_tbu_clk.clkr,
  3060. [GCC_AGGRE_UFS_CARD_AXI_CLK] = &gcc_aggre_ufs_card_axi_clk.clkr,
  3061. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3062. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3063. [GCC_AGGRE_USB3_SEC_AXI_CLK] = &gcc_aggre_usb3_sec_axi_clk.clkr,
  3064. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3065. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  3066. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  3067. [GCC_CAMERA_XO_CLK] = &gcc_camera_xo_clk.clkr,
  3068. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3069. [GCC_CFG_NOC_USB3_SEC_AXI_CLK] = &gcc_cfg_noc_usb3_sec_axi_clk.clkr,
  3070. [GCC_CPUSS_AHB_CLK] = &gcc_cpuss_ahb_clk.clkr,
  3071. [GCC_CPUSS_AHB_CLK_SRC] = &gcc_cpuss_ahb_clk_src.clkr,
  3072. [GCC_CPUSS_AHB_POSTDIV_CLK_SRC] = &gcc_cpuss_ahb_postdiv_clk_src.clkr,
  3073. [GCC_CPUSS_RBCPR_CLK] = &gcc_cpuss_rbcpr_clk.clkr,
  3074. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3075. [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
  3076. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3077. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  3078. [GCC_DISP_XO_CLK] = &gcc_disp_xo_clk.clkr,
  3079. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3080. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3081. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3082. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3083. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3084. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3085. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3086. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3087. [GCC_GPU_IREF_EN] = &gcc_gpu_iref_en.clkr,
  3088. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3089. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3090. [GCC_NPU_AXI_CLK] = &gcc_npu_axi_clk.clkr,
  3091. [GCC_NPU_BWMON_AXI_CLK] = &gcc_npu_bwmon_axi_clk.clkr,
  3092. [GCC_NPU_BWMON_CFG_AHB_CLK] = &gcc_npu_bwmon_cfg_ahb_clk.clkr,
  3093. [GCC_NPU_CFG_AHB_CLK] = &gcc_npu_cfg_ahb_clk.clkr,
  3094. [GCC_NPU_DMA_CLK] = &gcc_npu_dma_clk.clkr,
  3095. [GCC_NPU_GPLL0_CLK_SRC] = &gcc_npu_gpll0_clk_src.clkr,
  3096. [GCC_NPU_GPLL0_DIV_CLK_SRC] = &gcc_npu_gpll0_div_clk_src.clkr,
  3097. [GCC_PCIE0_PHY_REFGEN_CLK] = &gcc_pcie0_phy_refgen_clk.clkr,
  3098. [GCC_PCIE1_PHY_REFGEN_CLK] = &gcc_pcie1_phy_refgen_clk.clkr,
  3099. [GCC_PCIE2_PHY_REFGEN_CLK] = &gcc_pcie2_phy_refgen_clk.clkr,
  3100. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3101. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3102. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3103. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3104. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3105. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3106. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3107. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3108. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3109. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3110. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3111. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3112. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3113. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3114. [GCC_PCIE_2_AUX_CLK] = &gcc_pcie_2_aux_clk.clkr,
  3115. [GCC_PCIE_2_AUX_CLK_SRC] = &gcc_pcie_2_aux_clk_src.clkr,
  3116. [GCC_PCIE_2_CFG_AHB_CLK] = &gcc_pcie_2_cfg_ahb_clk.clkr,
  3117. [GCC_PCIE_2_MSTR_AXI_CLK] = &gcc_pcie_2_mstr_axi_clk.clkr,
  3118. [GCC_PCIE_2_PIPE_CLK] = &gcc_pcie_2_pipe_clk.clkr,
  3119. [GCC_PCIE_2_SLV_AXI_CLK] = &gcc_pcie_2_slv_axi_clk.clkr,
  3120. [GCC_PCIE_2_SLV_Q2A_AXI_CLK] = &gcc_pcie_2_slv_q2a_axi_clk.clkr,
  3121. [GCC_PCIE_MDM_CLKREF_EN] = &gcc_pcie_mdm_clkref_en.clkr,
  3122. [GCC_PCIE_PHY_AUX_CLK] = &gcc_pcie_phy_aux_clk.clkr,
  3123. [GCC_PCIE_PHY_REFGEN_CLK_SRC] = &gcc_pcie_phy_refgen_clk_src.clkr,
  3124. [GCC_PCIE_WIFI_CLKREF_EN] = &gcc_pcie_wifi_clkref_en.clkr,
  3125. [GCC_PCIE_WIGIG_CLKREF_EN] = &gcc_pcie_wigig_clkref_en.clkr,
  3126. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3127. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3128. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3129. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3130. [GCC_PRNG_AHB_CLK] = &gcc_prng_ahb_clk.clkr,
  3131. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3132. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3133. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3134. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  3135. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3136. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  3137. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  3138. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  3139. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  3140. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  3141. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  3142. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  3143. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  3144. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  3145. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  3146. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  3147. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  3148. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  3149. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  3150. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  3151. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  3152. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  3153. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  3154. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  3155. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  3156. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3157. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3158. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3159. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3160. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3161. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3162. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3163. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3164. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3165. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3166. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3167. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3168. [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
  3169. [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
  3170. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  3171. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  3172. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  3173. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  3174. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  3175. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  3176. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  3177. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  3178. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  3179. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  3180. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  3181. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  3182. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  3183. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  3184. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3185. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3186. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  3187. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  3188. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3189. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3190. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3191. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3192. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3193. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3194. [GCC_TSIF_AHB_CLK] = &gcc_tsif_ahb_clk.clkr,
  3195. [GCC_TSIF_INACTIVITY_TIMERS_CLK] = &gcc_tsif_inactivity_timers_clk.clkr,
  3196. [GCC_TSIF_REF_CLK] = &gcc_tsif_ref_clk.clkr,
  3197. [GCC_TSIF_REF_CLK_SRC] = &gcc_tsif_ref_clk_src.clkr,
  3198. [GCC_UFS_1X_CLKREF_EN] = &gcc_ufs_1x_clkref_en.clkr,
  3199. [GCC_UFS_CARD_AHB_CLK] = &gcc_ufs_card_ahb_clk.clkr,
  3200. [GCC_UFS_CARD_AXI_CLK] = &gcc_ufs_card_axi_clk.clkr,
  3201. [GCC_UFS_CARD_AXI_CLK_SRC] = &gcc_ufs_card_axi_clk_src.clkr,
  3202. [GCC_UFS_CARD_ICE_CORE_CLK] = &gcc_ufs_card_ice_core_clk.clkr,
  3203. [GCC_UFS_CARD_ICE_CORE_CLK_SRC] = &gcc_ufs_card_ice_core_clk_src.clkr,
  3204. [GCC_UFS_CARD_PHY_AUX_CLK] = &gcc_ufs_card_phy_aux_clk.clkr,
  3205. [GCC_UFS_CARD_PHY_AUX_CLK_SRC] = &gcc_ufs_card_phy_aux_clk_src.clkr,
  3206. [GCC_UFS_CARD_RX_SYMBOL_0_CLK] = &gcc_ufs_card_rx_symbol_0_clk.clkr,
  3207. [GCC_UFS_CARD_RX_SYMBOL_1_CLK] = &gcc_ufs_card_rx_symbol_1_clk.clkr,
  3208. [GCC_UFS_CARD_TX_SYMBOL_0_CLK] = &gcc_ufs_card_tx_symbol_0_clk.clkr,
  3209. [GCC_UFS_CARD_UNIPRO_CORE_CLK] = &gcc_ufs_card_unipro_core_clk.clkr,
  3210. [GCC_UFS_CARD_UNIPRO_CORE_CLK_SRC] =
  3211. &gcc_ufs_card_unipro_core_clk_src.clkr,
  3212. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3213. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3214. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3215. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3216. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3217. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3218. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3219. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3220. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3221. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3222. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3223. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] =
  3224. &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3225. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3226. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3227. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3228. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] =
  3229. &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3230. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] =
  3231. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3232. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3233. [GCC_USB30_SEC_MASTER_CLK] = &gcc_usb30_sec_master_clk.clkr,
  3234. [GCC_USB30_SEC_MASTER_CLK_SRC] = &gcc_usb30_sec_master_clk_src.clkr,
  3235. [GCC_USB30_SEC_MOCK_UTMI_CLK] = &gcc_usb30_sec_mock_utmi_clk.clkr,
  3236. [GCC_USB30_SEC_MOCK_UTMI_CLK_SRC] =
  3237. &gcc_usb30_sec_mock_utmi_clk_src.clkr,
  3238. [GCC_USB30_SEC_MOCK_UTMI_POSTDIV_CLK_SRC] =
  3239. &gcc_usb30_sec_mock_utmi_postdiv_clk_src.clkr,
  3240. [GCC_USB30_SEC_SLEEP_CLK] = &gcc_usb30_sec_sleep_clk.clkr,
  3241. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3242. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3243. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3244. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3245. [GCC_USB3_SEC_CLKREF_EN] = &gcc_usb3_sec_clkref_en.clkr,
  3246. [GCC_USB3_SEC_PHY_AUX_CLK] = &gcc_usb3_sec_phy_aux_clk.clkr,
  3247. [GCC_USB3_SEC_PHY_AUX_CLK_SRC] = &gcc_usb3_sec_phy_aux_clk_src.clkr,
  3248. [GCC_USB3_SEC_PHY_COM_AUX_CLK] = &gcc_usb3_sec_phy_com_aux_clk.clkr,
  3249. [GCC_USB3_SEC_PHY_PIPE_CLK] = &gcc_usb3_sec_phy_pipe_clk.clkr,
  3250. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3251. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  3252. [GCC_VIDEO_XO_CLK] = &gcc_video_xo_clk.clkr,
  3253. [GPLL0] = &gpll0.clkr,
  3254. [GPLL0_OUT_EVEN] = &gpll0_out_even.clkr,
  3255. [GPLL4] = &gpll4.clkr,
  3256. [GPLL9] = &gpll9.clkr,
  3257. };
  3258. static struct gdsc *gcc_sm8250_gdscs[] = {
  3259. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3260. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3261. [PCIE_2_GDSC] = &pcie_2_gdsc,
  3262. [UFS_CARD_GDSC] = &ufs_card_gdsc,
  3263. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3264. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3265. [USB30_SEC_GDSC] = &usb30_sec_gdsc,
  3266. [HLOS1_VOTE_MMNOC_MMU_TBU_HF0_GDSC] =
  3267. &hlos1_vote_mmnoc_mmu_tbu_hf0_gdsc,
  3268. [HLOS1_VOTE_MMNOC_MMU_TBU_HF1_GDSC] =
  3269. &hlos1_vote_mmnoc_mmu_tbu_hf1_gdsc,
  3270. [HLOS1_VOTE_MMNOC_MMU_TBU_SF0_GDSC] =
  3271. &hlos1_vote_mmnoc_mmu_tbu_sf0_gdsc,
  3272. [HLOS1_VOTE_MMNOC_MMU_TBU_SF1_GDSC] =
  3273. &hlos1_vote_mmnoc_mmu_tbu_sf1_gdsc,
  3274. };
  3275. static const struct qcom_reset_map gcc_sm8250_resets[] = {
  3276. [GCC_GPU_BCR] = { 0x71000 },
  3277. [GCC_MMSS_BCR] = { 0xb000 },
  3278. [GCC_NPU_BWMON_BCR] = { 0x73000 },
  3279. [GCC_NPU_BCR] = { 0x4d000 },
  3280. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3281. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
  3282. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
  3283. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3284. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
  3285. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3286. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
  3287. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
  3288. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3289. [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e000 },
  3290. [GCC_PCIE_2_BCR] = { 0x6000 },
  3291. [GCC_PCIE_2_LINK_DOWN_BCR] = { 0x1f014 },
  3292. [GCC_PCIE_2_NOCSR_COM_PHY_BCR] = { 0x1f020 },
  3293. [GCC_PCIE_2_PHY_BCR] = { 0x1f01c },
  3294. [GCC_PCIE_2_PHY_NOCSR_COM_PHY_BCR] = { 0x1f028 },
  3295. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3296. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
  3297. [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
  3298. [GCC_PDM_BCR] = { 0x33000 },
  3299. [GCC_PRNG_BCR] = { 0x34000 },
  3300. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x17000 },
  3301. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3302. [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
  3303. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3304. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3305. [GCC_SDCC2_BCR] = { 0x14000 },
  3306. [GCC_SDCC4_BCR] = { 0x16000 },
  3307. [GCC_TSIF_BCR] = { 0x36000 },
  3308. [GCC_UFS_CARD_BCR] = { 0x75000 },
  3309. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3310. [GCC_USB30_PRIM_BCR] = { 0xf000 },
  3311. [GCC_USB30_SEC_BCR] = { 0x10000 },
  3312. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3313. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3314. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3315. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3316. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3317. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3318. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3319. [GCC_VIDEO_AXI0_CLK_ARES] = { 0xb024, .bit = 2, .udelay = 150 },
  3320. [GCC_VIDEO_AXI1_CLK_ARES] = { 0xb028, .bit = 2, .udelay = 150 },
  3321. };
  3322. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3323. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  3324. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  3325. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  3326. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  3327. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  3328. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  3329. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  3330. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  3331. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3332. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3333. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3334. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3335. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3336. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3337. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  3338. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  3339. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  3340. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  3341. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  3342. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  3343. };
  3344. static const struct regmap_config gcc_sm8250_regmap_config = {
  3345. .reg_bits = 32,
  3346. .reg_stride = 4,
  3347. .val_bits = 32,
  3348. .max_register = 0x9c100,
  3349. .fast_io = true,
  3350. };
  3351. static const struct qcom_cc_desc gcc_sm8250_desc = {
  3352. .config = &gcc_sm8250_regmap_config,
  3353. .clks = gcc_sm8250_clocks,
  3354. .num_clks = ARRAY_SIZE(gcc_sm8250_clocks),
  3355. .resets = gcc_sm8250_resets,
  3356. .num_resets = ARRAY_SIZE(gcc_sm8250_resets),
  3357. .gdscs = gcc_sm8250_gdscs,
  3358. .num_gdscs = ARRAY_SIZE(gcc_sm8250_gdscs),
  3359. };
  3360. static const struct of_device_id gcc_sm8250_match_table[] = {
  3361. { .compatible = "qcom,gcc-sm8250" },
  3362. { }
  3363. };
  3364. MODULE_DEVICE_TABLE(of, gcc_sm8250_match_table);
  3365. static int gcc_sm8250_probe(struct platform_device *pdev)
  3366. {
  3367. struct regmap *regmap;
  3368. int ret;
  3369. regmap = qcom_cc_map(pdev, &gcc_sm8250_desc);
  3370. if (IS_ERR(regmap))
  3371. return PTR_ERR(regmap);
  3372. /*
  3373. * Disable the GPLL0 active input to NPU and GPU
  3374. * via MISC registers.
  3375. */
  3376. regmap_update_bits(regmap, 0x4d110, 0x3, 0x3);
  3377. regmap_update_bits(regmap, 0x71028, 0x3, 0x3);
  3378. /* Keep some clocks always-on */
  3379. qcom_branch_set_clk_en(regmap, 0x0b004); /* GCC_VIDEO_AHB_CLK */
  3380. qcom_branch_set_clk_en(regmap, 0x0b008); /* GCC_CAMERA_AHB_CLK */
  3381. qcom_branch_set_clk_en(regmap, 0x0b00c); /* GCC_DISP_AHB_CLK */
  3382. qcom_branch_set_clk_en(regmap, 0x4818c); /* GCC_CPUSS_DVM_BUS_CLK */
  3383. qcom_branch_set_clk_en(regmap, 0x71004); /* GCC_GPU_CFG_AHB_CLK */
  3384. qcom_branch_set_clk_en(regmap, 0x52000); /* GCC_SYS_NOC_CPUSS_AHB_CLK */
  3385. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3386. ARRAY_SIZE(gcc_dfs_clocks));
  3387. if (ret)
  3388. return ret;
  3389. return qcom_cc_really_probe(&pdev->dev, &gcc_sm8250_desc, regmap);
  3390. }
  3391. static struct platform_driver gcc_sm8250_driver = {
  3392. .probe = gcc_sm8250_probe,
  3393. .driver = {
  3394. .name = "gcc-sm8250",
  3395. .of_match_table = gcc_sm8250_match_table,
  3396. },
  3397. };
  3398. static int __init gcc_sm8250_init(void)
  3399. {
  3400. return platform_driver_register(&gcc_sm8250_driver);
  3401. }
  3402. subsys_initcall(gcc_sm8250_init);
  3403. static void __exit gcc_sm8250_exit(void)
  3404. {
  3405. platform_driver_unregister(&gcc_sm8250_driver);
  3406. }
  3407. module_exit(gcc_sm8250_exit);
  3408. MODULE_DESCRIPTION("QTI GCC SM8250 Driver");
  3409. MODULE_LICENSE("GPL v2");