gcc-sm8450.c 86 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2020-2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2021, Linaro Limited
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/platform_device.h>
  10. #include <linux/regmap.h>
  11. #include <dt-bindings/clock/qcom,gcc-sm8450.h>
  12. #include "clk-alpha-pll.h"
  13. #include "clk-branch.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "clk-regmap-divider.h"
  17. #include "clk-regmap-mux.h"
  18. #include "clk-regmap-phy-mux.h"
  19. #include "gdsc.h"
  20. #include "reset.h"
  21. enum {
  22. P_BI_TCXO,
  23. P_GCC_GPLL0_OUT_EVEN,
  24. P_GCC_GPLL0_OUT_MAIN,
  25. P_GCC_GPLL4_OUT_MAIN,
  26. P_GCC_GPLL9_OUT_MAIN,
  27. P_PCIE_1_PHY_AUX_CLK,
  28. P_SLEEP_CLK,
  29. P_UFS_PHY_RX_SYMBOL_0_CLK,
  30. P_UFS_PHY_RX_SYMBOL_1_CLK,
  31. P_UFS_PHY_TX_SYMBOL_0_CLK,
  32. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  33. };
  34. static struct clk_alpha_pll gcc_gpll0 = {
  35. .offset = 0x0,
  36. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  37. .clkr = {
  38. .enable_reg = 0x62018,
  39. .enable_mask = BIT(0),
  40. .hw.init = &(struct clk_init_data){
  41. .name = "gcc_gpll0",
  42. .parent_data = &(const struct clk_parent_data){
  43. .fw_name = "bi_tcxo",
  44. },
  45. .num_parents = 1,
  46. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  47. },
  48. },
  49. };
  50. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  51. { 0x1, 2 },
  52. { }
  53. };
  54. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  55. .offset = 0x0,
  56. .post_div_shift = 10,
  57. .post_div_table = post_div_table_gcc_gpll0_out_even,
  58. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  59. .width = 4,
  60. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  61. .clkr.hw.init = &(struct clk_init_data){
  62. .name = "gcc_gpll0_out_even",
  63. .parent_hws = (const struct clk_hw*[]) {
  64. &gcc_gpll0.clkr.hw,
  65. },
  66. .num_parents = 1,
  67. .ops = &clk_alpha_pll_postdiv_lucid_evo_ops,
  68. },
  69. };
  70. static struct clk_alpha_pll gcc_gpll4 = {
  71. .offset = 0x4000,
  72. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  73. .clkr = {
  74. .enable_reg = 0x62018,
  75. .enable_mask = BIT(4),
  76. .hw.init = &(struct clk_init_data){
  77. .name = "gcc_gpll4",
  78. .parent_data = &(const struct clk_parent_data){
  79. .fw_name = "bi_tcxo",
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  83. },
  84. },
  85. };
  86. static struct clk_alpha_pll gcc_gpll9 = {
  87. .offset = 0x9000,
  88. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_EVO],
  89. .clkr = {
  90. .enable_reg = 0x62018,
  91. .enable_mask = BIT(9),
  92. .hw.init = &(struct clk_init_data){
  93. .name = "gcc_gpll9",
  94. .parent_data = &(const struct clk_parent_data){
  95. .fw_name = "bi_tcxo",
  96. },
  97. .num_parents = 1,
  98. .ops = &clk_alpha_pll_fixed_lucid_evo_ops,
  99. },
  100. },
  101. };
  102. static const struct parent_map gcc_parent_map_0[] = {
  103. { P_BI_TCXO, 0 },
  104. { P_GCC_GPLL0_OUT_MAIN, 1 },
  105. { P_GCC_GPLL0_OUT_EVEN, 6 },
  106. };
  107. static const struct clk_parent_data gcc_parent_data_0[] = {
  108. { .fw_name = "bi_tcxo" },
  109. { .hw = &gcc_gpll0.clkr.hw },
  110. { .hw = &gcc_gpll0_out_even.clkr.hw },
  111. };
  112. static const struct parent_map gcc_parent_map_1[] = {
  113. { P_BI_TCXO, 0 },
  114. { P_GCC_GPLL0_OUT_MAIN, 1 },
  115. { P_SLEEP_CLK, 5 },
  116. { P_GCC_GPLL0_OUT_EVEN, 6 },
  117. };
  118. static const struct clk_parent_data gcc_parent_data_1[] = {
  119. { .fw_name = "bi_tcxo" },
  120. { .hw = &gcc_gpll0.clkr.hw },
  121. { .fw_name = "sleep_clk" },
  122. { .hw = &gcc_gpll0_out_even.clkr.hw },
  123. };
  124. static const struct parent_map gcc_parent_map_2[] = {
  125. { P_BI_TCXO, 0 },
  126. { P_SLEEP_CLK, 5 },
  127. };
  128. static const struct clk_parent_data gcc_parent_data_2[] = {
  129. { .fw_name = "bi_tcxo" },
  130. { .fw_name = "sleep_clk" },
  131. };
  132. static const struct parent_map gcc_parent_map_3[] = {
  133. { P_BI_TCXO, 0 },
  134. };
  135. static const struct clk_parent_data gcc_parent_data_3[] = {
  136. { .fw_name = "bi_tcxo" },
  137. };
  138. static const struct parent_map gcc_parent_map_5[] = {
  139. { P_PCIE_1_PHY_AUX_CLK, 0 },
  140. { P_BI_TCXO, 2 },
  141. };
  142. static const struct clk_parent_data gcc_parent_data_5[] = {
  143. { .fw_name = "pcie_1_phy_aux_clk" },
  144. { .fw_name = "bi_tcxo" },
  145. };
  146. static const struct parent_map gcc_parent_map_7[] = {
  147. { P_BI_TCXO, 0 },
  148. { P_GCC_GPLL0_OUT_MAIN, 1 },
  149. { P_GCC_GPLL9_OUT_MAIN, 2 },
  150. { P_GCC_GPLL4_OUT_MAIN, 5 },
  151. { P_GCC_GPLL0_OUT_EVEN, 6 },
  152. };
  153. static const struct clk_parent_data gcc_parent_data_7[] = {
  154. { .fw_name = "bi_tcxo" },
  155. { .hw = &gcc_gpll0.clkr.hw },
  156. { .hw = &gcc_gpll9.clkr.hw },
  157. { .hw = &gcc_gpll4.clkr.hw },
  158. { .hw = &gcc_gpll0_out_even.clkr.hw },
  159. };
  160. static const struct parent_map gcc_parent_map_8[] = {
  161. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  162. { P_BI_TCXO, 2 },
  163. };
  164. static const struct clk_parent_data gcc_parent_data_8[] = {
  165. { .fw_name = "ufs_phy_rx_symbol_0_clk" },
  166. { .fw_name = "bi_tcxo" },
  167. };
  168. static const struct parent_map gcc_parent_map_9[] = {
  169. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  170. { P_BI_TCXO, 2 },
  171. };
  172. static const struct clk_parent_data gcc_parent_data_9[] = {
  173. { .fw_name = "ufs_phy_rx_symbol_1_clk" },
  174. { .fw_name = "bi_tcxo" },
  175. };
  176. static const struct parent_map gcc_parent_map_10[] = {
  177. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  178. { P_BI_TCXO, 2 },
  179. };
  180. static const struct clk_parent_data gcc_parent_data_10[] = {
  181. { .fw_name = "ufs_phy_tx_symbol_0_clk" },
  182. { .fw_name = "bi_tcxo" },
  183. };
  184. static const struct parent_map gcc_parent_map_11[] = {
  185. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  186. { P_BI_TCXO, 2 },
  187. };
  188. static const struct clk_parent_data gcc_parent_data_11[] = {
  189. { .fw_name = "usb3_phy_wrapper_gcc_usb30_pipe_clk" },
  190. { .fw_name = "bi_tcxo" },
  191. };
  192. static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
  193. .reg = 0x7b060,
  194. .clkr = {
  195. .hw.init = &(struct clk_init_data){
  196. .name = "gcc_pcie_0_pipe_clk_src",
  197. .parent_data = &(const struct clk_parent_data){
  198. .fw_name = "pcie_0_pipe_clk",
  199. },
  200. .num_parents = 1,
  201. .ops = &clk_regmap_phy_mux_ops,
  202. },
  203. },
  204. };
  205. static struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = {
  206. .reg = 0x9d080,
  207. .shift = 0,
  208. .width = 2,
  209. .parent_map = gcc_parent_map_5,
  210. .clkr = {
  211. .hw.init = &(struct clk_init_data){
  212. .name = "gcc_pcie_1_phy_aux_clk_src",
  213. .parent_data = gcc_parent_data_5,
  214. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  215. .ops = &clk_regmap_mux_closest_ops,
  216. },
  217. },
  218. };
  219. static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
  220. .reg = 0x9d064,
  221. .clkr = {
  222. .hw.init = &(struct clk_init_data){
  223. .name = "gcc_pcie_1_pipe_clk_src",
  224. .parent_data = &(const struct clk_parent_data){
  225. .fw_name = "pcie_1_pipe_clk",
  226. },
  227. .num_parents = 1,
  228. .ops = &clk_regmap_phy_mux_ops,
  229. },
  230. },
  231. };
  232. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  233. .reg = 0x87060,
  234. .shift = 0,
  235. .width = 2,
  236. .parent_map = gcc_parent_map_8,
  237. .clkr = {
  238. .hw.init = &(struct clk_init_data){
  239. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  240. .parent_data = gcc_parent_data_8,
  241. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  242. .ops = &clk_regmap_mux_closest_ops,
  243. },
  244. },
  245. };
  246. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  247. .reg = 0x870d0,
  248. .shift = 0,
  249. .width = 2,
  250. .parent_map = gcc_parent_map_9,
  251. .clkr = {
  252. .hw.init = &(struct clk_init_data){
  253. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  254. .parent_data = gcc_parent_data_9,
  255. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  256. .ops = &clk_regmap_mux_closest_ops,
  257. },
  258. },
  259. };
  260. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  261. .reg = 0x87050,
  262. .shift = 0,
  263. .width = 2,
  264. .parent_map = gcc_parent_map_10,
  265. .clkr = {
  266. .hw.init = &(struct clk_init_data){
  267. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  268. .parent_data = gcc_parent_data_10,
  269. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  270. .ops = &clk_regmap_mux_closest_ops,
  271. },
  272. },
  273. };
  274. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  275. .reg = 0x49068,
  276. .shift = 0,
  277. .width = 2,
  278. .parent_map = gcc_parent_map_11,
  279. .clkr = {
  280. .hw.init = &(struct clk_init_data){
  281. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  282. .parent_data = gcc_parent_data_11,
  283. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  284. .ops = &clk_regmap_mux_closest_ops,
  285. },
  286. },
  287. };
  288. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  289. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  290. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  291. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  292. { }
  293. };
  294. static struct clk_rcg2 gcc_gp1_clk_src = {
  295. .cmd_rcgr = 0x74004,
  296. .mnd_width = 8,
  297. .hid_width = 5,
  298. .parent_map = gcc_parent_map_1,
  299. .freq_tbl = ftbl_gcc_gp1_clk_src,
  300. .hw_clk_ctrl = true,
  301. .clkr.hw.init = &(struct clk_init_data){
  302. .name = "gcc_gp1_clk_src",
  303. .parent_data = gcc_parent_data_1,
  304. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  305. .flags = CLK_SET_RATE_PARENT,
  306. .ops = &clk_rcg2_ops,
  307. },
  308. };
  309. static struct clk_rcg2 gcc_gp2_clk_src = {
  310. .cmd_rcgr = 0x75004,
  311. .mnd_width = 8,
  312. .hid_width = 5,
  313. .parent_map = gcc_parent_map_1,
  314. .freq_tbl = ftbl_gcc_gp1_clk_src,
  315. .hw_clk_ctrl = true,
  316. .clkr.hw.init = &(struct clk_init_data){
  317. .name = "gcc_gp2_clk_src",
  318. .parent_data = gcc_parent_data_1,
  319. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  320. .flags = CLK_SET_RATE_PARENT,
  321. .ops = &clk_rcg2_ops,
  322. },
  323. };
  324. static struct clk_rcg2 gcc_gp3_clk_src = {
  325. .cmd_rcgr = 0x76004,
  326. .mnd_width = 8,
  327. .hid_width = 5,
  328. .parent_map = gcc_parent_map_1,
  329. .freq_tbl = ftbl_gcc_gp1_clk_src,
  330. .hw_clk_ctrl = true,
  331. .clkr.hw.init = &(struct clk_init_data){
  332. .name = "gcc_gp3_clk_src",
  333. .parent_data = gcc_parent_data_1,
  334. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  335. .flags = CLK_SET_RATE_PARENT,
  336. .ops = &clk_rcg2_ops,
  337. },
  338. };
  339. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  340. F(19200000, P_BI_TCXO, 1, 0, 0),
  341. { }
  342. };
  343. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  344. .cmd_rcgr = 0x7b064,
  345. .mnd_width = 16,
  346. .hid_width = 5,
  347. .parent_map = gcc_parent_map_2,
  348. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  349. .hw_clk_ctrl = true,
  350. .clkr.hw.init = &(struct clk_init_data){
  351. .name = "gcc_pcie_0_aux_clk_src",
  352. .parent_data = gcc_parent_data_2,
  353. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  354. .flags = CLK_SET_RATE_PARENT,
  355. .ops = &clk_rcg2_ops,
  356. },
  357. };
  358. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  359. F(19200000, P_BI_TCXO, 1, 0, 0),
  360. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  361. { }
  362. };
  363. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  364. .cmd_rcgr = 0x7b048,
  365. .mnd_width = 0,
  366. .hid_width = 5,
  367. .parent_map = gcc_parent_map_0,
  368. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  369. .hw_clk_ctrl = true,
  370. .clkr.hw.init = &(struct clk_init_data){
  371. .name = "gcc_pcie_0_phy_rchng_clk_src",
  372. .parent_data = gcc_parent_data_0,
  373. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  374. .flags = CLK_SET_RATE_PARENT,
  375. .ops = &clk_rcg2_ops,
  376. },
  377. };
  378. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  379. .cmd_rcgr = 0x9d068,
  380. .mnd_width = 16,
  381. .hid_width = 5,
  382. .parent_map = gcc_parent_map_2,
  383. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  384. .hw_clk_ctrl = true,
  385. .clkr.hw.init = &(struct clk_init_data){
  386. .name = "gcc_pcie_1_aux_clk_src",
  387. .parent_data = gcc_parent_data_2,
  388. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  389. .flags = CLK_SET_RATE_PARENT,
  390. .ops = &clk_rcg2_ops,
  391. },
  392. };
  393. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  394. .cmd_rcgr = 0x9d04c,
  395. .mnd_width = 0,
  396. .hid_width = 5,
  397. .parent_map = gcc_parent_map_0,
  398. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  399. .hw_clk_ctrl = true,
  400. .clkr.hw.init = &(struct clk_init_data){
  401. .name = "gcc_pcie_1_phy_rchng_clk_src",
  402. .parent_data = gcc_parent_data_0,
  403. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  404. .flags = CLK_SET_RATE_PARENT,
  405. .ops = &clk_rcg2_ops,
  406. },
  407. };
  408. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  409. F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
  410. { }
  411. };
  412. static struct clk_rcg2 gcc_pdm2_clk_src = {
  413. .cmd_rcgr = 0x43010,
  414. .mnd_width = 0,
  415. .hid_width = 5,
  416. .parent_map = gcc_parent_map_0,
  417. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  418. .hw_clk_ctrl = true,
  419. .clkr.hw.init = &(struct clk_init_data){
  420. .name = "gcc_pdm2_clk_src",
  421. .parent_data = gcc_parent_data_0,
  422. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  423. .flags = CLK_SET_RATE_PARENT,
  424. .ops = &clk_rcg2_ops,
  425. },
  426. };
  427. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s0_clk_src[] = {
  428. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  429. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  430. F(19200000, P_BI_TCXO, 1, 0, 0),
  431. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  432. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  433. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  434. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  435. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  436. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  437. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  438. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  439. { }
  440. };
  441. static struct clk_init_data gcc_qupv3_wrap0_s0_clk_src_init = {
  442. .name = "gcc_qupv3_wrap0_s0_clk_src",
  443. .parent_data = gcc_parent_data_0,
  444. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  445. .flags = CLK_SET_RATE_PARENT,
  446. .ops = &clk_rcg2_ops,
  447. };
  448. static struct clk_rcg2 gcc_qupv3_wrap0_s0_clk_src = {
  449. .cmd_rcgr = 0x27014,
  450. .mnd_width = 16,
  451. .hid_width = 5,
  452. .parent_map = gcc_parent_map_0,
  453. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  454. .hw_clk_ctrl = true,
  455. .clkr.hw.init = &gcc_qupv3_wrap0_s0_clk_src_init,
  456. };
  457. static struct clk_init_data gcc_qupv3_wrap0_s1_clk_src_init = {
  458. .name = "gcc_qupv3_wrap0_s1_clk_src",
  459. .parent_data = gcc_parent_data_0,
  460. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  461. .flags = CLK_SET_RATE_PARENT,
  462. .ops = &clk_rcg2_ops,
  463. };
  464. static struct clk_rcg2 gcc_qupv3_wrap0_s1_clk_src = {
  465. .cmd_rcgr = 0x27148,
  466. .mnd_width = 16,
  467. .hid_width = 5,
  468. .parent_map = gcc_parent_map_0,
  469. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  470. .hw_clk_ctrl = true,
  471. .clkr.hw.init = &gcc_qupv3_wrap0_s1_clk_src_init,
  472. };
  473. static struct clk_init_data gcc_qupv3_wrap0_s2_clk_src_init = {
  474. .name = "gcc_qupv3_wrap0_s2_clk_src",
  475. .parent_data = gcc_parent_data_0,
  476. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  477. .flags = CLK_SET_RATE_PARENT,
  478. .ops = &clk_rcg2_ops,
  479. };
  480. static struct clk_rcg2 gcc_qupv3_wrap0_s2_clk_src = {
  481. .cmd_rcgr = 0x2727c,
  482. .mnd_width = 16,
  483. .hid_width = 5,
  484. .parent_map = gcc_parent_map_0,
  485. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  486. .hw_clk_ctrl = true,
  487. .clkr.hw.init = &gcc_qupv3_wrap0_s2_clk_src_init,
  488. };
  489. static struct clk_init_data gcc_qupv3_wrap0_s3_clk_src_init = {
  490. .name = "gcc_qupv3_wrap0_s3_clk_src",
  491. .parent_data = gcc_parent_data_0,
  492. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  493. .flags = CLK_SET_RATE_PARENT,
  494. .ops = &clk_rcg2_ops,
  495. };
  496. static struct clk_rcg2 gcc_qupv3_wrap0_s3_clk_src = {
  497. .cmd_rcgr = 0x273b0,
  498. .mnd_width = 16,
  499. .hid_width = 5,
  500. .parent_map = gcc_parent_map_0,
  501. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  502. .hw_clk_ctrl = true,
  503. .clkr.hw.init = &gcc_qupv3_wrap0_s3_clk_src_init,
  504. };
  505. static struct clk_init_data gcc_qupv3_wrap0_s4_clk_src_init = {
  506. .name = "gcc_qupv3_wrap0_s4_clk_src",
  507. .parent_data = gcc_parent_data_0,
  508. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  509. .flags = CLK_SET_RATE_PARENT,
  510. .ops = &clk_rcg2_ops,
  511. };
  512. static struct clk_rcg2 gcc_qupv3_wrap0_s4_clk_src = {
  513. .cmd_rcgr = 0x274e4,
  514. .mnd_width = 16,
  515. .hid_width = 5,
  516. .parent_map = gcc_parent_map_0,
  517. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  518. .hw_clk_ctrl = true,
  519. .clkr.hw.init = &gcc_qupv3_wrap0_s4_clk_src_init,
  520. };
  521. static const struct freq_tbl ftbl_gcc_qupv3_wrap0_s5_clk_src[] = {
  522. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  523. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  524. F(19200000, P_BI_TCXO, 1, 0, 0),
  525. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  526. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  527. F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
  528. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  529. F(50000000, P_GCC_GPLL0_OUT_MAIN, 12, 0, 0),
  530. { }
  531. };
  532. static struct clk_init_data gcc_qupv3_wrap0_s5_clk_src_init = {
  533. .name = "gcc_qupv3_wrap0_s5_clk_src",
  534. .parent_data = gcc_parent_data_0,
  535. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  536. .flags = CLK_SET_RATE_PARENT,
  537. .ops = &clk_rcg2_ops,
  538. };
  539. static struct clk_rcg2 gcc_qupv3_wrap0_s5_clk_src = {
  540. .cmd_rcgr = 0x27618,
  541. .mnd_width = 16,
  542. .hid_width = 5,
  543. .parent_map = gcc_parent_map_0,
  544. .freq_tbl = ftbl_gcc_qupv3_wrap0_s5_clk_src,
  545. .hw_clk_ctrl = true,
  546. .clkr.hw.init = &gcc_qupv3_wrap0_s5_clk_src_init,
  547. };
  548. static struct clk_init_data gcc_qupv3_wrap0_s6_clk_src_init = {
  549. .name = "gcc_qupv3_wrap0_s6_clk_src",
  550. .parent_data = gcc_parent_data_0,
  551. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  552. .flags = CLK_SET_RATE_PARENT,
  553. .ops = &clk_rcg2_ops,
  554. };
  555. static struct clk_rcg2 gcc_qupv3_wrap0_s6_clk_src = {
  556. .cmd_rcgr = 0x2774c,
  557. .mnd_width = 16,
  558. .hid_width = 5,
  559. .parent_map = gcc_parent_map_0,
  560. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  561. .hw_clk_ctrl = true,
  562. .clkr.hw.init = &gcc_qupv3_wrap0_s6_clk_src_init,
  563. };
  564. static struct clk_init_data gcc_qupv3_wrap0_s7_clk_src_init = {
  565. .name = "gcc_qupv3_wrap0_s7_clk_src",
  566. .parent_data = gcc_parent_data_0,
  567. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  568. .flags = CLK_SET_RATE_PARENT,
  569. .ops = &clk_rcg2_ops,
  570. };
  571. static struct clk_rcg2 gcc_qupv3_wrap0_s7_clk_src = {
  572. .cmd_rcgr = 0x27880,
  573. .mnd_width = 16,
  574. .hid_width = 5,
  575. .parent_map = gcc_parent_map_0,
  576. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  577. .hw_clk_ctrl = true,
  578. .clkr.hw.init = &gcc_qupv3_wrap0_s7_clk_src_init,
  579. };
  580. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = {
  581. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  582. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  583. F(19200000, P_BI_TCXO, 1, 0, 0),
  584. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  585. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  586. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  587. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  588. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  589. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  590. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  591. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  592. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  593. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  594. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  595. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  596. { }
  597. };
  598. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  599. .name = "gcc_qupv3_wrap1_s0_clk_src",
  600. .parent_data = gcc_parent_data_0,
  601. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  602. .flags = CLK_SET_RATE_PARENT,
  603. .ops = &clk_rcg2_ops,
  604. };
  605. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  606. .cmd_rcgr = 0x28014,
  607. .mnd_width = 16,
  608. .hid_width = 5,
  609. .parent_map = gcc_parent_map_0,
  610. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  611. .hw_clk_ctrl = true,
  612. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  613. };
  614. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  615. .name = "gcc_qupv3_wrap1_s1_clk_src",
  616. .parent_data = gcc_parent_data_0,
  617. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  618. .flags = CLK_SET_RATE_PARENT,
  619. .ops = &clk_rcg2_ops,
  620. };
  621. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  622. .cmd_rcgr = 0x28148,
  623. .mnd_width = 16,
  624. .hid_width = 5,
  625. .parent_map = gcc_parent_map_0,
  626. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  627. .hw_clk_ctrl = true,
  628. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  629. };
  630. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  631. .name = "gcc_qupv3_wrap1_s2_clk_src",
  632. .parent_data = gcc_parent_data_0,
  633. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  634. .flags = CLK_SET_RATE_PARENT,
  635. .ops = &clk_rcg2_ops,
  636. };
  637. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  638. .cmd_rcgr = 0x2827c,
  639. .mnd_width = 16,
  640. .hid_width = 5,
  641. .parent_map = gcc_parent_map_0,
  642. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  643. .hw_clk_ctrl = true,
  644. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  645. };
  646. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  647. .name = "gcc_qupv3_wrap1_s3_clk_src",
  648. .parent_data = gcc_parent_data_0,
  649. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  650. .flags = CLK_SET_RATE_PARENT,
  651. .ops = &clk_rcg2_ops,
  652. };
  653. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  654. .cmd_rcgr = 0x283b0,
  655. .mnd_width = 16,
  656. .hid_width = 5,
  657. .parent_map = gcc_parent_map_0,
  658. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  659. .hw_clk_ctrl = true,
  660. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  661. };
  662. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  663. .name = "gcc_qupv3_wrap1_s4_clk_src",
  664. .parent_data = gcc_parent_data_0,
  665. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  666. .flags = CLK_SET_RATE_PARENT,
  667. .ops = &clk_rcg2_ops,
  668. };
  669. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  670. .cmd_rcgr = 0x284e4,
  671. .mnd_width = 16,
  672. .hid_width = 5,
  673. .parent_map = gcc_parent_map_0,
  674. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  675. .hw_clk_ctrl = true,
  676. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  677. };
  678. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  679. .name = "gcc_qupv3_wrap1_s5_clk_src",
  680. .parent_data = gcc_parent_data_0,
  681. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  682. .flags = CLK_SET_RATE_PARENT,
  683. .ops = &clk_rcg2_ops,
  684. };
  685. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  686. .cmd_rcgr = 0x28618,
  687. .mnd_width = 16,
  688. .hid_width = 5,
  689. .parent_map = gcc_parent_map_0,
  690. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  691. .hw_clk_ctrl = true,
  692. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  693. };
  694. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  695. .name = "gcc_qupv3_wrap1_s6_clk_src",
  696. .parent_data = gcc_parent_data_0,
  697. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  698. .flags = CLK_SET_RATE_PARENT,
  699. .ops = &clk_rcg2_ops,
  700. };
  701. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  702. .cmd_rcgr = 0x2874c,
  703. .mnd_width = 16,
  704. .hid_width = 5,
  705. .parent_map = gcc_parent_map_0,
  706. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  707. .hw_clk_ctrl = true,
  708. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  709. };
  710. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  711. .name = "gcc_qupv3_wrap2_s0_clk_src",
  712. .parent_data = gcc_parent_data_0,
  713. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  714. .flags = CLK_SET_RATE_PARENT,
  715. .ops = &clk_rcg2_ops,
  716. };
  717. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  718. .cmd_rcgr = 0x2e014,
  719. .mnd_width = 16,
  720. .hid_width = 5,
  721. .parent_map = gcc_parent_map_0,
  722. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  723. .hw_clk_ctrl = true,
  724. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  725. };
  726. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  727. .name = "gcc_qupv3_wrap2_s1_clk_src",
  728. .parent_data = gcc_parent_data_0,
  729. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  730. .flags = CLK_SET_RATE_PARENT,
  731. .ops = &clk_rcg2_ops,
  732. };
  733. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  734. .cmd_rcgr = 0x2e148,
  735. .mnd_width = 16,
  736. .hid_width = 5,
  737. .parent_map = gcc_parent_map_0,
  738. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  739. .hw_clk_ctrl = true,
  740. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  741. };
  742. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  743. .name = "gcc_qupv3_wrap2_s2_clk_src",
  744. .parent_data = gcc_parent_data_0,
  745. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  746. .flags = CLK_SET_RATE_PARENT,
  747. .ops = &clk_rcg2_ops,
  748. };
  749. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  750. .cmd_rcgr = 0x2e27c,
  751. .mnd_width = 16,
  752. .hid_width = 5,
  753. .parent_map = gcc_parent_map_0,
  754. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  755. .hw_clk_ctrl = true,
  756. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  757. };
  758. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  759. .name = "gcc_qupv3_wrap2_s3_clk_src",
  760. .parent_data = gcc_parent_data_0,
  761. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  762. .flags = CLK_SET_RATE_PARENT,
  763. .ops = &clk_rcg2_ops,
  764. };
  765. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  766. .cmd_rcgr = 0x2e3b0,
  767. .mnd_width = 16,
  768. .hid_width = 5,
  769. .parent_map = gcc_parent_map_0,
  770. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  771. .hw_clk_ctrl = true,
  772. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  773. };
  774. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  775. .name = "gcc_qupv3_wrap2_s4_clk_src",
  776. .parent_data = gcc_parent_data_0,
  777. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  778. .flags = CLK_SET_RATE_PARENT,
  779. .ops = &clk_rcg2_ops,
  780. };
  781. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  782. .cmd_rcgr = 0x2e4e4,
  783. .mnd_width = 16,
  784. .hid_width = 5,
  785. .parent_map = gcc_parent_map_0,
  786. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  787. .hw_clk_ctrl = true,
  788. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  789. };
  790. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  791. .name = "gcc_qupv3_wrap2_s5_clk_src",
  792. .parent_data = gcc_parent_data_0,
  793. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  794. .flags = CLK_SET_RATE_PARENT,
  795. .ops = &clk_rcg2_ops,
  796. };
  797. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  798. .cmd_rcgr = 0x2e618,
  799. .mnd_width = 16,
  800. .hid_width = 5,
  801. .parent_map = gcc_parent_map_0,
  802. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  803. .hw_clk_ctrl = true,
  804. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  805. };
  806. static struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
  807. .name = "gcc_qupv3_wrap2_s6_clk_src",
  808. .parent_data = gcc_parent_data_0,
  809. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  810. .flags = CLK_SET_RATE_PARENT,
  811. .ops = &clk_rcg2_ops,
  812. };
  813. static struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
  814. .cmd_rcgr = 0x2e74c,
  815. .mnd_width = 16,
  816. .hid_width = 5,
  817. .parent_map = gcc_parent_map_0,
  818. .freq_tbl = ftbl_gcc_qupv3_wrap0_s0_clk_src,
  819. .hw_clk_ctrl = true,
  820. .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
  821. };
  822. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  823. F(400000, P_BI_TCXO, 12, 1, 4),
  824. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  825. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  826. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  827. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  828. { }
  829. };
  830. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  831. .cmd_rcgr = 0x24014,
  832. .mnd_width = 8,
  833. .hid_width = 5,
  834. .parent_map = gcc_parent_map_7,
  835. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  836. .hw_clk_ctrl = true,
  837. .clkr.hw.init = &(struct clk_init_data){
  838. .name = "gcc_sdcc2_apps_clk_src",
  839. .parent_data = gcc_parent_data_7,
  840. .num_parents = ARRAY_SIZE(gcc_parent_data_7),
  841. .flags = CLK_SET_RATE_PARENT,
  842. .ops = &clk_rcg2_floor_ops,
  843. },
  844. };
  845. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  846. F(400000, P_BI_TCXO, 12, 1, 4),
  847. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  848. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  849. { }
  850. };
  851. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  852. .cmd_rcgr = 0x26014,
  853. .mnd_width = 8,
  854. .hid_width = 5,
  855. .parent_map = gcc_parent_map_0,
  856. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  857. .hw_clk_ctrl = true,
  858. .clkr.hw.init = &(struct clk_init_data){
  859. .name = "gcc_sdcc4_apps_clk_src",
  860. .parent_data = gcc_parent_data_0,
  861. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  862. .flags = CLK_SET_RATE_PARENT,
  863. .ops = &clk_rcg2_floor_ops,
  864. },
  865. };
  866. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  867. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  868. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  869. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  870. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  871. { }
  872. };
  873. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  874. .cmd_rcgr = 0x8702c,
  875. .mnd_width = 8,
  876. .hid_width = 5,
  877. .parent_map = gcc_parent_map_0,
  878. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  879. .hw_clk_ctrl = true,
  880. .clkr.hw.init = &(struct clk_init_data){
  881. .name = "gcc_ufs_phy_axi_clk_src",
  882. .parent_data = gcc_parent_data_0,
  883. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  884. .flags = CLK_SET_RATE_PARENT,
  885. .ops = &clk_rcg2_ops,
  886. },
  887. };
  888. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  889. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  890. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  891. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  892. { }
  893. };
  894. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  895. .cmd_rcgr = 0x87074,
  896. .mnd_width = 0,
  897. .hid_width = 5,
  898. .parent_map = gcc_parent_map_0,
  899. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  900. .hw_clk_ctrl = true,
  901. .clkr.hw.init = &(struct clk_init_data){
  902. .name = "gcc_ufs_phy_ice_core_clk_src",
  903. .parent_data = gcc_parent_data_0,
  904. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  905. .flags = CLK_SET_RATE_PARENT,
  906. .ops = &clk_rcg2_ops,
  907. },
  908. };
  909. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  910. F(9600000, P_BI_TCXO, 2, 0, 0),
  911. F(19200000, P_BI_TCXO, 1, 0, 0),
  912. { }
  913. };
  914. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  915. .cmd_rcgr = 0x870a8,
  916. .mnd_width = 0,
  917. .hid_width = 5,
  918. .parent_map = gcc_parent_map_3,
  919. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  920. .hw_clk_ctrl = true,
  921. .clkr.hw.init = &(struct clk_init_data){
  922. .name = "gcc_ufs_phy_phy_aux_clk_src",
  923. .parent_data = gcc_parent_data_3,
  924. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  925. .flags = CLK_SET_RATE_PARENT,
  926. .ops = &clk_rcg2_ops,
  927. },
  928. };
  929. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  930. .cmd_rcgr = 0x8708c,
  931. .mnd_width = 0,
  932. .hid_width = 5,
  933. .parent_map = gcc_parent_map_0,
  934. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  935. .hw_clk_ctrl = true,
  936. .clkr.hw.init = &(struct clk_init_data){
  937. .name = "gcc_ufs_phy_unipro_core_clk_src",
  938. .parent_data = gcc_parent_data_0,
  939. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  940. .flags = CLK_SET_RATE_PARENT,
  941. .ops = &clk_rcg2_ops,
  942. },
  943. };
  944. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  945. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  946. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  947. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  948. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  949. { }
  950. };
  951. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  952. .cmd_rcgr = 0x49028,
  953. .mnd_width = 8,
  954. .hid_width = 5,
  955. .parent_map = gcc_parent_map_0,
  956. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  957. .hw_clk_ctrl = true,
  958. .clkr.hw.init = &(struct clk_init_data){
  959. .name = "gcc_usb30_prim_master_clk_src",
  960. .parent_data = gcc_parent_data_0,
  961. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  962. .flags = CLK_SET_RATE_PARENT,
  963. .ops = &clk_rcg2_ops,
  964. },
  965. };
  966. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  967. .cmd_rcgr = 0x49040,
  968. .mnd_width = 0,
  969. .hid_width = 5,
  970. .parent_map = gcc_parent_map_0,
  971. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  972. .hw_clk_ctrl = true,
  973. .clkr.hw.init = &(struct clk_init_data){
  974. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  975. .parent_data = gcc_parent_data_0,
  976. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  977. .flags = CLK_SET_RATE_PARENT,
  978. .ops = &clk_rcg2_ops,
  979. },
  980. };
  981. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  982. .cmd_rcgr = 0x4906c,
  983. .mnd_width = 0,
  984. .hid_width = 5,
  985. .parent_map = gcc_parent_map_2,
  986. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  987. .hw_clk_ctrl = true,
  988. .clkr.hw.init = &(struct clk_init_data){
  989. .name = "gcc_usb3_prim_phy_aux_clk_src",
  990. .parent_data = gcc_parent_data_2,
  991. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  992. .flags = CLK_SET_RATE_PARENT,
  993. .ops = &clk_rcg2_ops,
  994. },
  995. };
  996. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  997. .reg = 0x49058,
  998. .shift = 0,
  999. .width = 4,
  1000. .clkr.hw.init = &(struct clk_init_data) {
  1001. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1002. .parent_hws = (const struct clk_hw*[]) {
  1003. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  1004. },
  1005. .num_parents = 1,
  1006. .flags = CLK_SET_RATE_PARENT,
  1007. .ops = &clk_regmap_div_ro_ops,
  1008. },
  1009. };
  1010. static struct clk_branch gcc_aggre_noc_pcie_0_axi_clk = {
  1011. .halt_reg = 0x7b08c,
  1012. .halt_check = BRANCH_HALT_SKIP,
  1013. .hwcg_reg = 0x7b08c,
  1014. .hwcg_bit = 1,
  1015. .clkr = {
  1016. .enable_reg = 0x62000,
  1017. .enable_mask = BIT(12),
  1018. .hw.init = &(struct clk_init_data){
  1019. .name = "gcc_aggre_noc_pcie_0_axi_clk",
  1020. .ops = &clk_branch2_ops,
  1021. },
  1022. },
  1023. };
  1024. static struct clk_branch gcc_aggre_noc_pcie_1_axi_clk = {
  1025. .halt_reg = 0x9d098,
  1026. .halt_check = BRANCH_HALT_SKIP,
  1027. .hwcg_reg = 0x9d098,
  1028. .hwcg_bit = 1,
  1029. .clkr = {
  1030. .enable_reg = 0x62000,
  1031. .enable_mask = BIT(11),
  1032. .hw.init = &(struct clk_init_data){
  1033. .name = "gcc_aggre_noc_pcie_1_axi_clk",
  1034. .ops = &clk_branch2_ops,
  1035. },
  1036. },
  1037. };
  1038. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1039. .halt_reg = 0x870d4,
  1040. .halt_check = BRANCH_HALT_VOTED,
  1041. .hwcg_reg = 0x870d4,
  1042. .hwcg_bit = 1,
  1043. .clkr = {
  1044. .enable_reg = 0x870d4,
  1045. .enable_mask = BIT(0),
  1046. .hw.init = &(struct clk_init_data){
  1047. .name = "gcc_aggre_ufs_phy_axi_clk",
  1048. .parent_hws = (const struct clk_hw*[]) {
  1049. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1050. },
  1051. .num_parents = 1,
  1052. .flags = CLK_SET_RATE_PARENT,
  1053. .ops = &clk_branch2_ops,
  1054. },
  1055. },
  1056. };
  1057. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  1058. .halt_reg = 0x870d4,
  1059. .halt_check = BRANCH_HALT_VOTED,
  1060. .hwcg_reg = 0x870d4,
  1061. .hwcg_bit = 1,
  1062. .clkr = {
  1063. .enable_reg = 0x870d4,
  1064. .enable_mask = BIT(1),
  1065. .hw.init = &(struct clk_init_data){
  1066. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  1067. .parent_hws = (const struct clk_hw*[]) {
  1068. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1069. },
  1070. .num_parents = 1,
  1071. .flags = CLK_SET_RATE_PARENT,
  1072. .ops = &clk_branch2_ops,
  1073. },
  1074. },
  1075. };
  1076. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1077. .halt_reg = 0x49088,
  1078. .halt_check = BRANCH_HALT_VOTED,
  1079. .hwcg_reg = 0x49088,
  1080. .hwcg_bit = 1,
  1081. .clkr = {
  1082. .enable_reg = 0x49088,
  1083. .enable_mask = BIT(0),
  1084. .hw.init = &(struct clk_init_data){
  1085. .name = "gcc_aggre_usb3_prim_axi_clk",
  1086. .parent_hws = (const struct clk_hw*[]) {
  1087. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1088. },
  1089. .num_parents = 1,
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_branch2_ops,
  1092. },
  1093. },
  1094. };
  1095. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1096. .halt_reg = 0x48004,
  1097. .halt_check = BRANCH_HALT_VOTED,
  1098. .hwcg_reg = 0x48004,
  1099. .hwcg_bit = 1,
  1100. .clkr = {
  1101. .enable_reg = 0x62000,
  1102. .enable_mask = BIT(10),
  1103. .hw.init = &(struct clk_init_data){
  1104. .name = "gcc_boot_rom_ahb_clk",
  1105. .ops = &clk_branch2_ops,
  1106. },
  1107. },
  1108. };
  1109. static struct clk_branch gcc_camera_hf_axi_clk = {
  1110. .halt_reg = 0x36010,
  1111. .halt_check = BRANCH_HALT_SKIP,
  1112. .hwcg_reg = 0x36010,
  1113. .hwcg_bit = 1,
  1114. .clkr = {
  1115. .enable_reg = 0x36010,
  1116. .enable_mask = BIT(0),
  1117. .hw.init = &(struct clk_init_data){
  1118. .name = "gcc_camera_hf_axi_clk",
  1119. .ops = &clk_branch2_ops,
  1120. },
  1121. },
  1122. };
  1123. static struct clk_branch gcc_camera_sf_axi_clk = {
  1124. .halt_reg = 0x36018,
  1125. .halt_check = BRANCH_HALT_SKIP,
  1126. .hwcg_reg = 0x36018,
  1127. .hwcg_bit = 1,
  1128. .clkr = {
  1129. .enable_reg = 0x36018,
  1130. .enable_mask = BIT(0),
  1131. .hw.init = &(struct clk_init_data){
  1132. .name = "gcc_camera_sf_axi_clk",
  1133. .ops = &clk_branch2_ops,
  1134. },
  1135. },
  1136. };
  1137. static struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
  1138. .halt_reg = 0x20030,
  1139. .halt_check = BRANCH_HALT_VOTED,
  1140. .hwcg_reg = 0x20030,
  1141. .hwcg_bit = 1,
  1142. .clkr = {
  1143. .enable_reg = 0x62000,
  1144. .enable_mask = BIT(20),
  1145. .hw.init = &(struct clk_init_data){
  1146. .name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
  1147. .ops = &clk_branch2_ops,
  1148. },
  1149. },
  1150. };
  1151. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1152. .halt_reg = 0x49084,
  1153. .halt_check = BRANCH_HALT_VOTED,
  1154. .hwcg_reg = 0x49084,
  1155. .hwcg_bit = 1,
  1156. .clkr = {
  1157. .enable_reg = 0x49084,
  1158. .enable_mask = BIT(0),
  1159. .hw.init = &(struct clk_init_data){
  1160. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1161. .parent_hws = (const struct clk_hw*[]) {
  1162. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1163. },
  1164. .num_parents = 1,
  1165. .flags = CLK_SET_RATE_PARENT,
  1166. .ops = &clk_branch2_ops,
  1167. },
  1168. },
  1169. };
  1170. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1171. .halt_reg = 0x81154,
  1172. .halt_check = BRANCH_HALT_SKIP,
  1173. .hwcg_reg = 0x81154,
  1174. .hwcg_bit = 1,
  1175. .clkr = {
  1176. .enable_reg = 0x81154,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "gcc_ddrss_gpu_axi_clk",
  1180. .ops = &clk_branch2_aon_ops,
  1181. },
  1182. },
  1183. };
  1184. static struct clk_branch gcc_ddrss_pcie_sf_tbu_clk = {
  1185. .halt_reg = 0x9d094,
  1186. .halt_check = BRANCH_HALT_SKIP,
  1187. .hwcg_reg = 0x9d094,
  1188. .hwcg_bit = 1,
  1189. .clkr = {
  1190. .enable_reg = 0x62000,
  1191. .enable_mask = BIT(19),
  1192. .hw.init = &(struct clk_init_data){
  1193. .name = "gcc_ddrss_pcie_sf_tbu_clk",
  1194. .ops = &clk_branch2_ops,
  1195. },
  1196. },
  1197. };
  1198. static struct clk_branch gcc_disp_hf_axi_clk = {
  1199. .halt_reg = 0x3700c,
  1200. .halt_check = BRANCH_HALT_SKIP,
  1201. .hwcg_reg = 0x3700c,
  1202. .hwcg_bit = 1,
  1203. .clkr = {
  1204. .enable_reg = 0x3700c,
  1205. .enable_mask = BIT(0),
  1206. .hw.init = &(struct clk_init_data){
  1207. .name = "gcc_disp_hf_axi_clk",
  1208. .ops = &clk_branch2_ops,
  1209. },
  1210. },
  1211. };
  1212. static struct clk_branch gcc_disp_sf_axi_clk = {
  1213. .halt_reg = 0x37014,
  1214. .halt_check = BRANCH_HALT_SKIP,
  1215. .hwcg_reg = 0x37014,
  1216. .hwcg_bit = 1,
  1217. .clkr = {
  1218. .enable_reg = 0x37014,
  1219. .enable_mask = BIT(0),
  1220. .hw.init = &(struct clk_init_data){
  1221. .name = "gcc_disp_sf_axi_clk",
  1222. .ops = &clk_branch2_ops,
  1223. },
  1224. },
  1225. };
  1226. static struct clk_branch gcc_eusb3_0_clkref_en = {
  1227. .halt_reg = 0x9c00c,
  1228. .halt_check = BRANCH_HALT,
  1229. .clkr = {
  1230. .enable_reg = 0x9c00c,
  1231. .enable_mask = BIT(0),
  1232. .hw.init = &(struct clk_init_data){
  1233. .name = "gcc_eusb3_0_clkref_en",
  1234. .ops = &clk_branch2_ops,
  1235. },
  1236. },
  1237. };
  1238. static struct clk_branch gcc_gp1_clk = {
  1239. .halt_reg = 0x74000,
  1240. .halt_check = BRANCH_HALT,
  1241. .clkr = {
  1242. .enable_reg = 0x74000,
  1243. .enable_mask = BIT(0),
  1244. .hw.init = &(struct clk_init_data){
  1245. .name = "gcc_gp1_clk",
  1246. .parent_hws = (const struct clk_hw*[]) {
  1247. &gcc_gp1_clk_src.clkr.hw,
  1248. },
  1249. .num_parents = 1,
  1250. .flags = CLK_SET_RATE_PARENT,
  1251. .ops = &clk_branch2_ops,
  1252. },
  1253. },
  1254. };
  1255. static struct clk_branch gcc_gp2_clk = {
  1256. .halt_reg = 0x75000,
  1257. .halt_check = BRANCH_HALT,
  1258. .clkr = {
  1259. .enable_reg = 0x75000,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "gcc_gp2_clk",
  1263. .parent_hws = (const struct clk_hw*[]) {
  1264. &gcc_gp2_clk_src.clkr.hw,
  1265. },
  1266. .num_parents = 1,
  1267. .flags = CLK_SET_RATE_PARENT,
  1268. .ops = &clk_branch2_ops,
  1269. },
  1270. },
  1271. };
  1272. static struct clk_branch gcc_gp3_clk = {
  1273. .halt_reg = 0x76000,
  1274. .halt_check = BRANCH_HALT,
  1275. .clkr = {
  1276. .enable_reg = 0x76000,
  1277. .enable_mask = BIT(0),
  1278. .hw.init = &(struct clk_init_data){
  1279. .name = "gcc_gp3_clk",
  1280. .parent_hws = (const struct clk_hw*[]) {
  1281. &gcc_gp3_clk_src.clkr.hw,
  1282. },
  1283. .num_parents = 1,
  1284. .flags = CLK_SET_RATE_PARENT,
  1285. .ops = &clk_branch2_ops,
  1286. },
  1287. },
  1288. };
  1289. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1290. .halt_check = BRANCH_HALT_DELAY,
  1291. .clkr = {
  1292. .enable_reg = 0x62000,
  1293. .enable_mask = BIT(15),
  1294. .hw.init = &(struct clk_init_data){
  1295. .name = "gcc_gpu_gpll0_clk_src",
  1296. .parent_hws = (const struct clk_hw*[]) {
  1297. &gcc_gpll0.clkr.hw,
  1298. },
  1299. .num_parents = 1,
  1300. .flags = CLK_SET_RATE_PARENT,
  1301. .ops = &clk_branch2_ops,
  1302. },
  1303. },
  1304. };
  1305. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1306. .halt_check = BRANCH_HALT_DELAY,
  1307. .clkr = {
  1308. .enable_reg = 0x62000,
  1309. .enable_mask = BIT(16),
  1310. .hw.init = &(struct clk_init_data){
  1311. .name = "gcc_gpu_gpll0_div_clk_src",
  1312. .parent_hws = (const struct clk_hw*[]) {
  1313. &gcc_gpll0_out_even.clkr.hw,
  1314. },
  1315. .num_parents = 1,
  1316. .flags = CLK_SET_RATE_PARENT,
  1317. .ops = &clk_branch2_ops,
  1318. },
  1319. },
  1320. };
  1321. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1322. .halt_reg = 0x81010,
  1323. .halt_check = BRANCH_HALT_VOTED,
  1324. .hwcg_reg = 0x81010,
  1325. .hwcg_bit = 1,
  1326. .clkr = {
  1327. .enable_reg = 0x81010,
  1328. .enable_mask = BIT(0),
  1329. .hw.init = &(struct clk_init_data){
  1330. .name = "gcc_gpu_memnoc_gfx_clk",
  1331. .ops = &clk_branch2_ops,
  1332. },
  1333. },
  1334. };
  1335. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1336. .halt_reg = 0x81018,
  1337. .halt_check = BRANCH_HALT_DELAY,
  1338. .clkr = {
  1339. .enable_reg = 0x81018,
  1340. .enable_mask = BIT(0),
  1341. .hw.init = &(struct clk_init_data){
  1342. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch gcc_pcie_0_aux_clk = {
  1348. .halt_reg = 0x7b034,
  1349. .halt_check = BRANCH_HALT_VOTED,
  1350. .clkr = {
  1351. .enable_reg = 0x62008,
  1352. .enable_mask = BIT(3),
  1353. .hw.init = &(struct clk_init_data){
  1354. .name = "gcc_pcie_0_aux_clk",
  1355. .parent_hws = (const struct clk_hw*[]) {
  1356. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1357. },
  1358. .num_parents = 1,
  1359. .flags = CLK_SET_RATE_PARENT,
  1360. .ops = &clk_branch2_ops,
  1361. },
  1362. },
  1363. };
  1364. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1365. .halt_reg = 0x7b030,
  1366. .halt_check = BRANCH_HALT_VOTED,
  1367. .hwcg_reg = 0x7b030,
  1368. .hwcg_bit = 1,
  1369. .clkr = {
  1370. .enable_reg = 0x62008,
  1371. .enable_mask = BIT(2),
  1372. .hw.init = &(struct clk_init_data){
  1373. .name = "gcc_pcie_0_cfg_ahb_clk",
  1374. .ops = &clk_branch2_ops,
  1375. },
  1376. },
  1377. };
  1378. static struct clk_branch gcc_pcie_0_clkref_en = {
  1379. .halt_reg = 0x9c004,
  1380. .halt_check = BRANCH_HALT,
  1381. .clkr = {
  1382. .enable_reg = 0x9c004,
  1383. .enable_mask = BIT(0),
  1384. .hw.init = &(struct clk_init_data){
  1385. .name = "gcc_pcie_0_clkref_en",
  1386. .ops = &clk_branch2_ops,
  1387. },
  1388. },
  1389. };
  1390. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1391. .halt_reg = 0x7b028,
  1392. .halt_check = BRANCH_HALT_SKIP,
  1393. .clkr = {
  1394. .enable_reg = 0x62008,
  1395. .enable_mask = BIT(1),
  1396. .hw.init = &(struct clk_init_data){
  1397. .name = "gcc_pcie_0_mstr_axi_clk",
  1398. .ops = &clk_branch2_ops,
  1399. },
  1400. },
  1401. };
  1402. static struct clk_branch gcc_pcie_0_phy_rchng_clk = {
  1403. .halt_reg = 0x7b044,
  1404. .halt_check = BRANCH_HALT_VOTED,
  1405. .clkr = {
  1406. .enable_reg = 0x62000,
  1407. .enable_mask = BIT(22),
  1408. .hw.init = &(struct clk_init_data){
  1409. .name = "gcc_pcie_0_phy_rchng_clk",
  1410. .parent_hws = (const struct clk_hw*[]) {
  1411. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  1412. },
  1413. .num_parents = 1,
  1414. .flags = CLK_SET_RATE_PARENT,
  1415. .ops = &clk_branch2_ops,
  1416. },
  1417. },
  1418. };
  1419. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1420. .halt_reg = 0x7b03c,
  1421. .halt_check = BRANCH_HALT_SKIP,
  1422. .clkr = {
  1423. .enable_reg = 0x62008,
  1424. .enable_mask = BIT(4),
  1425. .hw.init = &(struct clk_init_data){
  1426. .name = "gcc_pcie_0_pipe_clk",
  1427. .parent_hws = (const struct clk_hw*[]) {
  1428. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1429. },
  1430. .num_parents = 1,
  1431. .flags = CLK_SET_RATE_PARENT,
  1432. .ops = &clk_branch2_ops,
  1433. },
  1434. },
  1435. };
  1436. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1437. .halt_reg = 0x7b020,
  1438. .halt_check = BRANCH_HALT_VOTED,
  1439. .hwcg_reg = 0x7b020,
  1440. .hwcg_bit = 1,
  1441. .clkr = {
  1442. .enable_reg = 0x62008,
  1443. .enable_mask = BIT(0),
  1444. .hw.init = &(struct clk_init_data){
  1445. .name = "gcc_pcie_0_slv_axi_clk",
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1451. .halt_reg = 0x7b01c,
  1452. .halt_check = BRANCH_HALT_VOTED,
  1453. .clkr = {
  1454. .enable_reg = 0x62008,
  1455. .enable_mask = BIT(5),
  1456. .hw.init = &(struct clk_init_data){
  1457. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1458. .ops = &clk_branch2_ops,
  1459. },
  1460. },
  1461. };
  1462. static struct clk_branch gcc_pcie_1_aux_clk = {
  1463. .halt_reg = 0x9d030,
  1464. .halt_check = BRANCH_HALT_VOTED,
  1465. .clkr = {
  1466. .enable_reg = 0x62000,
  1467. .enable_mask = BIT(29),
  1468. .hw.init = &(struct clk_init_data){
  1469. .name = "gcc_pcie_1_aux_clk",
  1470. .parent_hws = (const struct clk_hw*[]) {
  1471. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1472. },
  1473. .num_parents = 1,
  1474. .flags = CLK_SET_RATE_PARENT,
  1475. .ops = &clk_branch2_ops,
  1476. },
  1477. },
  1478. };
  1479. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1480. .halt_reg = 0x9d02c,
  1481. .halt_check = BRANCH_HALT_VOTED,
  1482. .hwcg_reg = 0x9d02c,
  1483. .hwcg_bit = 1,
  1484. .clkr = {
  1485. .enable_reg = 0x62000,
  1486. .enable_mask = BIT(28),
  1487. .hw.init = &(struct clk_init_data){
  1488. .name = "gcc_pcie_1_cfg_ahb_clk",
  1489. .ops = &clk_branch2_ops,
  1490. },
  1491. },
  1492. };
  1493. static struct clk_branch gcc_pcie_1_clkref_en = {
  1494. .halt_reg = 0x9c008,
  1495. .halt_check = BRANCH_HALT,
  1496. .clkr = {
  1497. .enable_reg = 0x9c008,
  1498. .enable_mask = BIT(0),
  1499. .hw.init = &(struct clk_init_data){
  1500. .name = "gcc_pcie_1_clkref_en",
  1501. .ops = &clk_branch2_ops,
  1502. },
  1503. },
  1504. };
  1505. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1506. .halt_reg = 0x9d024,
  1507. .halt_check = BRANCH_HALT_SKIP,
  1508. .clkr = {
  1509. .enable_reg = 0x62000,
  1510. .enable_mask = BIT(27),
  1511. .hw.init = &(struct clk_init_data){
  1512. .name = "gcc_pcie_1_mstr_axi_clk",
  1513. .ops = &clk_branch2_ops,
  1514. },
  1515. },
  1516. };
  1517. static struct clk_branch gcc_pcie_1_phy_aux_clk = {
  1518. .halt_reg = 0x9d038,
  1519. .halt_check = BRANCH_HALT_VOTED,
  1520. .clkr = {
  1521. .enable_reg = 0x62000,
  1522. .enable_mask = BIT(24),
  1523. .hw.init = &(struct clk_init_data){
  1524. .name = "gcc_pcie_1_phy_aux_clk",
  1525. .parent_hws = (const struct clk_hw*[]) {
  1526. &gcc_pcie_1_phy_aux_clk_src.clkr.hw,
  1527. },
  1528. .num_parents = 1,
  1529. .flags = CLK_SET_RATE_PARENT,
  1530. .ops = &clk_branch2_ops,
  1531. },
  1532. },
  1533. };
  1534. static struct clk_branch gcc_pcie_1_phy_rchng_clk = {
  1535. .halt_reg = 0x9d048,
  1536. .halt_check = BRANCH_HALT_VOTED,
  1537. .clkr = {
  1538. .enable_reg = 0x62000,
  1539. .enable_mask = BIT(23),
  1540. .hw.init = &(struct clk_init_data){
  1541. .name = "gcc_pcie_1_phy_rchng_clk",
  1542. .parent_hws = (const struct clk_hw*[]) {
  1543. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  1544. },
  1545. .num_parents = 1,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. .ops = &clk_branch2_ops,
  1548. },
  1549. },
  1550. };
  1551. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1552. .halt_reg = 0x9d040,
  1553. .halt_check = BRANCH_HALT_SKIP,
  1554. .clkr = {
  1555. .enable_reg = 0x62000,
  1556. .enable_mask = BIT(30),
  1557. .hw.init = &(struct clk_init_data){
  1558. .name = "gcc_pcie_1_pipe_clk",
  1559. .parent_hws = (const struct clk_hw*[]) {
  1560. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1561. },
  1562. .num_parents = 1,
  1563. .flags = CLK_SET_RATE_PARENT,
  1564. .ops = &clk_branch2_ops,
  1565. },
  1566. },
  1567. };
  1568. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1569. .halt_reg = 0x9d01c,
  1570. .halt_check = BRANCH_HALT_VOTED,
  1571. .hwcg_reg = 0x9d01c,
  1572. .hwcg_bit = 1,
  1573. .clkr = {
  1574. .enable_reg = 0x62000,
  1575. .enable_mask = BIT(26),
  1576. .hw.init = &(struct clk_init_data){
  1577. .name = "gcc_pcie_1_slv_axi_clk",
  1578. .ops = &clk_branch2_ops,
  1579. },
  1580. },
  1581. };
  1582. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1583. .halt_reg = 0x9d018,
  1584. .halt_check = BRANCH_HALT_VOTED,
  1585. .clkr = {
  1586. .enable_reg = 0x62000,
  1587. .enable_mask = BIT(25),
  1588. .hw.init = &(struct clk_init_data){
  1589. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1590. .ops = &clk_branch2_ops,
  1591. },
  1592. },
  1593. };
  1594. static struct clk_branch gcc_pdm2_clk = {
  1595. .halt_reg = 0x4300c,
  1596. .halt_check = BRANCH_HALT,
  1597. .clkr = {
  1598. .enable_reg = 0x4300c,
  1599. .enable_mask = BIT(0),
  1600. .hw.init = &(struct clk_init_data){
  1601. .name = "gcc_pdm2_clk",
  1602. .parent_hws = (const struct clk_hw*[]) {
  1603. &gcc_pdm2_clk_src.clkr.hw,
  1604. },
  1605. .num_parents = 1,
  1606. .flags = CLK_SET_RATE_PARENT,
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch gcc_pdm_ahb_clk = {
  1612. .halt_reg = 0x43004,
  1613. .halt_check = BRANCH_HALT_VOTED,
  1614. .hwcg_reg = 0x43004,
  1615. .hwcg_bit = 1,
  1616. .clkr = {
  1617. .enable_reg = 0x43004,
  1618. .enable_mask = BIT(0),
  1619. .hw.init = &(struct clk_init_data){
  1620. .name = "gcc_pdm_ahb_clk",
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_pdm_xo4_clk = {
  1626. .halt_reg = 0x43008,
  1627. .halt_check = BRANCH_HALT,
  1628. .clkr = {
  1629. .enable_reg = 0x43008,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(struct clk_init_data){
  1632. .name = "gcc_pdm_xo4_clk",
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1638. .halt_reg = 0x36008,
  1639. .halt_check = BRANCH_HALT_VOTED,
  1640. .hwcg_reg = 0x36008,
  1641. .hwcg_bit = 1,
  1642. .clkr = {
  1643. .enable_reg = 0x36008,
  1644. .enable_mask = BIT(0),
  1645. .hw.init = &(struct clk_init_data){
  1646. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1647. .ops = &clk_branch2_ops,
  1648. },
  1649. },
  1650. };
  1651. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1652. .halt_reg = 0x3600c,
  1653. .halt_check = BRANCH_HALT_VOTED,
  1654. .hwcg_reg = 0x3600c,
  1655. .hwcg_bit = 1,
  1656. .clkr = {
  1657. .enable_reg = 0x3600c,
  1658. .enable_mask = BIT(0),
  1659. .hw.init = &(struct clk_init_data){
  1660. .name = "gcc_qmip_camera_rt_ahb_clk",
  1661. .ops = &clk_branch2_ops,
  1662. },
  1663. },
  1664. };
  1665. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1666. .halt_reg = 0x37008,
  1667. .halt_check = BRANCH_HALT_VOTED,
  1668. .hwcg_reg = 0x37008,
  1669. .hwcg_bit = 1,
  1670. .clkr = {
  1671. .enable_reg = 0x37008,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(struct clk_init_data){
  1674. .name = "gcc_qmip_disp_ahb_clk",
  1675. .ops = &clk_branch2_ops,
  1676. },
  1677. },
  1678. };
  1679. static struct clk_branch gcc_qmip_gpu_ahb_clk = {
  1680. .halt_reg = 0x81008,
  1681. .halt_check = BRANCH_HALT_VOTED,
  1682. .hwcg_reg = 0x81008,
  1683. .hwcg_bit = 1,
  1684. .clkr = {
  1685. .enable_reg = 0x81008,
  1686. .enable_mask = BIT(0),
  1687. .hw.init = &(struct clk_init_data){
  1688. .name = "gcc_qmip_gpu_ahb_clk",
  1689. .ops = &clk_branch2_ops,
  1690. },
  1691. },
  1692. };
  1693. static struct clk_branch gcc_qmip_pcie_ahb_clk = {
  1694. .halt_reg = 0x7b018,
  1695. .halt_check = BRANCH_HALT_VOTED,
  1696. .hwcg_reg = 0x7b018,
  1697. .hwcg_bit = 1,
  1698. .clkr = {
  1699. .enable_reg = 0x7b018,
  1700. .enable_mask = BIT(0),
  1701. .hw.init = &(struct clk_init_data){
  1702. .name = "gcc_qmip_pcie_ahb_clk",
  1703. .ops = &clk_branch2_ops,
  1704. },
  1705. },
  1706. };
  1707. static struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = {
  1708. .halt_reg = 0x42014,
  1709. .halt_check = BRANCH_HALT_VOTED,
  1710. .hwcg_reg = 0x42014,
  1711. .hwcg_bit = 1,
  1712. .clkr = {
  1713. .enable_reg = 0x42014,
  1714. .enable_mask = BIT(0),
  1715. .hw.init = &(struct clk_init_data){
  1716. .name = "gcc_qmip_video_cv_cpu_ahb_clk",
  1717. .ops = &clk_branch2_ops,
  1718. },
  1719. },
  1720. };
  1721. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  1722. .halt_reg = 0x42008,
  1723. .halt_check = BRANCH_HALT_VOTED,
  1724. .hwcg_reg = 0x42008,
  1725. .hwcg_bit = 1,
  1726. .clkr = {
  1727. .enable_reg = 0x42008,
  1728. .enable_mask = BIT(0),
  1729. .hw.init = &(struct clk_init_data){
  1730. .name = "gcc_qmip_video_cvp_ahb_clk",
  1731. .ops = &clk_branch2_ops,
  1732. },
  1733. },
  1734. };
  1735. static struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = {
  1736. .halt_reg = 0x42010,
  1737. .halt_check = BRANCH_HALT_VOTED,
  1738. .hwcg_reg = 0x42010,
  1739. .hwcg_bit = 1,
  1740. .clkr = {
  1741. .enable_reg = 0x42010,
  1742. .enable_mask = BIT(0),
  1743. .hw.init = &(struct clk_init_data){
  1744. .name = "gcc_qmip_video_v_cpu_ahb_clk",
  1745. .ops = &clk_branch2_ops,
  1746. },
  1747. },
  1748. };
  1749. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  1750. .halt_reg = 0x4200c,
  1751. .halt_check = BRANCH_HALT_VOTED,
  1752. .hwcg_reg = 0x4200c,
  1753. .hwcg_bit = 1,
  1754. .clkr = {
  1755. .enable_reg = 0x4200c,
  1756. .enable_mask = BIT(0),
  1757. .hw.init = &(struct clk_init_data){
  1758. .name = "gcc_qmip_video_vcodec_ahb_clk",
  1759. .ops = &clk_branch2_ops,
  1760. },
  1761. },
  1762. };
  1763. static struct clk_branch gcc_qupv3_wrap0_core_2x_clk = {
  1764. .halt_reg = 0x3300c,
  1765. .halt_check = BRANCH_HALT_VOTED,
  1766. .clkr = {
  1767. .enable_reg = 0x62008,
  1768. .enable_mask = BIT(9),
  1769. .hw.init = &(struct clk_init_data){
  1770. .name = "gcc_qupv3_wrap0_core_2x_clk",
  1771. .ops = &clk_branch2_ops,
  1772. },
  1773. },
  1774. };
  1775. static struct clk_branch gcc_qupv3_wrap0_core_clk = {
  1776. .halt_reg = 0x33000,
  1777. .halt_check = BRANCH_HALT_VOTED,
  1778. .clkr = {
  1779. .enable_reg = 0x62008,
  1780. .enable_mask = BIT(8),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "gcc_qupv3_wrap0_core_clk",
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_qupv3_wrap0_s0_clk = {
  1788. .halt_reg = 0x2700c,
  1789. .halt_check = BRANCH_HALT_VOTED,
  1790. .clkr = {
  1791. .enable_reg = 0x62008,
  1792. .enable_mask = BIT(10),
  1793. .hw.init = &(struct clk_init_data){
  1794. .name = "gcc_qupv3_wrap0_s0_clk",
  1795. .parent_hws = (const struct clk_hw*[]) {
  1796. &gcc_qupv3_wrap0_s0_clk_src.clkr.hw,
  1797. },
  1798. .num_parents = 1,
  1799. .flags = CLK_SET_RATE_PARENT,
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch gcc_qupv3_wrap0_s1_clk = {
  1805. .halt_reg = 0x27140,
  1806. .halt_check = BRANCH_HALT_VOTED,
  1807. .clkr = {
  1808. .enable_reg = 0x62008,
  1809. .enable_mask = BIT(11),
  1810. .hw.init = &(struct clk_init_data){
  1811. .name = "gcc_qupv3_wrap0_s1_clk",
  1812. .parent_hws = (const struct clk_hw*[]) {
  1813. &gcc_qupv3_wrap0_s1_clk_src.clkr.hw,
  1814. },
  1815. .num_parents = 1,
  1816. .flags = CLK_SET_RATE_PARENT,
  1817. .ops = &clk_branch2_ops,
  1818. },
  1819. },
  1820. };
  1821. static struct clk_branch gcc_qupv3_wrap0_s2_clk = {
  1822. .halt_reg = 0x27274,
  1823. .halt_check = BRANCH_HALT_VOTED,
  1824. .clkr = {
  1825. .enable_reg = 0x62008,
  1826. .enable_mask = BIT(12),
  1827. .hw.init = &(struct clk_init_data){
  1828. .name = "gcc_qupv3_wrap0_s2_clk",
  1829. .parent_hws = (const struct clk_hw*[]) {
  1830. &gcc_qupv3_wrap0_s2_clk_src.clkr.hw,
  1831. },
  1832. .num_parents = 1,
  1833. .flags = CLK_SET_RATE_PARENT,
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch gcc_qupv3_wrap0_s3_clk = {
  1839. .halt_reg = 0x273a8,
  1840. .halt_check = BRANCH_HALT_VOTED,
  1841. .clkr = {
  1842. .enable_reg = 0x62008,
  1843. .enable_mask = BIT(13),
  1844. .hw.init = &(struct clk_init_data){
  1845. .name = "gcc_qupv3_wrap0_s3_clk",
  1846. .parent_hws = (const struct clk_hw*[]) {
  1847. &gcc_qupv3_wrap0_s3_clk_src.clkr.hw,
  1848. },
  1849. .num_parents = 1,
  1850. .flags = CLK_SET_RATE_PARENT,
  1851. .ops = &clk_branch2_ops,
  1852. },
  1853. },
  1854. };
  1855. static struct clk_branch gcc_qupv3_wrap0_s4_clk = {
  1856. .halt_reg = 0x274dc,
  1857. .halt_check = BRANCH_HALT_VOTED,
  1858. .clkr = {
  1859. .enable_reg = 0x62008,
  1860. .enable_mask = BIT(14),
  1861. .hw.init = &(struct clk_init_data){
  1862. .name = "gcc_qupv3_wrap0_s4_clk",
  1863. .parent_hws = (const struct clk_hw*[]) {
  1864. &gcc_qupv3_wrap0_s4_clk_src.clkr.hw,
  1865. },
  1866. .num_parents = 1,
  1867. .flags = CLK_SET_RATE_PARENT,
  1868. .ops = &clk_branch2_ops,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch gcc_qupv3_wrap0_s5_clk = {
  1873. .halt_reg = 0x27610,
  1874. .halt_check = BRANCH_HALT_VOTED,
  1875. .clkr = {
  1876. .enable_reg = 0x62008,
  1877. .enable_mask = BIT(15),
  1878. .hw.init = &(struct clk_init_data){
  1879. .name = "gcc_qupv3_wrap0_s5_clk",
  1880. .parent_hws = (const struct clk_hw*[]) {
  1881. &gcc_qupv3_wrap0_s5_clk_src.clkr.hw,
  1882. },
  1883. .num_parents = 1,
  1884. .flags = CLK_SET_RATE_PARENT,
  1885. .ops = &clk_branch2_ops,
  1886. },
  1887. },
  1888. };
  1889. static struct clk_branch gcc_qupv3_wrap0_s6_clk = {
  1890. .halt_reg = 0x27744,
  1891. .halt_check = BRANCH_HALT_VOTED,
  1892. .clkr = {
  1893. .enable_reg = 0x62008,
  1894. .enable_mask = BIT(16),
  1895. .hw.init = &(struct clk_init_data){
  1896. .name = "gcc_qupv3_wrap0_s6_clk",
  1897. .parent_hws = (const struct clk_hw*[]) {
  1898. &gcc_qupv3_wrap0_s6_clk_src.clkr.hw,
  1899. },
  1900. .num_parents = 1,
  1901. .flags = CLK_SET_RATE_PARENT,
  1902. .ops = &clk_branch2_ops,
  1903. },
  1904. },
  1905. };
  1906. static struct clk_branch gcc_qupv3_wrap0_s7_clk = {
  1907. .halt_reg = 0x27878,
  1908. .halt_check = BRANCH_HALT_VOTED,
  1909. .clkr = {
  1910. .enable_reg = 0x62008,
  1911. .enable_mask = BIT(17),
  1912. .hw.init = &(struct clk_init_data){
  1913. .name = "gcc_qupv3_wrap0_s7_clk",
  1914. .parent_hws = (const struct clk_hw*[]) {
  1915. &gcc_qupv3_wrap0_s7_clk_src.clkr.hw,
  1916. },
  1917. .num_parents = 1,
  1918. .flags = CLK_SET_RATE_PARENT,
  1919. .ops = &clk_branch2_ops,
  1920. },
  1921. },
  1922. };
  1923. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  1924. .halt_reg = 0x3314c,
  1925. .halt_check = BRANCH_HALT_VOTED,
  1926. .clkr = {
  1927. .enable_reg = 0x62008,
  1928. .enable_mask = BIT(18),
  1929. .hw.init = &(struct clk_init_data){
  1930. .name = "gcc_qupv3_wrap1_core_2x_clk",
  1931. .ops = &clk_branch2_ops,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  1936. .halt_reg = 0x33140,
  1937. .halt_check = BRANCH_HALT_VOTED,
  1938. .clkr = {
  1939. .enable_reg = 0x62008,
  1940. .enable_mask = BIT(19),
  1941. .hw.init = &(struct clk_init_data){
  1942. .name = "gcc_qupv3_wrap1_core_clk",
  1943. .ops = &clk_branch2_ops,
  1944. },
  1945. },
  1946. };
  1947. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  1948. .halt_reg = 0x2800c,
  1949. .halt_check = BRANCH_HALT_VOTED,
  1950. .clkr = {
  1951. .enable_reg = 0x62008,
  1952. .enable_mask = BIT(22),
  1953. .hw.init = &(struct clk_init_data){
  1954. .name = "gcc_qupv3_wrap1_s0_clk",
  1955. .parent_hws = (const struct clk_hw*[]) {
  1956. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  1957. },
  1958. .num_parents = 1,
  1959. .flags = CLK_SET_RATE_PARENT,
  1960. .ops = &clk_branch2_ops,
  1961. },
  1962. },
  1963. };
  1964. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  1965. .halt_reg = 0x28140,
  1966. .halt_check = BRANCH_HALT_VOTED,
  1967. .clkr = {
  1968. .enable_reg = 0x62008,
  1969. .enable_mask = BIT(23),
  1970. .hw.init = &(struct clk_init_data){
  1971. .name = "gcc_qupv3_wrap1_s1_clk",
  1972. .parent_hws = (const struct clk_hw*[]) {
  1973. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  1974. },
  1975. .num_parents = 1,
  1976. .flags = CLK_SET_RATE_PARENT,
  1977. .ops = &clk_branch2_ops,
  1978. },
  1979. },
  1980. };
  1981. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  1982. .halt_reg = 0x28274,
  1983. .halt_check = BRANCH_HALT_VOTED,
  1984. .clkr = {
  1985. .enable_reg = 0x62008,
  1986. .enable_mask = BIT(24),
  1987. .hw.init = &(struct clk_init_data){
  1988. .name = "gcc_qupv3_wrap1_s2_clk",
  1989. .parent_hws = (const struct clk_hw*[]) {
  1990. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  1991. },
  1992. .num_parents = 1,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. .ops = &clk_branch2_ops,
  1995. },
  1996. },
  1997. };
  1998. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  1999. .halt_reg = 0x283a8,
  2000. .halt_check = BRANCH_HALT_VOTED,
  2001. .clkr = {
  2002. .enable_reg = 0x62008,
  2003. .enable_mask = BIT(25),
  2004. .hw.init = &(struct clk_init_data){
  2005. .name = "gcc_qupv3_wrap1_s3_clk",
  2006. .parent_hws = (const struct clk_hw*[]) {
  2007. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2008. },
  2009. .num_parents = 1,
  2010. .flags = CLK_SET_RATE_PARENT,
  2011. .ops = &clk_branch2_ops,
  2012. },
  2013. },
  2014. };
  2015. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2016. .halt_reg = 0x284dc,
  2017. .halt_check = BRANCH_HALT_VOTED,
  2018. .clkr = {
  2019. .enable_reg = 0x62008,
  2020. .enable_mask = BIT(26),
  2021. .hw.init = &(struct clk_init_data){
  2022. .name = "gcc_qupv3_wrap1_s4_clk",
  2023. .parent_hws = (const struct clk_hw*[]) {
  2024. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2025. },
  2026. .num_parents = 1,
  2027. .flags = CLK_SET_RATE_PARENT,
  2028. .ops = &clk_branch2_ops,
  2029. },
  2030. },
  2031. };
  2032. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2033. .halt_reg = 0x28610,
  2034. .halt_check = BRANCH_HALT_VOTED,
  2035. .clkr = {
  2036. .enable_reg = 0x62008,
  2037. .enable_mask = BIT(27),
  2038. .hw.init = &(struct clk_init_data){
  2039. .name = "gcc_qupv3_wrap1_s5_clk",
  2040. .parent_hws = (const struct clk_hw*[]) {
  2041. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2042. },
  2043. .num_parents = 1,
  2044. .flags = CLK_SET_RATE_PARENT,
  2045. .ops = &clk_branch2_ops,
  2046. },
  2047. },
  2048. };
  2049. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2050. .halt_reg = 0x28744,
  2051. .halt_check = BRANCH_HALT_VOTED,
  2052. .clkr = {
  2053. .enable_reg = 0x62008,
  2054. .enable_mask = BIT(28),
  2055. .hw.init = &(struct clk_init_data){
  2056. .name = "gcc_qupv3_wrap1_s6_clk",
  2057. .parent_hws = (const struct clk_hw*[]) {
  2058. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2059. },
  2060. .num_parents = 1,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. .ops = &clk_branch2_ops,
  2063. },
  2064. },
  2065. };
  2066. static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
  2067. .halt_reg = 0x3328c,
  2068. .halt_check = BRANCH_HALT_VOTED,
  2069. .clkr = {
  2070. .enable_reg = 0x62010,
  2071. .enable_mask = BIT(3),
  2072. .hw.init = &(struct clk_init_data){
  2073. .name = "gcc_qupv3_wrap2_core_2x_clk",
  2074. .ops = &clk_branch2_ops,
  2075. },
  2076. },
  2077. };
  2078. static struct clk_branch gcc_qupv3_wrap2_core_clk = {
  2079. .halt_reg = 0x33280,
  2080. .halt_check = BRANCH_HALT_VOTED,
  2081. .clkr = {
  2082. .enable_reg = 0x62010,
  2083. .enable_mask = BIT(0),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "gcc_qupv3_wrap2_core_clk",
  2086. .ops = &clk_branch2_ops,
  2087. },
  2088. },
  2089. };
  2090. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  2091. .halt_reg = 0x2e00c,
  2092. .halt_check = BRANCH_HALT_VOTED,
  2093. .clkr = {
  2094. .enable_reg = 0x62010,
  2095. .enable_mask = BIT(4),
  2096. .hw.init = &(struct clk_init_data){
  2097. .name = "gcc_qupv3_wrap2_s0_clk",
  2098. .parent_hws = (const struct clk_hw*[]) {
  2099. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
  2100. },
  2101. .num_parents = 1,
  2102. .flags = CLK_SET_RATE_PARENT,
  2103. .ops = &clk_branch2_ops,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  2108. .halt_reg = 0x2e140,
  2109. .halt_check = BRANCH_HALT_VOTED,
  2110. .clkr = {
  2111. .enable_reg = 0x62010,
  2112. .enable_mask = BIT(5),
  2113. .hw.init = &(struct clk_init_data){
  2114. .name = "gcc_qupv3_wrap2_s1_clk",
  2115. .parent_hws = (const struct clk_hw*[]) {
  2116. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
  2117. },
  2118. .num_parents = 1,
  2119. .flags = CLK_SET_RATE_PARENT,
  2120. .ops = &clk_branch2_ops,
  2121. },
  2122. },
  2123. };
  2124. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  2125. .halt_reg = 0x2e274,
  2126. .halt_check = BRANCH_HALT_VOTED,
  2127. .clkr = {
  2128. .enable_reg = 0x62010,
  2129. .enable_mask = BIT(6),
  2130. .hw.init = &(struct clk_init_data){
  2131. .name = "gcc_qupv3_wrap2_s2_clk",
  2132. .parent_hws = (const struct clk_hw*[]) {
  2133. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
  2134. },
  2135. .num_parents = 1,
  2136. .flags = CLK_SET_RATE_PARENT,
  2137. .ops = &clk_branch2_ops,
  2138. },
  2139. },
  2140. };
  2141. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  2142. .halt_reg = 0x2e3a8,
  2143. .halt_check = BRANCH_HALT_VOTED,
  2144. .clkr = {
  2145. .enable_reg = 0x62010,
  2146. .enable_mask = BIT(7),
  2147. .hw.init = &(struct clk_init_data){
  2148. .name = "gcc_qupv3_wrap2_s3_clk",
  2149. .parent_hws = (const struct clk_hw*[]) {
  2150. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
  2151. },
  2152. .num_parents = 1,
  2153. .flags = CLK_SET_RATE_PARENT,
  2154. .ops = &clk_branch2_ops,
  2155. },
  2156. },
  2157. };
  2158. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  2159. .halt_reg = 0x2e4dc,
  2160. .halt_check = BRANCH_HALT_VOTED,
  2161. .clkr = {
  2162. .enable_reg = 0x62010,
  2163. .enable_mask = BIT(8),
  2164. .hw.init = &(struct clk_init_data){
  2165. .name = "gcc_qupv3_wrap2_s4_clk",
  2166. .parent_hws = (const struct clk_hw*[]) {
  2167. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
  2168. },
  2169. .num_parents = 1,
  2170. .flags = CLK_SET_RATE_PARENT,
  2171. .ops = &clk_branch2_ops,
  2172. },
  2173. },
  2174. };
  2175. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  2176. .halt_reg = 0x2e610,
  2177. .halt_check = BRANCH_HALT_VOTED,
  2178. .clkr = {
  2179. .enable_reg = 0x62010,
  2180. .enable_mask = BIT(9),
  2181. .hw.init = &(struct clk_init_data){
  2182. .name = "gcc_qupv3_wrap2_s5_clk",
  2183. .parent_hws = (const struct clk_hw*[]) {
  2184. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
  2185. },
  2186. .num_parents = 1,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. .ops = &clk_branch2_ops,
  2189. },
  2190. },
  2191. };
  2192. static struct clk_branch gcc_qupv3_wrap2_s6_clk = {
  2193. .halt_reg = 0x2e744,
  2194. .halt_check = BRANCH_HALT_VOTED,
  2195. .clkr = {
  2196. .enable_reg = 0x62010,
  2197. .enable_mask = BIT(10),
  2198. .hw.init = &(struct clk_init_data){
  2199. .name = "gcc_qupv3_wrap2_s6_clk",
  2200. .parent_hws = (const struct clk_hw*[]) {
  2201. &gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
  2202. },
  2203. .num_parents = 1,
  2204. .flags = CLK_SET_RATE_PARENT,
  2205. .ops = &clk_branch2_ops,
  2206. },
  2207. },
  2208. };
  2209. static struct clk_branch gcc_qupv3_wrap_0_m_ahb_clk = {
  2210. .halt_reg = 0x27004,
  2211. .halt_check = BRANCH_HALT_VOTED,
  2212. .hwcg_reg = 0x27004,
  2213. .hwcg_bit = 1,
  2214. .clkr = {
  2215. .enable_reg = 0x62008,
  2216. .enable_mask = BIT(6),
  2217. .hw.init = &(struct clk_init_data){
  2218. .name = "gcc_qupv3_wrap_0_m_ahb_clk",
  2219. .ops = &clk_branch2_ops,
  2220. },
  2221. },
  2222. };
  2223. static struct clk_branch gcc_qupv3_wrap_0_s_ahb_clk = {
  2224. .halt_reg = 0x27008,
  2225. .halt_check = BRANCH_HALT_VOTED,
  2226. .hwcg_reg = 0x27008,
  2227. .hwcg_bit = 1,
  2228. .clkr = {
  2229. .enable_reg = 0x62008,
  2230. .enable_mask = BIT(7),
  2231. .hw.init = &(struct clk_init_data){
  2232. .name = "gcc_qupv3_wrap_0_s_ahb_clk",
  2233. .ops = &clk_branch2_ops,
  2234. },
  2235. },
  2236. };
  2237. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2238. .halt_reg = 0x28004,
  2239. .halt_check = BRANCH_HALT_VOTED,
  2240. .hwcg_reg = 0x28004,
  2241. .hwcg_bit = 1,
  2242. .clkr = {
  2243. .enable_reg = 0x62008,
  2244. .enable_mask = BIT(20),
  2245. .hw.init = &(struct clk_init_data){
  2246. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2247. .ops = &clk_branch2_ops,
  2248. },
  2249. },
  2250. };
  2251. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2252. .halt_reg = 0x28008,
  2253. .halt_check = BRANCH_HALT_VOTED,
  2254. .hwcg_reg = 0x28008,
  2255. .hwcg_bit = 1,
  2256. .clkr = {
  2257. .enable_reg = 0x62008,
  2258. .enable_mask = BIT(21),
  2259. .hw.init = &(struct clk_init_data){
  2260. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2261. .ops = &clk_branch2_ops,
  2262. },
  2263. },
  2264. };
  2265. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  2266. .halt_reg = 0x2e004,
  2267. .halt_check = BRANCH_HALT_VOTED,
  2268. .hwcg_reg = 0x2e004,
  2269. .hwcg_bit = 1,
  2270. .clkr = {
  2271. .enable_reg = 0x62010,
  2272. .enable_mask = BIT(2),
  2273. .hw.init = &(struct clk_init_data){
  2274. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  2275. .ops = &clk_branch2_ops,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  2280. .halt_reg = 0x2e008,
  2281. .halt_check = BRANCH_HALT_VOTED,
  2282. .hwcg_reg = 0x2e008,
  2283. .hwcg_bit = 1,
  2284. .clkr = {
  2285. .enable_reg = 0x62010,
  2286. .enable_mask = BIT(1),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  2289. .ops = &clk_branch2_ops,
  2290. },
  2291. },
  2292. };
  2293. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2294. .halt_reg = 0x2400c,
  2295. .halt_check = BRANCH_HALT,
  2296. .clkr = {
  2297. .enable_reg = 0x2400c,
  2298. .enable_mask = BIT(0),
  2299. .hw.init = &(struct clk_init_data){
  2300. .name = "gcc_sdcc2_ahb_clk",
  2301. .ops = &clk_branch2_ops,
  2302. },
  2303. },
  2304. };
  2305. static struct clk_branch gcc_sdcc2_apps_clk = {
  2306. .halt_reg = 0x24004,
  2307. .halt_check = BRANCH_HALT,
  2308. .clkr = {
  2309. .enable_reg = 0x24004,
  2310. .enable_mask = BIT(0),
  2311. .hw.init = &(struct clk_init_data){
  2312. .name = "gcc_sdcc2_apps_clk",
  2313. .parent_hws = (const struct clk_hw*[]) {
  2314. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2315. },
  2316. .num_parents = 1,
  2317. .flags = CLK_SET_RATE_PARENT,
  2318. .ops = &clk_branch2_ops,
  2319. },
  2320. },
  2321. };
  2322. static struct clk_branch gcc_sdcc2_at_clk = {
  2323. .halt_reg = 0x24010,
  2324. .halt_check = BRANCH_HALT_VOTED,
  2325. .hwcg_reg = 0x24010,
  2326. .hwcg_bit = 1,
  2327. .clkr = {
  2328. .enable_reg = 0x24010,
  2329. .enable_mask = BIT(0),
  2330. .hw.init = &(struct clk_init_data){
  2331. .name = "gcc_sdcc2_at_clk",
  2332. .ops = &clk_branch2_ops,
  2333. },
  2334. },
  2335. };
  2336. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2337. .halt_reg = 0x2600c,
  2338. .halt_check = BRANCH_HALT,
  2339. .clkr = {
  2340. .enable_reg = 0x2600c,
  2341. .enable_mask = BIT(0),
  2342. .hw.init = &(struct clk_init_data){
  2343. .name = "gcc_sdcc4_ahb_clk",
  2344. .ops = &clk_branch2_ops,
  2345. },
  2346. },
  2347. };
  2348. static struct clk_branch gcc_sdcc4_apps_clk = {
  2349. .halt_reg = 0x26004,
  2350. .halt_check = BRANCH_HALT,
  2351. .clkr = {
  2352. .enable_reg = 0x26004,
  2353. .enable_mask = BIT(0),
  2354. .hw.init = &(struct clk_init_data){
  2355. .name = "gcc_sdcc4_apps_clk",
  2356. .parent_hws = (const struct clk_hw*[]) {
  2357. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2358. },
  2359. .num_parents = 1,
  2360. .flags = CLK_SET_RATE_PARENT,
  2361. .ops = &clk_branch2_ops,
  2362. },
  2363. },
  2364. };
  2365. static struct clk_branch gcc_sdcc4_at_clk = {
  2366. .halt_reg = 0x26010,
  2367. .halt_check = BRANCH_HALT_VOTED,
  2368. .hwcg_reg = 0x26010,
  2369. .hwcg_bit = 1,
  2370. .clkr = {
  2371. .enable_reg = 0x26010,
  2372. .enable_mask = BIT(0),
  2373. .hw.init = &(struct clk_init_data){
  2374. .name = "gcc_sdcc4_at_clk",
  2375. .ops = &clk_branch2_ops,
  2376. },
  2377. },
  2378. };
  2379. static struct clk_branch gcc_ufs_0_clkref_en = {
  2380. .halt_reg = 0x9c000,
  2381. .halt_check = BRANCH_HALT,
  2382. .clkr = {
  2383. .enable_reg = 0x9c000,
  2384. .enable_mask = BIT(0),
  2385. .hw.init = &(struct clk_init_data){
  2386. .name = "gcc_ufs_0_clkref_en",
  2387. .ops = &clk_branch2_ops,
  2388. },
  2389. },
  2390. };
  2391. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2392. .halt_reg = 0x87020,
  2393. .halt_check = BRANCH_HALT_VOTED,
  2394. .hwcg_reg = 0x87020,
  2395. .hwcg_bit = 1,
  2396. .clkr = {
  2397. .enable_reg = 0x87020,
  2398. .enable_mask = BIT(0),
  2399. .hw.init = &(struct clk_init_data){
  2400. .name = "gcc_ufs_phy_ahb_clk",
  2401. .ops = &clk_branch2_ops,
  2402. },
  2403. },
  2404. };
  2405. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2406. .halt_reg = 0x87018,
  2407. .halt_check = BRANCH_HALT_VOTED,
  2408. .hwcg_reg = 0x87018,
  2409. .hwcg_bit = 1,
  2410. .clkr = {
  2411. .enable_reg = 0x87018,
  2412. .enable_mask = BIT(0),
  2413. .hw.init = &(struct clk_init_data){
  2414. .name = "gcc_ufs_phy_axi_clk",
  2415. .parent_hws = (const struct clk_hw*[]) {
  2416. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2417. },
  2418. .num_parents = 1,
  2419. .flags = CLK_SET_RATE_PARENT,
  2420. .ops = &clk_branch2_ops,
  2421. },
  2422. },
  2423. };
  2424. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  2425. .halt_reg = 0x87018,
  2426. .halt_check = BRANCH_HALT_VOTED,
  2427. .hwcg_reg = 0x87018,
  2428. .hwcg_bit = 1,
  2429. .clkr = {
  2430. .enable_reg = 0x87018,
  2431. .enable_mask = BIT(1),
  2432. .hw.init = &(struct clk_init_data){
  2433. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  2434. .parent_hws = (const struct clk_hw*[]) {
  2435. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2436. },
  2437. .num_parents = 1,
  2438. .flags = CLK_SET_RATE_PARENT,
  2439. .ops = &clk_branch2_ops,
  2440. },
  2441. },
  2442. };
  2443. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2444. .halt_reg = 0x8706c,
  2445. .halt_check = BRANCH_HALT_VOTED,
  2446. .hwcg_reg = 0x8706c,
  2447. .hwcg_bit = 1,
  2448. .clkr = {
  2449. .enable_reg = 0x8706c,
  2450. .enable_mask = BIT(0),
  2451. .hw.init = &(struct clk_init_data){
  2452. .name = "gcc_ufs_phy_ice_core_clk",
  2453. .parent_hws = (const struct clk_hw*[]) {
  2454. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2455. },
  2456. .num_parents = 1,
  2457. .flags = CLK_SET_RATE_PARENT,
  2458. .ops = &clk_branch2_ops,
  2459. },
  2460. },
  2461. };
  2462. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2463. .halt_reg = 0x8706c,
  2464. .halt_check = BRANCH_HALT_VOTED,
  2465. .hwcg_reg = 0x8706c,
  2466. .hwcg_bit = 1,
  2467. .clkr = {
  2468. .enable_reg = 0x8706c,
  2469. .enable_mask = BIT(1),
  2470. .hw.init = &(struct clk_init_data){
  2471. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2472. .parent_hws = (const struct clk_hw*[]) {
  2473. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2474. },
  2475. .num_parents = 1,
  2476. .flags = CLK_SET_RATE_PARENT,
  2477. .ops = &clk_branch2_ops,
  2478. },
  2479. },
  2480. };
  2481. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2482. .halt_reg = 0x870a4,
  2483. .halt_check = BRANCH_HALT_VOTED,
  2484. .hwcg_reg = 0x870a4,
  2485. .hwcg_bit = 1,
  2486. .clkr = {
  2487. .enable_reg = 0x870a4,
  2488. .enable_mask = BIT(0),
  2489. .hw.init = &(struct clk_init_data){
  2490. .name = "gcc_ufs_phy_phy_aux_clk",
  2491. .parent_hws = (const struct clk_hw*[]) {
  2492. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2493. },
  2494. .num_parents = 1,
  2495. .flags = CLK_SET_RATE_PARENT,
  2496. .ops = &clk_branch2_ops,
  2497. },
  2498. },
  2499. };
  2500. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2501. .halt_reg = 0x870a4,
  2502. .halt_check = BRANCH_HALT_VOTED,
  2503. .hwcg_reg = 0x870a4,
  2504. .hwcg_bit = 1,
  2505. .clkr = {
  2506. .enable_reg = 0x870a4,
  2507. .enable_mask = BIT(1),
  2508. .hw.init = &(struct clk_init_data){
  2509. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2510. .parent_hws = (const struct clk_hw*[]) {
  2511. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2512. },
  2513. .num_parents = 1,
  2514. .flags = CLK_SET_RATE_PARENT,
  2515. .ops = &clk_branch2_ops,
  2516. },
  2517. },
  2518. };
  2519. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2520. .halt_reg = 0x87028,
  2521. .halt_check = BRANCH_HALT_DELAY,
  2522. .clkr = {
  2523. .enable_reg = 0x87028,
  2524. .enable_mask = BIT(0),
  2525. .hw.init = &(struct clk_init_data){
  2526. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2527. .parent_hws = (const struct clk_hw*[]) {
  2528. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  2529. },
  2530. .num_parents = 1,
  2531. .flags = CLK_SET_RATE_PARENT,
  2532. .ops = &clk_branch2_ops,
  2533. },
  2534. },
  2535. };
  2536. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2537. .halt_reg = 0x870c0,
  2538. .halt_check = BRANCH_HALT_DELAY,
  2539. .clkr = {
  2540. .enable_reg = 0x870c0,
  2541. .enable_mask = BIT(0),
  2542. .hw.init = &(struct clk_init_data){
  2543. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2544. .parent_hws = (const struct clk_hw*[]) {
  2545. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  2546. },
  2547. .num_parents = 1,
  2548. .flags = CLK_SET_RATE_PARENT,
  2549. .ops = &clk_branch2_ops,
  2550. },
  2551. },
  2552. };
  2553. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2554. .halt_reg = 0x87024,
  2555. .halt_check = BRANCH_HALT_DELAY,
  2556. .clkr = {
  2557. .enable_reg = 0x87024,
  2558. .enable_mask = BIT(0),
  2559. .hw.init = &(struct clk_init_data){
  2560. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2561. .parent_hws = (const struct clk_hw*[]) {
  2562. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  2563. },
  2564. .num_parents = 1,
  2565. .flags = CLK_SET_RATE_PARENT,
  2566. .ops = &clk_branch2_ops,
  2567. },
  2568. },
  2569. };
  2570. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2571. .halt_reg = 0x87064,
  2572. .halt_check = BRANCH_HALT_VOTED,
  2573. .hwcg_reg = 0x87064,
  2574. .hwcg_bit = 1,
  2575. .clkr = {
  2576. .enable_reg = 0x87064,
  2577. .enable_mask = BIT(0),
  2578. .hw.init = &(struct clk_init_data){
  2579. .name = "gcc_ufs_phy_unipro_core_clk",
  2580. .parent_hws = (const struct clk_hw*[]) {
  2581. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2582. },
  2583. .num_parents = 1,
  2584. .flags = CLK_SET_RATE_PARENT,
  2585. .ops = &clk_branch2_ops,
  2586. },
  2587. },
  2588. };
  2589. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  2590. .halt_reg = 0x87064,
  2591. .halt_check = BRANCH_HALT_VOTED,
  2592. .hwcg_reg = 0x87064,
  2593. .hwcg_bit = 1,
  2594. .clkr = {
  2595. .enable_reg = 0x87064,
  2596. .enable_mask = BIT(1),
  2597. .hw.init = &(struct clk_init_data){
  2598. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  2599. .parent_hws = (const struct clk_hw*[]) {
  2600. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2601. },
  2602. .num_parents = 1,
  2603. .flags = CLK_SET_RATE_PARENT,
  2604. .ops = &clk_branch2_ops,
  2605. },
  2606. },
  2607. };
  2608. static struct clk_branch gcc_usb30_prim_master_clk = {
  2609. .halt_reg = 0x49018,
  2610. .halt_check = BRANCH_HALT,
  2611. .clkr = {
  2612. .enable_reg = 0x49018,
  2613. .enable_mask = BIT(0),
  2614. .hw.init = &(struct clk_init_data){
  2615. .name = "gcc_usb30_prim_master_clk",
  2616. .parent_hws = (const struct clk_hw*[]) {
  2617. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2618. },
  2619. .num_parents = 1,
  2620. .flags = CLK_SET_RATE_PARENT,
  2621. .ops = &clk_branch2_ops,
  2622. },
  2623. },
  2624. };
  2625. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2626. .halt_reg = 0x49024,
  2627. .halt_check = BRANCH_HALT,
  2628. .clkr = {
  2629. .enable_reg = 0x49024,
  2630. .enable_mask = BIT(0),
  2631. .hw.init = &(struct clk_init_data){
  2632. .name = "gcc_usb30_prim_mock_utmi_clk",
  2633. .parent_hws = (const struct clk_hw*[]) {
  2634. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2635. },
  2636. .num_parents = 1,
  2637. .flags = CLK_SET_RATE_PARENT,
  2638. .ops = &clk_branch2_ops,
  2639. },
  2640. },
  2641. };
  2642. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2643. .halt_reg = 0x49020,
  2644. .halt_check = BRANCH_HALT,
  2645. .clkr = {
  2646. .enable_reg = 0x49020,
  2647. .enable_mask = BIT(0),
  2648. .hw.init = &(struct clk_init_data){
  2649. .name = "gcc_usb30_prim_sleep_clk",
  2650. .ops = &clk_branch2_ops,
  2651. },
  2652. },
  2653. };
  2654. static struct clk_branch gcc_usb3_0_clkref_en = {
  2655. .halt_reg = 0x9c010,
  2656. .halt_check = BRANCH_HALT,
  2657. .clkr = {
  2658. .enable_reg = 0x9c010,
  2659. .enable_mask = BIT(0),
  2660. .hw.init = &(struct clk_init_data){
  2661. .name = "gcc_usb3_0_clkref_en",
  2662. .ops = &clk_branch2_ops,
  2663. },
  2664. },
  2665. };
  2666. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2667. .halt_reg = 0x4905c,
  2668. .halt_check = BRANCH_HALT,
  2669. .clkr = {
  2670. .enable_reg = 0x4905c,
  2671. .enable_mask = BIT(0),
  2672. .hw.init = &(struct clk_init_data){
  2673. .name = "gcc_usb3_prim_phy_aux_clk",
  2674. .parent_hws = (const struct clk_hw*[]) {
  2675. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2676. },
  2677. .num_parents = 1,
  2678. .flags = CLK_SET_RATE_PARENT,
  2679. .ops = &clk_branch2_ops,
  2680. },
  2681. },
  2682. };
  2683. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2684. .halt_reg = 0x49060,
  2685. .halt_check = BRANCH_HALT,
  2686. .clkr = {
  2687. .enable_reg = 0x49060,
  2688. .enable_mask = BIT(0),
  2689. .hw.init = &(struct clk_init_data){
  2690. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2691. .parent_hws = (const struct clk_hw*[]) {
  2692. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2693. },
  2694. .num_parents = 1,
  2695. .flags = CLK_SET_RATE_PARENT,
  2696. .ops = &clk_branch2_ops,
  2697. },
  2698. },
  2699. };
  2700. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2701. .halt_reg = 0x49064,
  2702. .halt_check = BRANCH_HALT_DELAY,
  2703. .hwcg_reg = 0x49064,
  2704. .hwcg_bit = 1,
  2705. .clkr = {
  2706. .enable_reg = 0x49064,
  2707. .enable_mask = BIT(0),
  2708. .hw.init = &(struct clk_init_data){
  2709. .name = "gcc_usb3_prim_phy_pipe_clk",
  2710. .parent_hws = (const struct clk_hw*[]) {
  2711. &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
  2712. },
  2713. .num_parents = 1,
  2714. .flags = CLK_SET_RATE_PARENT,
  2715. .ops = &clk_branch2_ops,
  2716. },
  2717. },
  2718. };
  2719. static struct clk_branch gcc_video_axi0_clk = {
  2720. .halt_reg = 0x42018,
  2721. .halt_check = BRANCH_HALT_SKIP,
  2722. .hwcg_reg = 0x42018,
  2723. .hwcg_bit = 1,
  2724. .clkr = {
  2725. .enable_reg = 0x42018,
  2726. .enable_mask = BIT(0),
  2727. .hw.init = &(struct clk_init_data){
  2728. .name = "gcc_video_axi0_clk",
  2729. .ops = &clk_branch2_ops,
  2730. },
  2731. },
  2732. };
  2733. static struct clk_branch gcc_video_axi1_clk = {
  2734. .halt_reg = 0x42020,
  2735. .halt_check = BRANCH_HALT_SKIP,
  2736. .hwcg_reg = 0x42020,
  2737. .hwcg_bit = 1,
  2738. .clkr = {
  2739. .enable_reg = 0x42020,
  2740. .enable_mask = BIT(0),
  2741. .hw.init = &(struct clk_init_data){
  2742. .name = "gcc_video_axi1_clk",
  2743. .ops = &clk_branch2_ops,
  2744. },
  2745. },
  2746. };
  2747. static struct gdsc pcie_0_gdsc = {
  2748. .gdscr = 0x7b004,
  2749. .pd = {
  2750. .name = "pcie_0_gdsc",
  2751. },
  2752. .pwrsts = PWRSTS_RET_ON,
  2753. };
  2754. static struct gdsc pcie_1_gdsc = {
  2755. .gdscr = 0x9d004,
  2756. .pd = {
  2757. .name = "pcie_1_gdsc",
  2758. },
  2759. .pwrsts = PWRSTS_RET_ON,
  2760. };
  2761. static struct gdsc ufs_phy_gdsc = {
  2762. .gdscr = 0x87004,
  2763. .pd = {
  2764. .name = "ufs_phy_gdsc",
  2765. },
  2766. .pwrsts = PWRSTS_OFF_ON,
  2767. };
  2768. static struct gdsc usb30_prim_gdsc = {
  2769. .gdscr = 0x49004,
  2770. .pd = {
  2771. .name = "usb30_prim_gdsc",
  2772. },
  2773. .pwrsts = PWRSTS_OFF_ON,
  2774. };
  2775. static struct clk_regmap *gcc_sm8450_clocks[] = {
  2776. [GCC_AGGRE_NOC_PCIE_0_AXI_CLK] = &gcc_aggre_noc_pcie_0_axi_clk.clkr,
  2777. [GCC_AGGRE_NOC_PCIE_1_AXI_CLK] = &gcc_aggre_noc_pcie_1_axi_clk.clkr,
  2778. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2779. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  2780. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2781. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2782. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  2783. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  2784. [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
  2785. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2786. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2787. [GCC_DDRSS_PCIE_SF_TBU_CLK] = &gcc_ddrss_pcie_sf_tbu_clk.clkr,
  2788. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  2789. [GCC_DISP_SF_AXI_CLK] = &gcc_disp_sf_axi_clk.clkr,
  2790. [GCC_EUSB3_0_CLKREF_EN] = &gcc_eusb3_0_clkref_en.clkr,
  2791. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2792. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2793. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2794. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2795. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2796. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2797. [GCC_GPLL0] = &gcc_gpll0.clkr,
  2798. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  2799. [GCC_GPLL4] = &gcc_gpll4.clkr,
  2800. [GCC_GPLL9] = &gcc_gpll9.clkr,
  2801. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  2802. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  2803. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2804. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2805. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2806. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  2807. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2808. [GCC_PCIE_0_CLKREF_EN] = &gcc_pcie_0_clkref_en.clkr,
  2809. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2810. [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
  2811. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  2812. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2813. [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
  2814. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2815. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  2816. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2817. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  2818. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  2819. [GCC_PCIE_1_CLKREF_EN] = &gcc_pcie_1_clkref_en.clkr,
  2820. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  2821. [GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr,
  2822. [GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr,
  2823. [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
  2824. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  2825. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2826. [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
  2827. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  2828. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  2829. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2830. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2831. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2832. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2833. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  2834. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  2835. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  2836. [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
  2837. [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
  2838. [GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr,
  2839. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  2840. [GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr,
  2841. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  2842. [GCC_QUPV3_WRAP0_CORE_2X_CLK] = &gcc_qupv3_wrap0_core_2x_clk.clkr,
  2843. [GCC_QUPV3_WRAP0_CORE_CLK] = &gcc_qupv3_wrap0_core_clk.clkr,
  2844. [GCC_QUPV3_WRAP0_S0_CLK] = &gcc_qupv3_wrap0_s0_clk.clkr,
  2845. [GCC_QUPV3_WRAP0_S0_CLK_SRC] = &gcc_qupv3_wrap0_s0_clk_src.clkr,
  2846. [GCC_QUPV3_WRAP0_S1_CLK] = &gcc_qupv3_wrap0_s1_clk.clkr,
  2847. [GCC_QUPV3_WRAP0_S1_CLK_SRC] = &gcc_qupv3_wrap0_s1_clk_src.clkr,
  2848. [GCC_QUPV3_WRAP0_S2_CLK] = &gcc_qupv3_wrap0_s2_clk.clkr,
  2849. [GCC_QUPV3_WRAP0_S2_CLK_SRC] = &gcc_qupv3_wrap0_s2_clk_src.clkr,
  2850. [GCC_QUPV3_WRAP0_S3_CLK] = &gcc_qupv3_wrap0_s3_clk.clkr,
  2851. [GCC_QUPV3_WRAP0_S3_CLK_SRC] = &gcc_qupv3_wrap0_s3_clk_src.clkr,
  2852. [GCC_QUPV3_WRAP0_S4_CLK] = &gcc_qupv3_wrap0_s4_clk.clkr,
  2853. [GCC_QUPV3_WRAP0_S4_CLK_SRC] = &gcc_qupv3_wrap0_s4_clk_src.clkr,
  2854. [GCC_QUPV3_WRAP0_S5_CLK] = &gcc_qupv3_wrap0_s5_clk.clkr,
  2855. [GCC_QUPV3_WRAP0_S5_CLK_SRC] = &gcc_qupv3_wrap0_s5_clk_src.clkr,
  2856. [GCC_QUPV3_WRAP0_S6_CLK] = &gcc_qupv3_wrap0_s6_clk.clkr,
  2857. [GCC_QUPV3_WRAP0_S6_CLK_SRC] = &gcc_qupv3_wrap0_s6_clk_src.clkr,
  2858. [GCC_QUPV3_WRAP0_S7_CLK] = &gcc_qupv3_wrap0_s7_clk.clkr,
  2859. [GCC_QUPV3_WRAP0_S7_CLK_SRC] = &gcc_qupv3_wrap0_s7_clk_src.clkr,
  2860. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  2861. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  2862. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  2863. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  2864. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  2865. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  2866. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  2867. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  2868. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  2869. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  2870. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  2871. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  2872. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  2873. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  2874. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  2875. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  2876. [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
  2877. [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
  2878. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  2879. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  2880. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  2881. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  2882. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  2883. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  2884. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  2885. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  2886. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  2887. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  2888. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  2889. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  2890. [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
  2891. [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
  2892. [GCC_QUPV3_WRAP_0_M_AHB_CLK] = &gcc_qupv3_wrap_0_m_ahb_clk.clkr,
  2893. [GCC_QUPV3_WRAP_0_S_AHB_CLK] = &gcc_qupv3_wrap_0_s_ahb_clk.clkr,
  2894. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  2895. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  2896. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  2897. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  2898. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2899. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2900. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2901. [GCC_SDCC2_AT_CLK] = &gcc_sdcc2_at_clk.clkr,
  2902. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2903. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2904. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  2905. [GCC_SDCC4_AT_CLK] = &gcc_sdcc4_at_clk.clkr,
  2906. [GCC_UFS_0_CLKREF_EN] = &gcc_ufs_0_clkref_en.clkr,
  2907. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  2908. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  2909. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  2910. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  2911. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  2912. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  2913. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  2914. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  2915. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  2916. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  2917. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  2918. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  2919. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  2920. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  2921. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  2922. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  2923. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  2924. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  2925. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  2926. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  2927. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  2928. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  2929. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  2930. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  2931. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  2932. [GCC_USB3_0_CLKREF_EN] = &gcc_usb3_0_clkref_en.clkr,
  2933. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  2934. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  2935. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  2936. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  2937. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  2938. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  2939. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  2940. };
  2941. static const struct qcom_reset_map gcc_sm8450_resets[] = {
  2942. [GCC_CAMERA_BCR] = { 0x36000 },
  2943. [GCC_DISPLAY_BCR] = { 0x37000 },
  2944. [GCC_GPU_BCR] = { 0x81000 },
  2945. [GCC_PCIE_0_BCR] = { 0x7b000 },
  2946. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x7c014 },
  2947. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x7c020 },
  2948. [GCC_PCIE_0_PHY_BCR] = { 0x7c01c },
  2949. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x7c028 },
  2950. [GCC_PCIE_1_BCR] = { 0x9d000 },
  2951. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x9e014 },
  2952. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x9e020 },
  2953. [GCC_PCIE_1_PHY_BCR] = { 0x9e01c },
  2954. [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x9e000 },
  2955. [GCC_PCIE_PHY_BCR] = { 0x7f000 },
  2956. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x7f00c },
  2957. [GCC_PCIE_PHY_COM_BCR] = { 0x7f010 },
  2958. [GCC_PDM_BCR] = { 0x43000 },
  2959. [GCC_QUPV3_WRAPPER_0_BCR] = { 0x27000 },
  2960. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x28000 },
  2961. [GCC_QUPV3_WRAPPER_2_BCR] = { 0x2e000 },
  2962. [GCC_QUSB2PHY_PRIM_BCR] = { 0x22000 },
  2963. [GCC_QUSB2PHY_SEC_BCR] = { 0x22004 },
  2964. [GCC_SDCC2_BCR] = { 0x24000 },
  2965. [GCC_SDCC4_BCR] = { 0x26000 },
  2966. [GCC_UFS_PHY_BCR] = { 0x87000 },
  2967. [GCC_USB30_PRIM_BCR] = { 0x49000 },
  2968. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x60008 },
  2969. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x60014 },
  2970. [GCC_USB3_PHY_PRIM_BCR] = { 0x60000 },
  2971. [GCC_USB3_PHY_SEC_BCR] = { 0x6000c },
  2972. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x60004 },
  2973. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x60010 },
  2974. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x7a000 },
  2975. [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x42018, .bit = 2, .udelay = 1000 },
  2976. [GCC_VIDEO_AXI1_CLK_ARES] = { .reg = 0x42020, .bit = 2, .udelay = 1000 },
  2977. [GCC_VIDEO_BCR] = { 0x42000 },
  2978. };
  2979. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  2980. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s0_clk_src),
  2981. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s1_clk_src),
  2982. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s2_clk_src),
  2983. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s3_clk_src),
  2984. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s4_clk_src),
  2985. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s5_clk_src),
  2986. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s6_clk_src),
  2987. DEFINE_RCG_DFS(gcc_qupv3_wrap0_s7_clk_src),
  2988. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  2989. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  2990. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  2991. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  2992. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  2993. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  2994. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  2995. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  2996. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  2997. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  2998. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  2999. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  3000. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  3001. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
  3002. };
  3003. static struct gdsc *gcc_sm8450_gdscs[] = {
  3004. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3005. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3006. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3007. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3008. };
  3009. static const struct regmap_config gcc_sm8450_regmap_config = {
  3010. .reg_bits = 32,
  3011. .reg_stride = 4,
  3012. .val_bits = 32,
  3013. .max_register = 0x1f1030,
  3014. .fast_io = true,
  3015. };
  3016. static const struct qcom_cc_desc gcc_sm8450_desc = {
  3017. .config = &gcc_sm8450_regmap_config,
  3018. .clks = gcc_sm8450_clocks,
  3019. .num_clks = ARRAY_SIZE(gcc_sm8450_clocks),
  3020. .resets = gcc_sm8450_resets,
  3021. .num_resets = ARRAY_SIZE(gcc_sm8450_resets),
  3022. .gdscs = gcc_sm8450_gdscs,
  3023. .num_gdscs = ARRAY_SIZE(gcc_sm8450_gdscs),
  3024. };
  3025. static const struct of_device_id gcc_sm8450_match_table[] = {
  3026. { .compatible = "qcom,gcc-sm8450" },
  3027. { }
  3028. };
  3029. MODULE_DEVICE_TABLE(of, gcc_sm8450_match_table);
  3030. static int gcc_sm8450_probe(struct platform_device *pdev)
  3031. {
  3032. struct regmap *regmap;
  3033. int ret;
  3034. regmap = qcom_cc_map(pdev, &gcc_sm8450_desc);
  3035. if (IS_ERR(regmap))
  3036. return PTR_ERR(regmap);
  3037. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3038. ARRAY_SIZE(gcc_dfs_clocks));
  3039. if (ret)
  3040. return ret;
  3041. /* FORCE_MEM_CORE_ON for ufs phy ice core clocks */
  3042. regmap_update_bits(regmap, gcc_ufs_phy_ice_core_clk.halt_reg, BIT(14), BIT(14));
  3043. /* Keep some clocks always-on */
  3044. qcom_branch_set_clk_en(regmap, 0x36004); /* GCC_CAMERA_AHB_CLK */
  3045. qcom_branch_set_clk_en(regmap, 0x36020); /* GCC_CAMERA_XO_CLK */
  3046. qcom_branch_set_clk_en(regmap, 0x37004); /* GCC_DISP_AHB_CLK */
  3047. qcom_branch_set_clk_en(regmap, 0x3701c); /* GCC_DISP_XO_CLK */
  3048. qcom_branch_set_clk_en(regmap, 0x81004); /* GCC_GPU_CFG_AHB_CLK */
  3049. qcom_branch_set_clk_en(regmap, 0x42004); /* GCC_VIDEO_AHB_CLK */
  3050. qcom_branch_set_clk_en(regmap, 0x42028); /* GCC_VIDEO_XO_CLK */
  3051. return qcom_cc_really_probe(&pdev->dev, &gcc_sm8450_desc, regmap);
  3052. }
  3053. static struct platform_driver gcc_sm8450_driver = {
  3054. .probe = gcc_sm8450_probe,
  3055. .driver = {
  3056. .name = "gcc-sm8450",
  3057. .of_match_table = gcc_sm8450_match_table,
  3058. },
  3059. };
  3060. static int __init gcc_sm8450_init(void)
  3061. {
  3062. return platform_driver_register(&gcc_sm8450_driver);
  3063. }
  3064. subsys_initcall(gcc_sm8450_init);
  3065. static void __exit gcc_sm8450_exit(void)
  3066. {
  3067. platform_driver_unregister(&gcc_sm8450_driver);
  3068. }
  3069. module_exit(gcc_sm8450_exit);
  3070. MODULE_DESCRIPTION("QTI GCC SM8450 Driver");
  3071. MODULE_LICENSE("GPL v2");