gcc-sm8550.c 89 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794279527962797279827992800280128022803280428052806280728082809281028112812281328142815281628172818281928202821282228232824282528262827282828292830283128322833283428352836283728382839284028412842284328442845284628472848284928502851285228532854285528562857285828592860286128622863286428652866286728682869287028712872287328742875287628772878287928802881288228832884288528862887288828892890289128922893289428952896289728982899290029012902290329042905290629072908290929102911291229132914291529162917291829192920292129222923292429252926292729282929293029312932293329342935293629372938293929402941294229432944294529462947294829492950295129522953295429552956295729582959296029612962296329642965296629672968296929702971297229732974297529762977297829792980298129822983298429852986298729882989299029912992299329942995299629972998299930003001300230033004300530063007300830093010301130123013301430153016301730183019302030213022302330243025302630273028302930303031303230333034303530363037303830393040304130423043304430453046304730483049305030513052305330543055305630573058305930603061306230633064306530663067306830693070307130723073307430753076307730783079308030813082308330843085308630873088308930903091309230933094309530963097309830993100310131023103310431053106310731083109311031113112311331143115311631173118311931203121312231233124312531263127312831293130313131323133313431353136313731383139314031413142314331443145314631473148314931503151315231533154315531563157315831593160316131623163316431653166316731683169317031713172317331743175317631773178317931803181318231833184318531863187318831893190319131923193319431953196319731983199320032013202320332043205320632073208320932103211321232133214321532163217321832193220322132223223322432253226322732283229323032313232323332343235323632373238323932403241324232433244324532463247324832493250325132523253325432553256325732583259326032613262326332643265326632673268326932703271327232733274327532763277327832793280328132823283328432853286328732883289329032913292329332943295329632973298329933003301330233033304330533063307330833093310331133123313331433153316331733183319332033213322332333243325332633273328332933303331333233333334333533363337333833393340334133423343334433453346334733483349335033513352335333543355335633573358335933603361336233633364336533663367336833693370337133723373337433753376337733783379338033813382338333843385338633873388338933903391
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  5. * Copyright (c) 2022, Linaro Limited
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/module.h>
  9. #include <linux/of.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,sm8550-gcc.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "clk-regmap-mux.h"
  19. #include "clk-regmap-phy-mux.h"
  20. #include "gdsc.h"
  21. #include "reset.h"
  22. enum {
  23. DT_BI_TCXO,
  24. DT_SLEEP_CLK,
  25. DT_PCIE_0_PIPE,
  26. DT_PCIE_1_PIPE,
  27. DT_PCIE_1_PHY_AUX,
  28. DT_UFS_PHY_RX_SYMBOL_0,
  29. DT_UFS_PHY_RX_SYMBOL_1,
  30. DT_UFS_PHY_TX_SYMBOL_0,
  31. DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE,
  32. };
  33. enum {
  34. P_BI_TCXO,
  35. P_GCC_GPLL0_OUT_EVEN,
  36. P_GCC_GPLL0_OUT_MAIN,
  37. P_GCC_GPLL4_OUT_MAIN,
  38. P_GCC_GPLL7_OUT_MAIN,
  39. P_GCC_GPLL9_OUT_MAIN,
  40. P_PCIE_0_PIPE_CLK,
  41. P_PCIE_1_PHY_AUX_CLK,
  42. P_PCIE_1_PIPE_CLK,
  43. P_SLEEP_CLK,
  44. P_UFS_PHY_RX_SYMBOL_0_CLK,
  45. P_UFS_PHY_RX_SYMBOL_1_CLK,
  46. P_UFS_PHY_TX_SYMBOL_0_CLK,
  47. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  48. };
  49. static struct clk_alpha_pll gcc_gpll0 = {
  50. .offset = 0x0,
  51. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  52. .clkr = {
  53. .enable_reg = 0x52018,
  54. .enable_mask = BIT(0),
  55. .hw.init = &(struct clk_init_data){
  56. .name = "gcc_gpll0",
  57. .parent_data = &(const struct clk_parent_data){
  58. .index = DT_BI_TCXO,
  59. },
  60. .num_parents = 1,
  61. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  62. },
  63. },
  64. };
  65. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  66. { 0x1, 2 },
  67. { }
  68. };
  69. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  70. .offset = 0x0,
  71. .post_div_shift = 10,
  72. .post_div_table = post_div_table_gcc_gpll0_out_even,
  73. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  74. .width = 4,
  75. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  76. .clkr.hw.init = &(struct clk_init_data){
  77. .name = "gcc_gpll0_out_even",
  78. .parent_hws = (const struct clk_hw*[]) {
  79. &gcc_gpll0.clkr.hw,
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  83. },
  84. };
  85. static struct clk_alpha_pll gcc_gpll4 = {
  86. .offset = 0x4000,
  87. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  88. .clkr = {
  89. .enable_reg = 0x52018,
  90. .enable_mask = BIT(4),
  91. .hw.init = &(struct clk_init_data){
  92. .name = "gcc_gpll4",
  93. .parent_data = &(const struct clk_parent_data){
  94. .index = DT_BI_TCXO,
  95. },
  96. .num_parents = 1,
  97. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  98. },
  99. },
  100. };
  101. static struct clk_alpha_pll gcc_gpll7 = {
  102. .offset = 0x7000,
  103. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  104. .clkr = {
  105. .enable_reg = 0x52018,
  106. .enable_mask = BIT(7),
  107. .hw.init = &(struct clk_init_data){
  108. .name = "gcc_gpll7",
  109. .parent_data = &(const struct clk_parent_data){
  110. .index = DT_BI_TCXO,
  111. },
  112. .num_parents = 1,
  113. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  114. },
  115. },
  116. };
  117. static struct clk_alpha_pll gcc_gpll9 = {
  118. .offset = 0x9000,
  119. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  120. .clkr = {
  121. .enable_reg = 0x52018,
  122. .enable_mask = BIT(9),
  123. .hw.init = &(struct clk_init_data){
  124. .name = "gcc_gpll9",
  125. .parent_data = &(const struct clk_parent_data){
  126. .index = DT_BI_TCXO,
  127. },
  128. .num_parents = 1,
  129. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  130. },
  131. },
  132. };
  133. static const struct parent_map gcc_parent_map_0[] = {
  134. { P_BI_TCXO, 0 },
  135. { P_GCC_GPLL0_OUT_MAIN, 1 },
  136. { P_GCC_GPLL0_OUT_EVEN, 6 },
  137. };
  138. static const struct clk_parent_data gcc_parent_data_0[] = {
  139. { .index = DT_BI_TCXO },
  140. { .hw = &gcc_gpll0.clkr.hw },
  141. { .hw = &gcc_gpll0_out_even.clkr.hw },
  142. };
  143. static const struct parent_map gcc_parent_map_1[] = {
  144. { P_BI_TCXO, 0 },
  145. { P_GCC_GPLL0_OUT_MAIN, 1 },
  146. { P_SLEEP_CLK, 5 },
  147. { P_GCC_GPLL0_OUT_EVEN, 6 },
  148. };
  149. static const struct clk_parent_data gcc_parent_data_1[] = {
  150. { .index = DT_BI_TCXO },
  151. { .hw = &gcc_gpll0.clkr.hw },
  152. { .index = DT_SLEEP_CLK },
  153. { .hw = &gcc_gpll0_out_even.clkr.hw },
  154. };
  155. static const struct parent_map gcc_parent_map_2[] = {
  156. { P_BI_TCXO, 0 },
  157. { P_SLEEP_CLK, 5 },
  158. };
  159. static const struct clk_parent_data gcc_parent_data_2[] = {
  160. { .index = DT_BI_TCXO },
  161. { .index = DT_SLEEP_CLK },
  162. };
  163. static const struct parent_map gcc_parent_map_3[] = {
  164. { P_BI_TCXO, 0 },
  165. { P_GCC_GPLL0_OUT_MAIN, 1 },
  166. { P_GCC_GPLL4_OUT_MAIN, 5 },
  167. { P_GCC_GPLL0_OUT_EVEN, 6 },
  168. };
  169. static const struct clk_parent_data gcc_parent_data_3[] = {
  170. { .index = DT_BI_TCXO },
  171. { .hw = &gcc_gpll0.clkr.hw },
  172. { .hw = &gcc_gpll4.clkr.hw },
  173. { .hw = &gcc_gpll0_out_even.clkr.hw },
  174. };
  175. static const struct parent_map gcc_parent_map_4[] = {
  176. { P_BI_TCXO, 0 },
  177. };
  178. static const struct clk_parent_data gcc_parent_data_4[] = {
  179. { .index = DT_BI_TCXO },
  180. };
  181. static const struct parent_map gcc_parent_map_6[] = {
  182. { P_PCIE_1_PHY_AUX_CLK, 0 },
  183. { P_BI_TCXO, 2 },
  184. };
  185. static const struct clk_parent_data gcc_parent_data_6[] = {
  186. { .index = DT_PCIE_1_PHY_AUX },
  187. { .index = DT_BI_TCXO },
  188. };
  189. static const struct parent_map gcc_parent_map_8[] = {
  190. { P_BI_TCXO, 0 },
  191. { P_GCC_GPLL0_OUT_MAIN, 1 },
  192. { P_GCC_GPLL7_OUT_MAIN, 2 },
  193. { P_GCC_GPLL0_OUT_EVEN, 6 },
  194. };
  195. static const struct clk_parent_data gcc_parent_data_8[] = {
  196. { .index = DT_BI_TCXO },
  197. { .hw = &gcc_gpll0.clkr.hw },
  198. { .hw = &gcc_gpll7.clkr.hw },
  199. { .hw = &gcc_gpll0_out_even.clkr.hw },
  200. };
  201. static const struct parent_map gcc_parent_map_9[] = {
  202. { P_BI_TCXO, 0 },
  203. { P_GCC_GPLL0_OUT_MAIN, 1 },
  204. { P_GCC_GPLL9_OUT_MAIN, 2 },
  205. { P_GCC_GPLL4_OUT_MAIN, 5 },
  206. { P_GCC_GPLL0_OUT_EVEN, 6 },
  207. };
  208. static const struct clk_parent_data gcc_parent_data_9[] = {
  209. { .index = DT_BI_TCXO },
  210. { .hw = &gcc_gpll0.clkr.hw },
  211. { .hw = &gcc_gpll9.clkr.hw },
  212. { .hw = &gcc_gpll4.clkr.hw },
  213. { .hw = &gcc_gpll0_out_even.clkr.hw },
  214. };
  215. static const struct parent_map gcc_parent_map_10[] = {
  216. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  217. { P_BI_TCXO, 2 },
  218. };
  219. static const struct clk_parent_data gcc_parent_data_10[] = {
  220. { .index = DT_UFS_PHY_RX_SYMBOL_0 },
  221. { .index = DT_BI_TCXO },
  222. };
  223. static const struct parent_map gcc_parent_map_11[] = {
  224. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  225. { P_BI_TCXO, 2 },
  226. };
  227. static const struct clk_parent_data gcc_parent_data_11[] = {
  228. { .index = DT_UFS_PHY_RX_SYMBOL_1 },
  229. { .index = DT_BI_TCXO },
  230. };
  231. static const struct parent_map gcc_parent_map_12[] = {
  232. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  233. { P_BI_TCXO, 2 },
  234. };
  235. static const struct clk_parent_data gcc_parent_data_12[] = {
  236. { .index = DT_UFS_PHY_TX_SYMBOL_0 },
  237. { .index = DT_BI_TCXO },
  238. };
  239. static const struct parent_map gcc_parent_map_13[] = {
  240. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  241. { P_BI_TCXO, 2 },
  242. };
  243. static const struct clk_parent_data gcc_parent_data_13[] = {
  244. { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE },
  245. { .index = DT_BI_TCXO },
  246. };
  247. static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
  248. .reg = 0x6b070,
  249. .clkr = {
  250. .hw.init = &(struct clk_init_data){
  251. .name = "gcc_pcie_0_pipe_clk_src",
  252. .parent_data = &(const struct clk_parent_data){
  253. .index = DT_PCIE_0_PIPE,
  254. },
  255. .num_parents = 1,
  256. .ops = &clk_regmap_phy_mux_ops,
  257. },
  258. },
  259. };
  260. static struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = {
  261. .reg = 0x8d094,
  262. .shift = 0,
  263. .width = 2,
  264. .parent_map = gcc_parent_map_6,
  265. .clkr = {
  266. .hw.init = &(struct clk_init_data){
  267. .name = "gcc_pcie_1_phy_aux_clk_src",
  268. .parent_data = gcc_parent_data_6,
  269. .num_parents = ARRAY_SIZE(gcc_parent_data_6),
  270. .ops = &clk_regmap_mux_closest_ops,
  271. },
  272. },
  273. };
  274. static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
  275. .reg = 0x8d078,
  276. .clkr = {
  277. .hw.init = &(struct clk_init_data){
  278. .name = "gcc_pcie_1_pipe_clk_src",
  279. .parent_data = &(const struct clk_parent_data){
  280. .index = DT_PCIE_1_PIPE,
  281. },
  282. .num_parents = 1,
  283. .ops = &clk_regmap_phy_mux_ops,
  284. },
  285. },
  286. };
  287. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  288. .reg = 0x77064,
  289. .shift = 0,
  290. .width = 2,
  291. .parent_map = gcc_parent_map_10,
  292. .clkr = {
  293. .hw.init = &(struct clk_init_data){
  294. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  295. .parent_data = gcc_parent_data_10,
  296. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  297. .ops = &clk_regmap_mux_closest_ops,
  298. },
  299. },
  300. };
  301. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  302. .reg = 0x770e0,
  303. .shift = 0,
  304. .width = 2,
  305. .parent_map = gcc_parent_map_11,
  306. .clkr = {
  307. .hw.init = &(struct clk_init_data){
  308. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  309. .parent_data = gcc_parent_data_11,
  310. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  311. .ops = &clk_regmap_mux_closest_ops,
  312. },
  313. },
  314. };
  315. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  316. .reg = 0x77054,
  317. .shift = 0,
  318. .width = 2,
  319. .parent_map = gcc_parent_map_12,
  320. .clkr = {
  321. .hw.init = &(struct clk_init_data){
  322. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  323. .parent_data = gcc_parent_data_12,
  324. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  325. .ops = &clk_regmap_mux_closest_ops,
  326. },
  327. },
  328. };
  329. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  330. .reg = 0x3906c,
  331. .shift = 0,
  332. .width = 2,
  333. .parent_map = gcc_parent_map_13,
  334. .clkr = {
  335. .hw.init = &(struct clk_init_data){
  336. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  337. .parent_data = gcc_parent_data_13,
  338. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  339. .ops = &clk_regmap_mux_closest_ops,
  340. },
  341. },
  342. };
  343. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  344. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  345. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  346. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  347. { }
  348. };
  349. static struct clk_rcg2 gcc_gp1_clk_src = {
  350. .cmd_rcgr = 0x64004,
  351. .mnd_width = 16,
  352. .hid_width = 5,
  353. .parent_map = gcc_parent_map_1,
  354. .freq_tbl = ftbl_gcc_gp1_clk_src,
  355. .clkr.hw.init = &(struct clk_init_data){
  356. .name = "gcc_gp1_clk_src",
  357. .parent_data = gcc_parent_data_1,
  358. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  359. .flags = CLK_SET_RATE_PARENT,
  360. .ops = &clk_rcg2_shared_ops,
  361. },
  362. };
  363. static struct clk_rcg2 gcc_gp2_clk_src = {
  364. .cmd_rcgr = 0x65004,
  365. .mnd_width = 16,
  366. .hid_width = 5,
  367. .parent_map = gcc_parent_map_1,
  368. .freq_tbl = ftbl_gcc_gp1_clk_src,
  369. .clkr.hw.init = &(struct clk_init_data){
  370. .name = "gcc_gp2_clk_src",
  371. .parent_data = gcc_parent_data_1,
  372. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  373. .flags = CLK_SET_RATE_PARENT,
  374. .ops = &clk_rcg2_shared_ops,
  375. },
  376. };
  377. static struct clk_rcg2 gcc_gp3_clk_src = {
  378. .cmd_rcgr = 0x66004,
  379. .mnd_width = 16,
  380. .hid_width = 5,
  381. .parent_map = gcc_parent_map_1,
  382. .freq_tbl = ftbl_gcc_gp1_clk_src,
  383. .clkr.hw.init = &(struct clk_init_data){
  384. .name = "gcc_gp3_clk_src",
  385. .parent_data = gcc_parent_data_1,
  386. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  387. .flags = CLK_SET_RATE_PARENT,
  388. .ops = &clk_rcg2_shared_ops,
  389. },
  390. };
  391. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  392. F(19200000, P_BI_TCXO, 1, 0, 0),
  393. { }
  394. };
  395. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  396. .cmd_rcgr = 0x6b074,
  397. .mnd_width = 16,
  398. .hid_width = 5,
  399. .parent_map = gcc_parent_map_2,
  400. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  401. .clkr.hw.init = &(struct clk_init_data){
  402. .name = "gcc_pcie_0_aux_clk_src",
  403. .parent_data = gcc_parent_data_2,
  404. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  405. .flags = CLK_SET_RATE_PARENT,
  406. .ops = &clk_rcg2_shared_ops,
  407. },
  408. };
  409. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  410. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  411. { }
  412. };
  413. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  414. .cmd_rcgr = 0x6b058,
  415. .mnd_width = 0,
  416. .hid_width = 5,
  417. .parent_map = gcc_parent_map_0,
  418. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  419. .clkr.hw.init = &(struct clk_init_data){
  420. .name = "gcc_pcie_0_phy_rchng_clk_src",
  421. .parent_data = gcc_parent_data_0,
  422. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  423. .flags = CLK_SET_RATE_PARENT,
  424. .ops = &clk_rcg2_shared_ops,
  425. },
  426. };
  427. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  428. .cmd_rcgr = 0x8d07c,
  429. .mnd_width = 16,
  430. .hid_width = 5,
  431. .parent_map = gcc_parent_map_2,
  432. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  433. .clkr.hw.init = &(struct clk_init_data){
  434. .name = "gcc_pcie_1_aux_clk_src",
  435. .parent_data = gcc_parent_data_2,
  436. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  437. .flags = CLK_SET_RATE_PARENT,
  438. .ops = &clk_rcg2_shared_ops,
  439. },
  440. };
  441. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  442. .cmd_rcgr = 0x8d060,
  443. .mnd_width = 0,
  444. .hid_width = 5,
  445. .parent_map = gcc_parent_map_0,
  446. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  447. .clkr.hw.init = &(struct clk_init_data){
  448. .name = "gcc_pcie_1_phy_rchng_clk_src",
  449. .parent_data = gcc_parent_data_0,
  450. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  451. .flags = CLK_SET_RATE_PARENT,
  452. .ops = &clk_rcg2_shared_ops,
  453. },
  454. };
  455. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  456. F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
  457. { }
  458. };
  459. static struct clk_rcg2 gcc_pdm2_clk_src = {
  460. .cmd_rcgr = 0x33010,
  461. .mnd_width = 0,
  462. .hid_width = 5,
  463. .parent_map = gcc_parent_map_0,
  464. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  465. .clkr.hw.init = &(struct clk_init_data){
  466. .name = "gcc_pdm2_clk_src",
  467. .parent_data = gcc_parent_data_0,
  468. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  469. .flags = CLK_SET_RATE_PARENT,
  470. .ops = &clk_rcg2_shared_ops,
  471. },
  472. };
  473. static struct clk_rcg2 gcc_qupv3_i2c_s0_clk_src = {
  474. .cmd_rcgr = 0x17008,
  475. .mnd_width = 0,
  476. .hid_width = 5,
  477. .parent_map = gcc_parent_map_0,
  478. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  479. .clkr.hw.init = &(struct clk_init_data){
  480. .name = "gcc_qupv3_i2c_s0_clk_src",
  481. .parent_data = gcc_parent_data_0,
  482. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  483. .flags = CLK_SET_RATE_PARENT,
  484. .ops = &clk_rcg2_ops,
  485. },
  486. };
  487. static struct clk_rcg2 gcc_qupv3_i2c_s1_clk_src = {
  488. .cmd_rcgr = 0x17024,
  489. .mnd_width = 0,
  490. .hid_width = 5,
  491. .parent_map = gcc_parent_map_0,
  492. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  493. .clkr.hw.init = &(struct clk_init_data){
  494. .name = "gcc_qupv3_i2c_s1_clk_src",
  495. .parent_data = gcc_parent_data_0,
  496. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  497. .flags = CLK_SET_RATE_PARENT,
  498. .ops = &clk_rcg2_ops,
  499. },
  500. };
  501. static struct clk_rcg2 gcc_qupv3_i2c_s2_clk_src = {
  502. .cmd_rcgr = 0x17040,
  503. .mnd_width = 0,
  504. .hid_width = 5,
  505. .parent_map = gcc_parent_map_0,
  506. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  507. .clkr.hw.init = &(struct clk_init_data){
  508. .name = "gcc_qupv3_i2c_s2_clk_src",
  509. .parent_data = gcc_parent_data_0,
  510. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  511. .flags = CLK_SET_RATE_PARENT,
  512. .ops = &clk_rcg2_ops,
  513. },
  514. };
  515. static struct clk_rcg2 gcc_qupv3_i2c_s3_clk_src = {
  516. .cmd_rcgr = 0x1705c,
  517. .mnd_width = 0,
  518. .hid_width = 5,
  519. .parent_map = gcc_parent_map_0,
  520. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  521. .clkr.hw.init = &(struct clk_init_data){
  522. .name = "gcc_qupv3_i2c_s3_clk_src",
  523. .parent_data = gcc_parent_data_0,
  524. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  525. .flags = CLK_SET_RATE_PARENT,
  526. .ops = &clk_rcg2_ops,
  527. },
  528. };
  529. static struct clk_rcg2 gcc_qupv3_i2c_s4_clk_src = {
  530. .cmd_rcgr = 0x17078,
  531. .mnd_width = 0,
  532. .hid_width = 5,
  533. .parent_map = gcc_parent_map_0,
  534. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  535. .clkr.hw.init = &(struct clk_init_data){
  536. .name = "gcc_qupv3_i2c_s4_clk_src",
  537. .parent_data = gcc_parent_data_0,
  538. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  539. .flags = CLK_SET_RATE_PARENT,
  540. .ops = &clk_rcg2_ops,
  541. },
  542. };
  543. static struct clk_rcg2 gcc_qupv3_i2c_s5_clk_src = {
  544. .cmd_rcgr = 0x17094,
  545. .mnd_width = 0,
  546. .hid_width = 5,
  547. .parent_map = gcc_parent_map_0,
  548. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  549. .clkr.hw.init = &(struct clk_init_data){
  550. .name = "gcc_qupv3_i2c_s5_clk_src",
  551. .parent_data = gcc_parent_data_0,
  552. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  553. .flags = CLK_SET_RATE_PARENT,
  554. .ops = &clk_rcg2_ops,
  555. },
  556. };
  557. static struct clk_rcg2 gcc_qupv3_i2c_s6_clk_src = {
  558. .cmd_rcgr = 0x170b0,
  559. .mnd_width = 0,
  560. .hid_width = 5,
  561. .parent_map = gcc_parent_map_0,
  562. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  563. .clkr.hw.init = &(struct clk_init_data){
  564. .name = "gcc_qupv3_i2c_s6_clk_src",
  565. .parent_data = gcc_parent_data_0,
  566. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  567. .flags = CLK_SET_RATE_PARENT,
  568. .ops = &clk_rcg2_ops,
  569. },
  570. };
  571. static struct clk_rcg2 gcc_qupv3_i2c_s7_clk_src = {
  572. .cmd_rcgr = 0x170cc,
  573. .mnd_width = 0,
  574. .hid_width = 5,
  575. .parent_map = gcc_parent_map_0,
  576. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  577. .clkr.hw.init = &(struct clk_init_data){
  578. .name = "gcc_qupv3_i2c_s7_clk_src",
  579. .parent_data = gcc_parent_data_0,
  580. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  581. .flags = CLK_SET_RATE_PARENT,
  582. .ops = &clk_rcg2_ops,
  583. },
  584. };
  585. static struct clk_rcg2 gcc_qupv3_i2c_s8_clk_src = {
  586. .cmd_rcgr = 0x170e8,
  587. .mnd_width = 0,
  588. .hid_width = 5,
  589. .parent_map = gcc_parent_map_0,
  590. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  591. .clkr.hw.init = &(struct clk_init_data){
  592. .name = "gcc_qupv3_i2c_s8_clk_src",
  593. .parent_data = gcc_parent_data_0,
  594. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  595. .flags = CLK_SET_RATE_PARENT,
  596. .ops = &clk_rcg2_ops,
  597. },
  598. };
  599. static struct clk_rcg2 gcc_qupv3_i2c_s9_clk_src = {
  600. .cmd_rcgr = 0x17104,
  601. .mnd_width = 0,
  602. .hid_width = 5,
  603. .parent_map = gcc_parent_map_0,
  604. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  605. .clkr.hw.init = &(struct clk_init_data){
  606. .name = "gcc_qupv3_i2c_s9_clk_src",
  607. .parent_data = gcc_parent_data_0,
  608. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  609. .flags = CLK_SET_RATE_PARENT,
  610. .ops = &clk_rcg2_ops,
  611. },
  612. };
  613. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = {
  614. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  615. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  616. F(19200000, P_BI_TCXO, 1, 0, 0),
  617. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  618. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  619. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  620. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  621. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  622. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  623. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  624. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  625. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  626. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  627. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  628. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  629. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  630. { }
  631. };
  632. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  633. .name = "gcc_qupv3_wrap1_s0_clk_src",
  634. .parent_data = gcc_parent_data_0,
  635. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  636. .flags = CLK_SET_RATE_PARENT,
  637. .ops = &clk_rcg2_ops,
  638. };
  639. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  640. .cmd_rcgr = 0x18010,
  641. .mnd_width = 16,
  642. .hid_width = 5,
  643. .parent_map = gcc_parent_map_0,
  644. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  645. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  646. };
  647. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  648. .name = "gcc_qupv3_wrap1_s1_clk_src",
  649. .parent_data = gcc_parent_data_0,
  650. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  651. .flags = CLK_SET_RATE_PARENT,
  652. .ops = &clk_rcg2_ops,
  653. };
  654. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  655. .cmd_rcgr = 0x18148,
  656. .mnd_width = 16,
  657. .hid_width = 5,
  658. .parent_map = gcc_parent_map_0,
  659. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  660. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  661. };
  662. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s2_clk_src[] = {
  663. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  664. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  665. F(19200000, P_BI_TCXO, 1, 0, 0),
  666. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  667. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  668. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  669. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  670. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  671. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  672. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  673. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  674. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  675. { }
  676. };
  677. static struct clk_init_data gcc_qupv3_wrap1_s2_clk_src_init = {
  678. .name = "gcc_qupv3_wrap1_s2_clk_src",
  679. .parent_data = gcc_parent_data_0,
  680. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  681. .flags = CLK_SET_RATE_PARENT,
  682. .ops = &clk_rcg2_ops,
  683. };
  684. static struct clk_rcg2 gcc_qupv3_wrap1_s2_clk_src = {
  685. .cmd_rcgr = 0x18280,
  686. .mnd_width = 16,
  687. .hid_width = 5,
  688. .parent_map = gcc_parent_map_0,
  689. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  690. .clkr.hw.init = &gcc_qupv3_wrap1_s2_clk_src_init,
  691. };
  692. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  693. .name = "gcc_qupv3_wrap1_s3_clk_src",
  694. .parent_data = gcc_parent_data_0,
  695. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  696. .flags = CLK_SET_RATE_PARENT,
  697. .ops = &clk_rcg2_ops,
  698. };
  699. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  700. .cmd_rcgr = 0x183b8,
  701. .mnd_width = 16,
  702. .hid_width = 5,
  703. .parent_map = gcc_parent_map_0,
  704. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  705. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  706. };
  707. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  708. .name = "gcc_qupv3_wrap1_s4_clk_src",
  709. .parent_data = gcc_parent_data_0,
  710. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  711. .flags = CLK_SET_RATE_PARENT,
  712. .ops = &clk_rcg2_ops,
  713. };
  714. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  715. .cmd_rcgr = 0x184f0,
  716. .mnd_width = 16,
  717. .hid_width = 5,
  718. .parent_map = gcc_parent_map_0,
  719. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  720. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  721. };
  722. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  723. .name = "gcc_qupv3_wrap1_s5_clk_src",
  724. .parent_data = gcc_parent_data_0,
  725. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  726. .flags = CLK_SET_RATE_PARENT,
  727. .ops = &clk_rcg2_ops,
  728. };
  729. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  730. .cmd_rcgr = 0x18628,
  731. .mnd_width = 16,
  732. .hid_width = 5,
  733. .parent_map = gcc_parent_map_0,
  734. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  735. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  736. };
  737. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  738. .name = "gcc_qupv3_wrap1_s6_clk_src",
  739. .parent_data = gcc_parent_data_0,
  740. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  741. .flags = CLK_SET_RATE_PARENT,
  742. .ops = &clk_rcg2_ops,
  743. };
  744. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  745. .cmd_rcgr = 0x18760,
  746. .mnd_width = 16,
  747. .hid_width = 5,
  748. .parent_map = gcc_parent_map_0,
  749. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  750. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  751. };
  752. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  753. .name = "gcc_qupv3_wrap1_s7_clk_src",
  754. .parent_data = gcc_parent_data_0,
  755. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  756. .flags = CLK_SET_RATE_PARENT,
  757. .ops = &clk_rcg2_ops,
  758. };
  759. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  760. .cmd_rcgr = 0x18898,
  761. .mnd_width = 16,
  762. .hid_width = 5,
  763. .parent_map = gcc_parent_map_0,
  764. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  765. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  766. };
  767. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  768. .name = "gcc_qupv3_wrap2_s0_clk_src",
  769. .parent_data = gcc_parent_data_0,
  770. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  771. .flags = CLK_SET_RATE_PARENT,
  772. .ops = &clk_rcg2_ops,
  773. };
  774. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  775. .cmd_rcgr = 0x1e010,
  776. .mnd_width = 16,
  777. .hid_width = 5,
  778. .parent_map = gcc_parent_map_0,
  779. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  780. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  781. };
  782. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  783. .name = "gcc_qupv3_wrap2_s1_clk_src",
  784. .parent_data = gcc_parent_data_0,
  785. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  786. .flags = CLK_SET_RATE_PARENT,
  787. .ops = &clk_rcg2_ops,
  788. };
  789. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  790. .cmd_rcgr = 0x1e148,
  791. .mnd_width = 16,
  792. .hid_width = 5,
  793. .parent_map = gcc_parent_map_0,
  794. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  795. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  796. };
  797. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  798. .name = "gcc_qupv3_wrap2_s2_clk_src",
  799. .parent_data = gcc_parent_data_0,
  800. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  801. .flags = CLK_SET_RATE_PARENT,
  802. .ops = &clk_rcg2_ops,
  803. };
  804. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  805. .cmd_rcgr = 0x1e280,
  806. .mnd_width = 16,
  807. .hid_width = 5,
  808. .parent_map = gcc_parent_map_0,
  809. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  810. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  811. };
  812. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  813. .name = "gcc_qupv3_wrap2_s3_clk_src",
  814. .parent_data = gcc_parent_data_0,
  815. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  816. .flags = CLK_SET_RATE_PARENT,
  817. .ops = &clk_rcg2_ops,
  818. };
  819. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  820. .cmd_rcgr = 0x1e3b8,
  821. .mnd_width = 16,
  822. .hid_width = 5,
  823. .parent_map = gcc_parent_map_0,
  824. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  825. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  826. };
  827. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  828. .name = "gcc_qupv3_wrap2_s4_clk_src",
  829. .parent_data = gcc_parent_data_0,
  830. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  831. .flags = CLK_SET_RATE_PARENT,
  832. .ops = &clk_rcg2_ops,
  833. };
  834. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  835. .cmd_rcgr = 0x1e4f0,
  836. .mnd_width = 16,
  837. .hid_width = 5,
  838. .parent_map = gcc_parent_map_0,
  839. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  840. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  841. };
  842. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  843. .name = "gcc_qupv3_wrap2_s5_clk_src",
  844. .parent_data = gcc_parent_data_0,
  845. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  846. .flags = CLK_SET_RATE_PARENT,
  847. .ops = &clk_rcg2_ops,
  848. };
  849. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  850. .cmd_rcgr = 0x1e628,
  851. .mnd_width = 16,
  852. .hid_width = 5,
  853. .parent_map = gcc_parent_map_0,
  854. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  855. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  856. };
  857. static const struct freq_tbl ftbl_gcc_qupv3_wrap2_s6_clk_src[] = {
  858. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  859. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  860. F(19200000, P_BI_TCXO, 1, 0, 0),
  861. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  862. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  863. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  864. F(51200000, P_GCC_GPLL0_OUT_EVEN, 1, 64, 375),
  865. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  866. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  867. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  868. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  869. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  870. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  871. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  872. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  873. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  874. F(125000000, P_GCC_GPLL0_OUT_MAIN, 1, 5, 24),
  875. { }
  876. };
  877. static struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
  878. .name = "gcc_qupv3_wrap2_s6_clk_src",
  879. .parent_data = gcc_parent_data_8,
  880. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  881. .flags = CLK_SET_RATE_PARENT,
  882. .ops = &clk_rcg2_ops,
  883. };
  884. static struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
  885. .cmd_rcgr = 0x1e760,
  886. .mnd_width = 16,
  887. .hid_width = 5,
  888. .parent_map = gcc_parent_map_8,
  889. .freq_tbl = ftbl_gcc_qupv3_wrap2_s6_clk_src,
  890. .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
  891. };
  892. static struct clk_init_data gcc_qupv3_wrap2_s7_clk_src_init = {
  893. .name = "gcc_qupv3_wrap2_s7_clk_src",
  894. .parent_data = gcc_parent_data_0,
  895. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  896. .flags = CLK_SET_RATE_PARENT,
  897. .ops = &clk_rcg2_ops,
  898. };
  899. static struct clk_rcg2 gcc_qupv3_wrap2_s7_clk_src = {
  900. .cmd_rcgr = 0x1e898,
  901. .mnd_width = 16,
  902. .hid_width = 5,
  903. .parent_map = gcc_parent_map_0,
  904. .freq_tbl = ftbl_gcc_qupv3_wrap1_s2_clk_src,
  905. .clkr.hw.init = &gcc_qupv3_wrap2_s7_clk_src_init,
  906. };
  907. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  908. F(400000, P_BI_TCXO, 12, 1, 4),
  909. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  910. F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
  911. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  912. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  913. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  914. { }
  915. };
  916. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  917. .cmd_rcgr = 0x14018,
  918. .mnd_width = 8,
  919. .hid_width = 5,
  920. .parent_map = gcc_parent_map_9,
  921. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  922. .clkr.hw.init = &(struct clk_init_data){
  923. .name = "gcc_sdcc2_apps_clk_src",
  924. .parent_data = gcc_parent_data_9,
  925. .num_parents = ARRAY_SIZE(gcc_parent_data_9),
  926. .flags = CLK_SET_RATE_PARENT,
  927. .ops = &clk_rcg2_shared_ops,
  928. },
  929. };
  930. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  931. F(400000, P_BI_TCXO, 12, 1, 4),
  932. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  933. F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
  934. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  935. { }
  936. };
  937. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  938. .cmd_rcgr = 0x16018,
  939. .mnd_width = 8,
  940. .hid_width = 5,
  941. .parent_map = gcc_parent_map_0,
  942. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  943. .clkr.hw.init = &(struct clk_init_data){
  944. .name = "gcc_sdcc4_apps_clk_src",
  945. .parent_data = gcc_parent_data_0,
  946. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  947. .flags = CLK_SET_RATE_PARENT,
  948. .ops = &clk_rcg2_shared_ops,
  949. },
  950. };
  951. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  952. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  953. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  954. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  955. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  956. { }
  957. };
  958. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  959. .cmd_rcgr = 0x77030,
  960. .mnd_width = 8,
  961. .hid_width = 5,
  962. .parent_map = gcc_parent_map_0,
  963. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  964. .clkr.hw.init = &(struct clk_init_data){
  965. .name = "gcc_ufs_phy_axi_clk_src",
  966. .parent_data = gcc_parent_data_0,
  967. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  968. .flags = CLK_SET_RATE_PARENT,
  969. .ops = &clk_rcg2_shared_ops,
  970. },
  971. };
  972. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  973. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  974. F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
  975. F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
  976. { }
  977. };
  978. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  979. .cmd_rcgr = 0x77080,
  980. .mnd_width = 0,
  981. .hid_width = 5,
  982. .parent_map = gcc_parent_map_3,
  983. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  984. .clkr.hw.init = &(struct clk_init_data){
  985. .name = "gcc_ufs_phy_ice_core_clk_src",
  986. .parent_data = gcc_parent_data_3,
  987. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  988. .flags = CLK_SET_RATE_PARENT,
  989. .ops = &clk_rcg2_shared_ops,
  990. },
  991. };
  992. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  993. F(9600000, P_BI_TCXO, 2, 0, 0),
  994. F(19200000, P_BI_TCXO, 1, 0, 0),
  995. { }
  996. };
  997. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  998. .cmd_rcgr = 0x770b4,
  999. .mnd_width = 0,
  1000. .hid_width = 5,
  1001. .parent_map = gcc_parent_map_4,
  1002. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  1003. .clkr.hw.init = &(struct clk_init_data){
  1004. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1005. .parent_data = gcc_parent_data_4,
  1006. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  1007. .flags = CLK_SET_RATE_PARENT,
  1008. .ops = &clk_rcg2_shared_ops,
  1009. },
  1010. };
  1011. static const struct freq_tbl ftbl_gcc_ufs_phy_unipro_core_clk_src[] = {
  1012. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1013. F(150000000, P_GCC_GPLL0_OUT_MAIN, 4, 0, 0),
  1014. F(300000000, P_GCC_GPLL0_OUT_MAIN, 2, 0, 0),
  1015. { }
  1016. };
  1017. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1018. .cmd_rcgr = 0x77098,
  1019. .mnd_width = 0,
  1020. .hid_width = 5,
  1021. .parent_map = gcc_parent_map_0,
  1022. .freq_tbl = ftbl_gcc_ufs_phy_unipro_core_clk_src,
  1023. .clkr.hw.init = &(struct clk_init_data){
  1024. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1025. .parent_data = gcc_parent_data_0,
  1026. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1027. .flags = CLK_SET_RATE_PARENT,
  1028. .ops = &clk_rcg2_shared_ops,
  1029. },
  1030. };
  1031. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1032. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  1033. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1034. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  1035. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1036. { }
  1037. };
  1038. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1039. .cmd_rcgr = 0x3902c,
  1040. .mnd_width = 8,
  1041. .hid_width = 5,
  1042. .parent_map = gcc_parent_map_0,
  1043. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1044. .clkr.hw.init = &(struct clk_init_data){
  1045. .name = "gcc_usb30_prim_master_clk_src",
  1046. .parent_data = gcc_parent_data_0,
  1047. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1048. .flags = CLK_SET_RATE_PARENT,
  1049. .ops = &clk_rcg2_shared_no_init_park_ops,
  1050. },
  1051. };
  1052. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1053. .cmd_rcgr = 0x39044,
  1054. .mnd_width = 0,
  1055. .hid_width = 5,
  1056. .parent_map = gcc_parent_map_0,
  1057. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1058. .clkr.hw.init = &(struct clk_init_data){
  1059. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1060. .parent_data = gcc_parent_data_0,
  1061. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1062. .flags = CLK_SET_RATE_PARENT,
  1063. .ops = &clk_rcg2_shared_ops,
  1064. },
  1065. };
  1066. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1067. .cmd_rcgr = 0x39070,
  1068. .mnd_width = 0,
  1069. .hid_width = 5,
  1070. .parent_map = gcc_parent_map_2,
  1071. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1072. .clkr.hw.init = &(struct clk_init_data){
  1073. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1074. .parent_data = gcc_parent_data_2,
  1075. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  1076. .flags = CLK_SET_RATE_PARENT,
  1077. .ops = &clk_rcg2_shared_ops,
  1078. },
  1079. };
  1080. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  1081. .reg = 0x3905c,
  1082. .shift = 0,
  1083. .width = 4,
  1084. .clkr.hw.init = &(struct clk_init_data) {
  1085. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1086. .parent_hws = (const struct clk_hw*[]) {
  1087. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  1088. },
  1089. .num_parents = 1,
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_regmap_div_ro_ops,
  1092. },
  1093. };
  1094. static struct clk_branch gcc_aggre_noc_pcie_axi_clk = {
  1095. .halt_reg = 0x1003c,
  1096. .halt_check = BRANCH_HALT_SKIP,
  1097. .hwcg_reg = 0x1003c,
  1098. .hwcg_bit = 1,
  1099. .clkr = {
  1100. .enable_reg = 0x52000,
  1101. .enable_mask = BIT(12),
  1102. .hw.init = &(struct clk_init_data){
  1103. .name = "gcc_aggre_noc_pcie_axi_clk",
  1104. .ops = &clk_branch2_ops,
  1105. },
  1106. },
  1107. };
  1108. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1109. .halt_reg = 0x770e4,
  1110. .halt_check = BRANCH_HALT_VOTED,
  1111. .hwcg_reg = 0x770e4,
  1112. .hwcg_bit = 1,
  1113. .clkr = {
  1114. .enable_reg = 0x770e4,
  1115. .enable_mask = BIT(0),
  1116. .hw.init = &(struct clk_init_data){
  1117. .name = "gcc_aggre_ufs_phy_axi_clk",
  1118. .parent_hws = (const struct clk_hw*[]) {
  1119. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1120. },
  1121. .num_parents = 1,
  1122. .flags = CLK_SET_RATE_PARENT,
  1123. .ops = &clk_branch2_ops,
  1124. },
  1125. },
  1126. };
  1127. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  1128. .halt_reg = 0x770e4,
  1129. .halt_check = BRANCH_HALT_VOTED,
  1130. .hwcg_reg = 0x770e4,
  1131. .hwcg_bit = 1,
  1132. .clkr = {
  1133. .enable_reg = 0x770e4,
  1134. .enable_mask = BIT(1),
  1135. .hw.init = &(struct clk_init_data){
  1136. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  1137. .parent_hws = (const struct clk_hw*[]) {
  1138. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1139. },
  1140. .num_parents = 1,
  1141. .flags = CLK_SET_RATE_PARENT,
  1142. .ops = &clk_branch2_ops,
  1143. },
  1144. },
  1145. };
  1146. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1147. .halt_reg = 0x3908c,
  1148. .halt_check = BRANCH_HALT_VOTED,
  1149. .hwcg_reg = 0x3908c,
  1150. .hwcg_bit = 1,
  1151. .clkr = {
  1152. .enable_reg = 0x3908c,
  1153. .enable_mask = BIT(0),
  1154. .hw.init = &(struct clk_init_data){
  1155. .name = "gcc_aggre_usb3_prim_axi_clk",
  1156. .parent_hws = (const struct clk_hw*[]) {
  1157. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1158. },
  1159. .num_parents = 1,
  1160. .flags = CLK_SET_RATE_PARENT,
  1161. .ops = &clk_branch2_ops,
  1162. },
  1163. },
  1164. };
  1165. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1166. .halt_reg = 0x38004,
  1167. .halt_check = BRANCH_HALT_VOTED,
  1168. .hwcg_reg = 0x38004,
  1169. .hwcg_bit = 1,
  1170. .clkr = {
  1171. .enable_reg = 0x52000,
  1172. .enable_mask = BIT(10),
  1173. .hw.init = &(struct clk_init_data){
  1174. .name = "gcc_boot_rom_ahb_clk",
  1175. .ops = &clk_branch2_ops,
  1176. },
  1177. },
  1178. };
  1179. static struct clk_branch gcc_camera_hf_axi_clk = {
  1180. .halt_reg = 0x26010,
  1181. .halt_check = BRANCH_HALT_SKIP,
  1182. .hwcg_reg = 0x26010,
  1183. .hwcg_bit = 1,
  1184. .clkr = {
  1185. .enable_reg = 0x26010,
  1186. .enable_mask = BIT(0),
  1187. .hw.init = &(struct clk_init_data){
  1188. .name = "gcc_camera_hf_axi_clk",
  1189. .ops = &clk_branch2_ops,
  1190. },
  1191. },
  1192. };
  1193. static struct clk_branch gcc_camera_sf_axi_clk = {
  1194. .halt_reg = 0x2601c,
  1195. .halt_check = BRANCH_HALT_SKIP,
  1196. .hwcg_reg = 0x2601c,
  1197. .hwcg_bit = 1,
  1198. .clkr = {
  1199. .enable_reg = 0x2601c,
  1200. .enable_mask = BIT(0),
  1201. .hw.init = &(struct clk_init_data){
  1202. .name = "gcc_camera_sf_axi_clk",
  1203. .ops = &clk_branch2_ops,
  1204. },
  1205. },
  1206. };
  1207. static struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
  1208. .halt_reg = 0x10028,
  1209. .halt_check = BRANCH_HALT_SKIP,
  1210. .hwcg_reg = 0x10028,
  1211. .hwcg_bit = 1,
  1212. .clkr = {
  1213. .enable_reg = 0x52000,
  1214. .enable_mask = BIT(20),
  1215. .hw.init = &(struct clk_init_data){
  1216. .name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
  1217. .ops = &clk_branch2_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1222. .halt_reg = 0x39088,
  1223. .halt_check = BRANCH_HALT_VOTED,
  1224. .hwcg_reg = 0x39088,
  1225. .hwcg_bit = 1,
  1226. .clkr = {
  1227. .enable_reg = 0x39088,
  1228. .enable_mask = BIT(0),
  1229. .hw.init = &(struct clk_init_data){
  1230. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1231. .parent_hws = (const struct clk_hw*[]) {
  1232. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1233. },
  1234. .num_parents = 1,
  1235. .flags = CLK_SET_RATE_PARENT,
  1236. .ops = &clk_branch2_ops,
  1237. },
  1238. },
  1239. };
  1240. static struct clk_branch gcc_cnoc_pcie_sf_axi_clk = {
  1241. .halt_reg = 0x10030,
  1242. .halt_check = BRANCH_HALT_VOTED,
  1243. .hwcg_reg = 0x10030,
  1244. .hwcg_bit = 1,
  1245. .clkr = {
  1246. .enable_reg = 0x52008,
  1247. .enable_mask = BIT(6),
  1248. .hw.init = &(struct clk_init_data){
  1249. .name = "gcc_cnoc_pcie_sf_axi_clk",
  1250. .ops = &clk_branch2_ops,
  1251. },
  1252. },
  1253. };
  1254. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1255. .halt_reg = 0x71154,
  1256. .halt_check = BRANCH_HALT_SKIP,
  1257. .hwcg_reg = 0x71154,
  1258. .hwcg_bit = 1,
  1259. .clkr = {
  1260. .enable_reg = 0x71154,
  1261. .enable_mask = BIT(0),
  1262. .hw.init = &(struct clk_init_data){
  1263. .name = "gcc_ddrss_gpu_axi_clk",
  1264. .ops = &clk_branch2_aon_ops,
  1265. },
  1266. },
  1267. };
  1268. static struct clk_branch gcc_ddrss_pcie_sf_qtb_clk = {
  1269. .halt_reg = 0x1004c,
  1270. .halt_check = BRANCH_HALT_SKIP,
  1271. .hwcg_reg = 0x1004c,
  1272. .hwcg_bit = 1,
  1273. .clkr = {
  1274. .enable_reg = 0x52000,
  1275. .enable_mask = BIT(19),
  1276. .hw.init = &(struct clk_init_data){
  1277. .name = "gcc_ddrss_pcie_sf_qtb_clk",
  1278. .ops = &clk_branch2_ops,
  1279. },
  1280. },
  1281. };
  1282. static struct clk_branch gcc_disp_hf_axi_clk = {
  1283. .halt_reg = 0x2700c,
  1284. .halt_check = BRANCH_HALT_SKIP,
  1285. .hwcg_reg = 0x2700c,
  1286. .hwcg_bit = 1,
  1287. .clkr = {
  1288. .enable_reg = 0x2700c,
  1289. .enable_mask = BIT(0),
  1290. .hw.init = &(struct clk_init_data){
  1291. .name = "gcc_disp_hf_axi_clk",
  1292. .ops = &clk_branch2_ops,
  1293. },
  1294. },
  1295. };
  1296. static struct clk_branch gcc_gp1_clk = {
  1297. .halt_reg = 0x64000,
  1298. .halt_check = BRANCH_HALT,
  1299. .clkr = {
  1300. .enable_reg = 0x64000,
  1301. .enable_mask = BIT(0),
  1302. .hw.init = &(struct clk_init_data){
  1303. .name = "gcc_gp1_clk",
  1304. .parent_hws = (const struct clk_hw*[]) {
  1305. &gcc_gp1_clk_src.clkr.hw,
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_branch2_ops,
  1310. },
  1311. },
  1312. };
  1313. static struct clk_branch gcc_gp2_clk = {
  1314. .halt_reg = 0x65000,
  1315. .halt_check = BRANCH_HALT,
  1316. .clkr = {
  1317. .enable_reg = 0x65000,
  1318. .enable_mask = BIT(0),
  1319. .hw.init = &(struct clk_init_data){
  1320. .name = "gcc_gp2_clk",
  1321. .parent_hws = (const struct clk_hw*[]) {
  1322. &gcc_gp2_clk_src.clkr.hw,
  1323. },
  1324. .num_parents = 1,
  1325. .flags = CLK_SET_RATE_PARENT,
  1326. .ops = &clk_branch2_ops,
  1327. },
  1328. },
  1329. };
  1330. static struct clk_branch gcc_gp3_clk = {
  1331. .halt_reg = 0x66000,
  1332. .halt_check = BRANCH_HALT,
  1333. .clkr = {
  1334. .enable_reg = 0x66000,
  1335. .enable_mask = BIT(0),
  1336. .hw.init = &(struct clk_init_data){
  1337. .name = "gcc_gp3_clk",
  1338. .parent_hws = (const struct clk_hw*[]) {
  1339. &gcc_gp3_clk_src.clkr.hw,
  1340. },
  1341. .num_parents = 1,
  1342. .flags = CLK_SET_RATE_PARENT,
  1343. .ops = &clk_branch2_ops,
  1344. },
  1345. },
  1346. };
  1347. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1348. .halt_check = BRANCH_HALT_DELAY,
  1349. .clkr = {
  1350. .enable_reg = 0x52000,
  1351. .enable_mask = BIT(15),
  1352. .hw.init = &(struct clk_init_data){
  1353. .name = "gcc_gpu_gpll0_clk_src",
  1354. .parent_hws = (const struct clk_hw*[]) {
  1355. &gcc_gpll0.clkr.hw,
  1356. },
  1357. .num_parents = 1,
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_branch2_ops,
  1360. },
  1361. },
  1362. };
  1363. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1364. .halt_check = BRANCH_HALT_DELAY,
  1365. .clkr = {
  1366. .enable_reg = 0x52000,
  1367. .enable_mask = BIT(16),
  1368. .hw.init = &(struct clk_init_data){
  1369. .name = "gcc_gpu_gpll0_div_clk_src",
  1370. .parent_hws = (const struct clk_hw*[]) {
  1371. &gcc_gpll0_out_even.clkr.hw,
  1372. },
  1373. .num_parents = 1,
  1374. .flags = CLK_SET_RATE_PARENT,
  1375. .ops = &clk_branch2_ops,
  1376. },
  1377. },
  1378. };
  1379. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1380. .halt_reg = 0x71010,
  1381. .halt_check = BRANCH_HALT_VOTED,
  1382. .hwcg_reg = 0x71010,
  1383. .hwcg_bit = 1,
  1384. .clkr = {
  1385. .enable_reg = 0x71010,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "gcc_gpu_memnoc_gfx_clk",
  1389. .ops = &clk_branch2_ops,
  1390. },
  1391. },
  1392. };
  1393. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1394. .halt_reg = 0x71018,
  1395. .halt_check = BRANCH_HALT_DELAY,
  1396. .clkr = {
  1397. .enable_reg = 0x71018,
  1398. .enable_mask = BIT(0),
  1399. .hw.init = &(struct clk_init_data){
  1400. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1401. .ops = &clk_branch2_ops,
  1402. },
  1403. },
  1404. };
  1405. static struct clk_branch gcc_pcie_0_aux_clk = {
  1406. .halt_reg = 0x6b03c,
  1407. .halt_check = BRANCH_HALT_VOTED,
  1408. .clkr = {
  1409. .enable_reg = 0x52008,
  1410. .enable_mask = BIT(3),
  1411. .hw.init = &(struct clk_init_data){
  1412. .name = "gcc_pcie_0_aux_clk",
  1413. .parent_hws = (const struct clk_hw*[]) {
  1414. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1415. },
  1416. .num_parents = 1,
  1417. .flags = CLK_SET_RATE_PARENT,
  1418. .ops = &clk_branch2_ops,
  1419. },
  1420. },
  1421. };
  1422. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1423. .halt_reg = 0x6b038,
  1424. .halt_check = BRANCH_HALT_VOTED,
  1425. .hwcg_reg = 0x6b038,
  1426. .hwcg_bit = 1,
  1427. .clkr = {
  1428. .enable_reg = 0x52008,
  1429. .enable_mask = BIT(2),
  1430. .hw.init = &(struct clk_init_data){
  1431. .name = "gcc_pcie_0_cfg_ahb_clk",
  1432. .ops = &clk_branch2_ops,
  1433. },
  1434. },
  1435. };
  1436. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1437. .halt_reg = 0x6b02c,
  1438. .halt_check = BRANCH_HALT_SKIP,
  1439. .hwcg_reg = 0x6b02c,
  1440. .hwcg_bit = 1,
  1441. .clkr = {
  1442. .enable_reg = 0x52008,
  1443. .enable_mask = BIT(1),
  1444. .hw.init = &(struct clk_init_data){
  1445. .name = "gcc_pcie_0_mstr_axi_clk",
  1446. .ops = &clk_branch2_ops,
  1447. },
  1448. },
  1449. };
  1450. static struct clk_branch gcc_pcie_0_phy_rchng_clk = {
  1451. .halt_reg = 0x6b054,
  1452. .halt_check = BRANCH_HALT_VOTED,
  1453. .clkr = {
  1454. .enable_reg = 0x52000,
  1455. .enable_mask = BIT(22),
  1456. .hw.init = &(struct clk_init_data){
  1457. .name = "gcc_pcie_0_phy_rchng_clk",
  1458. .parent_hws = (const struct clk_hw*[]) {
  1459. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  1460. },
  1461. .num_parents = 1,
  1462. .flags = CLK_SET_RATE_PARENT,
  1463. .ops = &clk_branch2_ops,
  1464. },
  1465. },
  1466. };
  1467. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1468. .halt_reg = 0x6b048,
  1469. .halt_check = BRANCH_HALT_SKIP,
  1470. .clkr = {
  1471. .enable_reg = 0x52008,
  1472. .enable_mask = BIT(4),
  1473. .hw.init = &(struct clk_init_data){
  1474. .name = "gcc_pcie_0_pipe_clk",
  1475. .parent_hws = (const struct clk_hw*[]) {
  1476. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1477. },
  1478. .num_parents = 1,
  1479. .flags = CLK_SET_RATE_PARENT,
  1480. .ops = &clk_branch2_ops,
  1481. },
  1482. },
  1483. };
  1484. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1485. .halt_reg = 0x6b020,
  1486. .halt_check = BRANCH_HALT_VOTED,
  1487. .hwcg_reg = 0x6b020,
  1488. .hwcg_bit = 1,
  1489. .clkr = {
  1490. .enable_reg = 0x52008,
  1491. .enable_mask = BIT(0),
  1492. .hw.init = &(struct clk_init_data){
  1493. .name = "gcc_pcie_0_slv_axi_clk",
  1494. .ops = &clk_branch2_ops,
  1495. },
  1496. },
  1497. };
  1498. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1499. .halt_reg = 0x6b01c,
  1500. .halt_check = BRANCH_HALT_VOTED,
  1501. .clkr = {
  1502. .enable_reg = 0x52008,
  1503. .enable_mask = BIT(5),
  1504. .hw.init = &(struct clk_init_data){
  1505. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1506. .ops = &clk_branch2_ops,
  1507. },
  1508. },
  1509. };
  1510. static struct clk_branch gcc_pcie_1_aux_clk = {
  1511. .halt_reg = 0x8d038,
  1512. .halt_check = BRANCH_HALT_VOTED,
  1513. .clkr = {
  1514. .enable_reg = 0x52000,
  1515. .enable_mask = BIT(29),
  1516. .hw.init = &(struct clk_init_data){
  1517. .name = "gcc_pcie_1_aux_clk",
  1518. .parent_hws = (const struct clk_hw*[]) {
  1519. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1520. },
  1521. .num_parents = 1,
  1522. .flags = CLK_SET_RATE_PARENT,
  1523. .ops = &clk_branch2_ops,
  1524. },
  1525. },
  1526. };
  1527. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1528. .halt_reg = 0x8d034,
  1529. .halt_check = BRANCH_HALT_VOTED,
  1530. .hwcg_reg = 0x8d034,
  1531. .hwcg_bit = 1,
  1532. .clkr = {
  1533. .enable_reg = 0x52000,
  1534. .enable_mask = BIT(28),
  1535. .hw.init = &(struct clk_init_data){
  1536. .name = "gcc_pcie_1_cfg_ahb_clk",
  1537. .ops = &clk_branch2_ops,
  1538. },
  1539. },
  1540. };
  1541. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1542. .halt_reg = 0x8d028,
  1543. .halt_check = BRANCH_HALT_SKIP,
  1544. .hwcg_reg = 0x8d028,
  1545. .hwcg_bit = 1,
  1546. .clkr = {
  1547. .enable_reg = 0x52000,
  1548. .enable_mask = BIT(27),
  1549. .hw.init = &(struct clk_init_data){
  1550. .name = "gcc_pcie_1_mstr_axi_clk",
  1551. .ops = &clk_branch2_ops,
  1552. },
  1553. },
  1554. };
  1555. static struct clk_branch gcc_pcie_1_phy_aux_clk = {
  1556. .halt_reg = 0x8d044,
  1557. .halt_check = BRANCH_HALT_VOTED,
  1558. .clkr = {
  1559. .enable_reg = 0x52000,
  1560. .enable_mask = BIT(24),
  1561. .hw.init = &(struct clk_init_data){
  1562. .name = "gcc_pcie_1_phy_aux_clk",
  1563. .parent_hws = (const struct clk_hw*[]) {
  1564. &gcc_pcie_1_phy_aux_clk_src.clkr.hw,
  1565. },
  1566. .num_parents = 1,
  1567. .flags = CLK_SET_RATE_PARENT,
  1568. .ops = &clk_branch2_ops,
  1569. },
  1570. },
  1571. };
  1572. static struct clk_branch gcc_pcie_1_phy_rchng_clk = {
  1573. .halt_reg = 0x8d05c,
  1574. .halt_check = BRANCH_HALT_VOTED,
  1575. .clkr = {
  1576. .enable_reg = 0x52000,
  1577. .enable_mask = BIT(23),
  1578. .hw.init = &(struct clk_init_data){
  1579. .name = "gcc_pcie_1_phy_rchng_clk",
  1580. .parent_hws = (const struct clk_hw*[]) {
  1581. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  1582. },
  1583. .num_parents = 1,
  1584. .flags = CLK_SET_RATE_PARENT,
  1585. .ops = &clk_branch2_ops,
  1586. },
  1587. },
  1588. };
  1589. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1590. .halt_reg = 0x8d050,
  1591. .halt_check = BRANCH_HALT_SKIP,
  1592. .clkr = {
  1593. .enable_reg = 0x52000,
  1594. .enable_mask = BIT(30),
  1595. .hw.init = &(struct clk_init_data){
  1596. .name = "gcc_pcie_1_pipe_clk",
  1597. .parent_hws = (const struct clk_hw*[]) {
  1598. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1599. },
  1600. .num_parents = 1,
  1601. .flags = CLK_SET_RATE_PARENT,
  1602. .ops = &clk_branch2_ops,
  1603. },
  1604. },
  1605. };
  1606. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1607. .halt_reg = 0x8d01c,
  1608. .halt_check = BRANCH_HALT_VOTED,
  1609. .hwcg_reg = 0x8d01c,
  1610. .hwcg_bit = 1,
  1611. .clkr = {
  1612. .enable_reg = 0x52000,
  1613. .enable_mask = BIT(26),
  1614. .hw.init = &(struct clk_init_data){
  1615. .name = "gcc_pcie_1_slv_axi_clk",
  1616. .ops = &clk_branch2_ops,
  1617. },
  1618. },
  1619. };
  1620. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1621. .halt_reg = 0x8d018,
  1622. .halt_check = BRANCH_HALT_VOTED,
  1623. .clkr = {
  1624. .enable_reg = 0x52000,
  1625. .enable_mask = BIT(25),
  1626. .hw.init = &(struct clk_init_data){
  1627. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1628. .ops = &clk_branch2_ops,
  1629. },
  1630. },
  1631. };
  1632. static struct clk_branch gcc_pdm2_clk = {
  1633. .halt_reg = 0x3300c,
  1634. .halt_check = BRANCH_HALT,
  1635. .clkr = {
  1636. .enable_reg = 0x3300c,
  1637. .enable_mask = BIT(0),
  1638. .hw.init = &(struct clk_init_data){
  1639. .name = "gcc_pdm2_clk",
  1640. .parent_hws = (const struct clk_hw*[]) {
  1641. &gcc_pdm2_clk_src.clkr.hw,
  1642. },
  1643. .num_parents = 1,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. .ops = &clk_branch2_ops,
  1646. },
  1647. },
  1648. };
  1649. static struct clk_branch gcc_pdm_ahb_clk = {
  1650. .halt_reg = 0x33004,
  1651. .halt_check = BRANCH_HALT_VOTED,
  1652. .hwcg_reg = 0x33004,
  1653. .hwcg_bit = 1,
  1654. .clkr = {
  1655. .enable_reg = 0x33004,
  1656. .enable_mask = BIT(0),
  1657. .hw.init = &(struct clk_init_data){
  1658. .name = "gcc_pdm_ahb_clk",
  1659. .ops = &clk_branch2_ops,
  1660. },
  1661. },
  1662. };
  1663. static struct clk_branch gcc_pdm_xo4_clk = {
  1664. .halt_reg = 0x33008,
  1665. .halt_check = BRANCH_HALT,
  1666. .clkr = {
  1667. .enable_reg = 0x33008,
  1668. .enable_mask = BIT(0),
  1669. .hw.init = &(struct clk_init_data){
  1670. .name = "gcc_pdm_xo4_clk",
  1671. .ops = &clk_branch2_ops,
  1672. },
  1673. },
  1674. };
  1675. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1676. .halt_reg = 0x26008,
  1677. .halt_check = BRANCH_HALT_VOTED,
  1678. .hwcg_reg = 0x26008,
  1679. .hwcg_bit = 1,
  1680. .clkr = {
  1681. .enable_reg = 0x26008,
  1682. .enable_mask = BIT(0),
  1683. .hw.init = &(struct clk_init_data){
  1684. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1685. .ops = &clk_branch2_ops,
  1686. },
  1687. },
  1688. };
  1689. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1690. .halt_reg = 0x2600c,
  1691. .halt_check = BRANCH_HALT_VOTED,
  1692. .hwcg_reg = 0x2600c,
  1693. .hwcg_bit = 1,
  1694. .clkr = {
  1695. .enable_reg = 0x2600c,
  1696. .enable_mask = BIT(0),
  1697. .hw.init = &(struct clk_init_data){
  1698. .name = "gcc_qmip_camera_rt_ahb_clk",
  1699. .ops = &clk_branch2_ops,
  1700. },
  1701. },
  1702. };
  1703. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1704. .halt_reg = 0x27008,
  1705. .halt_check = BRANCH_HALT_VOTED,
  1706. .hwcg_reg = 0x27008,
  1707. .hwcg_bit = 1,
  1708. .clkr = {
  1709. .enable_reg = 0x27008,
  1710. .enable_mask = BIT(0),
  1711. .hw.init = &(struct clk_init_data){
  1712. .name = "gcc_qmip_disp_ahb_clk",
  1713. .ops = &clk_branch2_ops,
  1714. },
  1715. },
  1716. };
  1717. static struct clk_branch gcc_qmip_gpu_ahb_clk = {
  1718. .halt_reg = 0x71008,
  1719. .halt_check = BRANCH_HALT_VOTED,
  1720. .hwcg_reg = 0x71008,
  1721. .hwcg_bit = 1,
  1722. .clkr = {
  1723. .enable_reg = 0x71008,
  1724. .enable_mask = BIT(0),
  1725. .hw.init = &(struct clk_init_data){
  1726. .name = "gcc_qmip_gpu_ahb_clk",
  1727. .ops = &clk_branch2_ops,
  1728. },
  1729. },
  1730. };
  1731. static struct clk_branch gcc_qmip_pcie_ahb_clk = {
  1732. .halt_reg = 0x6b018,
  1733. .halt_check = BRANCH_HALT_VOTED,
  1734. .hwcg_reg = 0x6b018,
  1735. .hwcg_bit = 1,
  1736. .clkr = {
  1737. .enable_reg = 0x52000,
  1738. .enable_mask = BIT(11),
  1739. .hw.init = &(struct clk_init_data){
  1740. .name = "gcc_qmip_pcie_ahb_clk",
  1741. .ops = &clk_branch2_ops,
  1742. },
  1743. },
  1744. };
  1745. static struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = {
  1746. .halt_reg = 0x32014,
  1747. .halt_check = BRANCH_HALT_VOTED,
  1748. .hwcg_reg = 0x32014,
  1749. .hwcg_bit = 1,
  1750. .clkr = {
  1751. .enable_reg = 0x32014,
  1752. .enable_mask = BIT(0),
  1753. .hw.init = &(struct clk_init_data){
  1754. .name = "gcc_qmip_video_cv_cpu_ahb_clk",
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  1760. .halt_reg = 0x32008,
  1761. .halt_check = BRANCH_HALT_VOTED,
  1762. .hwcg_reg = 0x32008,
  1763. .hwcg_bit = 1,
  1764. .clkr = {
  1765. .enable_reg = 0x32008,
  1766. .enable_mask = BIT(0),
  1767. .hw.init = &(struct clk_init_data){
  1768. .name = "gcc_qmip_video_cvp_ahb_clk",
  1769. .ops = &clk_branch2_ops,
  1770. },
  1771. },
  1772. };
  1773. static struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = {
  1774. .halt_reg = 0x32010,
  1775. .halt_check = BRANCH_HALT_VOTED,
  1776. .hwcg_reg = 0x32010,
  1777. .hwcg_bit = 1,
  1778. .clkr = {
  1779. .enable_reg = 0x32010,
  1780. .enable_mask = BIT(0),
  1781. .hw.init = &(struct clk_init_data){
  1782. .name = "gcc_qmip_video_v_cpu_ahb_clk",
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  1788. .halt_reg = 0x3200c,
  1789. .halt_check = BRANCH_HALT_VOTED,
  1790. .hwcg_reg = 0x3200c,
  1791. .hwcg_bit = 1,
  1792. .clkr = {
  1793. .enable_reg = 0x3200c,
  1794. .enable_mask = BIT(0),
  1795. .hw.init = &(struct clk_init_data){
  1796. .name = "gcc_qmip_video_vcodec_ahb_clk",
  1797. .ops = &clk_branch2_ops,
  1798. },
  1799. },
  1800. };
  1801. static struct clk_branch gcc_qupv3_i2c_core_clk = {
  1802. .halt_reg = 0x23144,
  1803. .halt_check = BRANCH_HALT_VOTED,
  1804. .clkr = {
  1805. .enable_reg = 0x52008,
  1806. .enable_mask = BIT(8),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "gcc_qupv3_i2c_core_clk",
  1809. .ops = &clk_branch2_ops,
  1810. },
  1811. },
  1812. };
  1813. static struct clk_branch gcc_qupv3_i2c_s0_clk = {
  1814. .halt_reg = 0x17004,
  1815. .halt_check = BRANCH_HALT_VOTED,
  1816. .clkr = {
  1817. .enable_reg = 0x52008,
  1818. .enable_mask = BIT(10),
  1819. .hw.init = &(struct clk_init_data){
  1820. .name = "gcc_qupv3_i2c_s0_clk",
  1821. .parent_hws = (const struct clk_hw*[]) {
  1822. &gcc_qupv3_i2c_s0_clk_src.clkr.hw,
  1823. },
  1824. .num_parents = 1,
  1825. .flags = CLK_SET_RATE_PARENT,
  1826. .ops = &clk_branch2_ops,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch gcc_qupv3_i2c_s1_clk = {
  1831. .halt_reg = 0x17020,
  1832. .halt_check = BRANCH_HALT_VOTED,
  1833. .clkr = {
  1834. .enable_reg = 0x52008,
  1835. .enable_mask = BIT(11),
  1836. .hw.init = &(struct clk_init_data){
  1837. .name = "gcc_qupv3_i2c_s1_clk",
  1838. .parent_hws = (const struct clk_hw*[]) {
  1839. &gcc_qupv3_i2c_s1_clk_src.clkr.hw,
  1840. },
  1841. .num_parents = 1,
  1842. .flags = CLK_SET_RATE_PARENT,
  1843. .ops = &clk_branch2_ops,
  1844. },
  1845. },
  1846. };
  1847. static struct clk_branch gcc_qupv3_i2c_s2_clk = {
  1848. .halt_reg = 0x1703c,
  1849. .halt_check = BRANCH_HALT_VOTED,
  1850. .clkr = {
  1851. .enable_reg = 0x52008,
  1852. .enable_mask = BIT(12),
  1853. .hw.init = &(struct clk_init_data){
  1854. .name = "gcc_qupv3_i2c_s2_clk",
  1855. .parent_hws = (const struct clk_hw*[]) {
  1856. &gcc_qupv3_i2c_s2_clk_src.clkr.hw,
  1857. },
  1858. .num_parents = 1,
  1859. .flags = CLK_SET_RATE_PARENT,
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_qupv3_i2c_s3_clk = {
  1865. .halt_reg = 0x17058,
  1866. .halt_check = BRANCH_HALT_VOTED,
  1867. .clkr = {
  1868. .enable_reg = 0x52008,
  1869. .enable_mask = BIT(13),
  1870. .hw.init = &(struct clk_init_data){
  1871. .name = "gcc_qupv3_i2c_s3_clk",
  1872. .parent_hws = (const struct clk_hw*[]) {
  1873. &gcc_qupv3_i2c_s3_clk_src.clkr.hw,
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_qupv3_i2c_s4_clk = {
  1882. .halt_reg = 0x17074,
  1883. .halt_check = BRANCH_HALT_VOTED,
  1884. .clkr = {
  1885. .enable_reg = 0x52008,
  1886. .enable_mask = BIT(14),
  1887. .hw.init = &(struct clk_init_data){
  1888. .name = "gcc_qupv3_i2c_s4_clk",
  1889. .parent_hws = (const struct clk_hw*[]) {
  1890. &gcc_qupv3_i2c_s4_clk_src.clkr.hw,
  1891. },
  1892. .num_parents = 1,
  1893. .flags = CLK_SET_RATE_PARENT,
  1894. .ops = &clk_branch2_ops,
  1895. },
  1896. },
  1897. };
  1898. static struct clk_branch gcc_qupv3_i2c_s5_clk = {
  1899. .halt_reg = 0x17090,
  1900. .halt_check = BRANCH_HALT_VOTED,
  1901. .clkr = {
  1902. .enable_reg = 0x52008,
  1903. .enable_mask = BIT(15),
  1904. .hw.init = &(struct clk_init_data){
  1905. .name = "gcc_qupv3_i2c_s5_clk",
  1906. .parent_hws = (const struct clk_hw*[]) {
  1907. &gcc_qupv3_i2c_s5_clk_src.clkr.hw,
  1908. },
  1909. .num_parents = 1,
  1910. .flags = CLK_SET_RATE_PARENT,
  1911. .ops = &clk_branch2_ops,
  1912. },
  1913. },
  1914. };
  1915. static struct clk_branch gcc_qupv3_i2c_s6_clk = {
  1916. .halt_reg = 0x170ac,
  1917. .halt_check = BRANCH_HALT_VOTED,
  1918. .clkr = {
  1919. .enable_reg = 0x52008,
  1920. .enable_mask = BIT(16),
  1921. .hw.init = &(struct clk_init_data){
  1922. .name = "gcc_qupv3_i2c_s6_clk",
  1923. .parent_hws = (const struct clk_hw*[]) {
  1924. &gcc_qupv3_i2c_s6_clk_src.clkr.hw,
  1925. },
  1926. .num_parents = 1,
  1927. .flags = CLK_SET_RATE_PARENT,
  1928. .ops = &clk_branch2_ops,
  1929. },
  1930. },
  1931. };
  1932. static struct clk_branch gcc_qupv3_i2c_s7_clk = {
  1933. .halt_reg = 0x170c8,
  1934. .halt_check = BRANCH_HALT_VOTED,
  1935. .clkr = {
  1936. .enable_reg = 0x52008,
  1937. .enable_mask = BIT(17),
  1938. .hw.init = &(struct clk_init_data){
  1939. .name = "gcc_qupv3_i2c_s7_clk",
  1940. .parent_hws = (const struct clk_hw*[]) {
  1941. &gcc_qupv3_i2c_s7_clk_src.clkr.hw,
  1942. },
  1943. .num_parents = 1,
  1944. .flags = CLK_SET_RATE_PARENT,
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch gcc_qupv3_i2c_s8_clk = {
  1950. .halt_reg = 0x170e4,
  1951. .halt_check = BRANCH_HALT_VOTED,
  1952. .clkr = {
  1953. .enable_reg = 0x52010,
  1954. .enable_mask = BIT(14),
  1955. .hw.init = &(struct clk_init_data){
  1956. .name = "gcc_qupv3_i2c_s8_clk",
  1957. .parent_hws = (const struct clk_hw*[]) {
  1958. &gcc_qupv3_i2c_s8_clk_src.clkr.hw,
  1959. },
  1960. .num_parents = 1,
  1961. .flags = CLK_SET_RATE_PARENT,
  1962. .ops = &clk_branch2_ops,
  1963. },
  1964. },
  1965. };
  1966. static struct clk_branch gcc_qupv3_i2c_s9_clk = {
  1967. .halt_reg = 0x17100,
  1968. .halt_check = BRANCH_HALT_VOTED,
  1969. .clkr = {
  1970. .enable_reg = 0x52010,
  1971. .enable_mask = BIT(15),
  1972. .hw.init = &(struct clk_init_data){
  1973. .name = "gcc_qupv3_i2c_s9_clk",
  1974. .parent_hws = (const struct clk_hw*[]) {
  1975. &gcc_qupv3_i2c_s9_clk_src.clkr.hw,
  1976. },
  1977. .num_parents = 1,
  1978. .flags = CLK_SET_RATE_PARENT,
  1979. .ops = &clk_branch2_ops,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch gcc_qupv3_i2c_s_ahb_clk = {
  1984. .halt_reg = 0x23140,
  1985. .halt_check = BRANCH_HALT_VOTED,
  1986. .hwcg_reg = 0x23140,
  1987. .hwcg_bit = 1,
  1988. .clkr = {
  1989. .enable_reg = 0x52008,
  1990. .enable_mask = BIT(7),
  1991. .hw.init = &(struct clk_init_data){
  1992. .name = "gcc_qupv3_i2c_s_ahb_clk",
  1993. .ops = &clk_branch2_ops,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  1998. .halt_reg = 0x23294,
  1999. .halt_check = BRANCH_HALT_VOTED,
  2000. .clkr = {
  2001. .enable_reg = 0x52008,
  2002. .enable_mask = BIT(18),
  2003. .hw.init = &(struct clk_init_data){
  2004. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2005. .ops = &clk_branch2_ops,
  2006. },
  2007. },
  2008. };
  2009. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2010. .halt_reg = 0x23284,
  2011. .halt_check = BRANCH_HALT_VOTED,
  2012. .clkr = {
  2013. .enable_reg = 0x52008,
  2014. .enable_mask = BIT(19),
  2015. .hw.init = &(struct clk_init_data){
  2016. .name = "gcc_qupv3_wrap1_core_clk",
  2017. .ops = &clk_branch2_ops,
  2018. },
  2019. },
  2020. };
  2021. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2022. .halt_reg = 0x18004,
  2023. .halt_check = BRANCH_HALT_VOTED,
  2024. .clkr = {
  2025. .enable_reg = 0x52008,
  2026. .enable_mask = BIT(22),
  2027. .hw.init = &(struct clk_init_data){
  2028. .name = "gcc_qupv3_wrap1_s0_clk",
  2029. .parent_hws = (const struct clk_hw*[]) {
  2030. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2031. },
  2032. .num_parents = 1,
  2033. .flags = CLK_SET_RATE_PARENT,
  2034. .ops = &clk_branch2_ops,
  2035. },
  2036. },
  2037. };
  2038. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2039. .halt_reg = 0x1813c,
  2040. .halt_check = BRANCH_HALT_VOTED,
  2041. .clkr = {
  2042. .enable_reg = 0x52008,
  2043. .enable_mask = BIT(23),
  2044. .hw.init = &(struct clk_init_data){
  2045. .name = "gcc_qupv3_wrap1_s1_clk",
  2046. .parent_hws = (const struct clk_hw*[]) {
  2047. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2048. },
  2049. .num_parents = 1,
  2050. .flags = CLK_SET_RATE_PARENT,
  2051. .ops = &clk_branch2_ops,
  2052. },
  2053. },
  2054. };
  2055. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2056. .halt_reg = 0x18274,
  2057. .halt_check = BRANCH_HALT_VOTED,
  2058. .clkr = {
  2059. .enable_reg = 0x52008,
  2060. .enable_mask = BIT(24),
  2061. .hw.init = &(struct clk_init_data){
  2062. .name = "gcc_qupv3_wrap1_s2_clk",
  2063. .parent_hws = (const struct clk_hw*[]) {
  2064. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2065. },
  2066. .num_parents = 1,
  2067. .flags = CLK_SET_RATE_PARENT,
  2068. .ops = &clk_branch2_ops,
  2069. },
  2070. },
  2071. };
  2072. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2073. .halt_reg = 0x183ac,
  2074. .halt_check = BRANCH_HALT_VOTED,
  2075. .clkr = {
  2076. .enable_reg = 0x52008,
  2077. .enable_mask = BIT(25),
  2078. .hw.init = &(struct clk_init_data){
  2079. .name = "gcc_qupv3_wrap1_s3_clk",
  2080. .parent_hws = (const struct clk_hw*[]) {
  2081. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2082. },
  2083. .num_parents = 1,
  2084. .flags = CLK_SET_RATE_PARENT,
  2085. .ops = &clk_branch2_ops,
  2086. },
  2087. },
  2088. };
  2089. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2090. .halt_reg = 0x184e4,
  2091. .halt_check = BRANCH_HALT_VOTED,
  2092. .clkr = {
  2093. .enable_reg = 0x52008,
  2094. .enable_mask = BIT(26),
  2095. .hw.init = &(struct clk_init_data){
  2096. .name = "gcc_qupv3_wrap1_s4_clk",
  2097. .parent_hws = (const struct clk_hw*[]) {
  2098. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2099. },
  2100. .num_parents = 1,
  2101. .flags = CLK_SET_RATE_PARENT,
  2102. .ops = &clk_branch2_ops,
  2103. },
  2104. },
  2105. };
  2106. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2107. .halt_reg = 0x1861c,
  2108. .halt_check = BRANCH_HALT_VOTED,
  2109. .clkr = {
  2110. .enable_reg = 0x52008,
  2111. .enable_mask = BIT(27),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "gcc_qupv3_wrap1_s5_clk",
  2114. .parent_hws = (const struct clk_hw*[]) {
  2115. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2116. },
  2117. .num_parents = 1,
  2118. .flags = CLK_SET_RATE_PARENT,
  2119. .ops = &clk_branch2_ops,
  2120. },
  2121. },
  2122. };
  2123. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2124. .halt_reg = 0x18754,
  2125. .halt_check = BRANCH_HALT_VOTED,
  2126. .clkr = {
  2127. .enable_reg = 0x52008,
  2128. .enable_mask = BIT(28),
  2129. .hw.init = &(struct clk_init_data){
  2130. .name = "gcc_qupv3_wrap1_s6_clk",
  2131. .parent_hws = (const struct clk_hw*[]) {
  2132. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2133. },
  2134. .num_parents = 1,
  2135. .flags = CLK_SET_RATE_PARENT,
  2136. .ops = &clk_branch2_ops,
  2137. },
  2138. },
  2139. };
  2140. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2141. .halt_reg = 0x1888c,
  2142. .halt_check = BRANCH_HALT_VOTED,
  2143. .clkr = {
  2144. .enable_reg = 0x52010,
  2145. .enable_mask = BIT(16),
  2146. .hw.init = &(struct clk_init_data){
  2147. .name = "gcc_qupv3_wrap1_s7_clk",
  2148. .parent_hws = (const struct clk_hw*[]) {
  2149. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  2150. },
  2151. .num_parents = 1,
  2152. .flags = CLK_SET_RATE_PARENT,
  2153. .ops = &clk_branch2_ops,
  2154. },
  2155. },
  2156. };
  2157. static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
  2158. .halt_reg = 0x23004,
  2159. .halt_check = BRANCH_HALT_VOTED,
  2160. .clkr = {
  2161. .enable_reg = 0x52010,
  2162. .enable_mask = BIT(3),
  2163. .hw.init = &(struct clk_init_data){
  2164. .name = "gcc_qupv3_wrap2_core_2x_clk",
  2165. .ops = &clk_branch2_ops,
  2166. },
  2167. },
  2168. };
  2169. static struct clk_branch gcc_qupv3_wrap2_core_clk = {
  2170. .halt_reg = 0x233d4,
  2171. .halt_check = BRANCH_HALT_VOTED,
  2172. .clkr = {
  2173. .enable_reg = 0x52010,
  2174. .enable_mask = BIT(0),
  2175. .hw.init = &(struct clk_init_data){
  2176. .name = "gcc_qupv3_wrap2_core_clk",
  2177. .ops = &clk_branch2_ops,
  2178. },
  2179. },
  2180. };
  2181. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  2182. .halt_reg = 0x1e004,
  2183. .halt_check = BRANCH_HALT_VOTED,
  2184. .clkr = {
  2185. .enable_reg = 0x52010,
  2186. .enable_mask = BIT(4),
  2187. .hw.init = &(struct clk_init_data){
  2188. .name = "gcc_qupv3_wrap2_s0_clk",
  2189. .parent_hws = (const struct clk_hw*[]) {
  2190. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
  2191. },
  2192. .num_parents = 1,
  2193. .flags = CLK_SET_RATE_PARENT,
  2194. .ops = &clk_branch2_ops,
  2195. },
  2196. },
  2197. };
  2198. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  2199. .halt_reg = 0x1e13c,
  2200. .halt_check = BRANCH_HALT_VOTED,
  2201. .clkr = {
  2202. .enable_reg = 0x52010,
  2203. .enable_mask = BIT(5),
  2204. .hw.init = &(struct clk_init_data){
  2205. .name = "gcc_qupv3_wrap2_s1_clk",
  2206. .parent_hws = (const struct clk_hw*[]) {
  2207. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
  2208. },
  2209. .num_parents = 1,
  2210. .flags = CLK_SET_RATE_PARENT,
  2211. .ops = &clk_branch2_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  2216. .halt_reg = 0x1e274,
  2217. .halt_check = BRANCH_HALT_VOTED,
  2218. .clkr = {
  2219. .enable_reg = 0x52010,
  2220. .enable_mask = BIT(6),
  2221. .hw.init = &(struct clk_init_data){
  2222. .name = "gcc_qupv3_wrap2_s2_clk",
  2223. .parent_hws = (const struct clk_hw*[]) {
  2224. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
  2225. },
  2226. .num_parents = 1,
  2227. .flags = CLK_SET_RATE_PARENT,
  2228. .ops = &clk_branch2_ops,
  2229. },
  2230. },
  2231. };
  2232. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  2233. .halt_reg = 0x1e3ac,
  2234. .halt_check = BRANCH_HALT_VOTED,
  2235. .clkr = {
  2236. .enable_reg = 0x52010,
  2237. .enable_mask = BIT(7),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "gcc_qupv3_wrap2_s3_clk",
  2240. .parent_hws = (const struct clk_hw*[]) {
  2241. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
  2242. },
  2243. .num_parents = 1,
  2244. .flags = CLK_SET_RATE_PARENT,
  2245. .ops = &clk_branch2_ops,
  2246. },
  2247. },
  2248. };
  2249. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  2250. .halt_reg = 0x1e4e4,
  2251. .halt_check = BRANCH_HALT_VOTED,
  2252. .clkr = {
  2253. .enable_reg = 0x52010,
  2254. .enable_mask = BIT(8),
  2255. .hw.init = &(struct clk_init_data){
  2256. .name = "gcc_qupv3_wrap2_s4_clk",
  2257. .parent_hws = (const struct clk_hw*[]) {
  2258. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
  2259. },
  2260. .num_parents = 1,
  2261. .flags = CLK_SET_RATE_PARENT,
  2262. .ops = &clk_branch2_ops,
  2263. },
  2264. },
  2265. };
  2266. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  2267. .halt_reg = 0x1e61c,
  2268. .halt_check = BRANCH_HALT_VOTED,
  2269. .clkr = {
  2270. .enable_reg = 0x52010,
  2271. .enable_mask = BIT(9),
  2272. .hw.init = &(struct clk_init_data){
  2273. .name = "gcc_qupv3_wrap2_s5_clk",
  2274. .parent_hws = (const struct clk_hw*[]) {
  2275. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
  2276. },
  2277. .num_parents = 1,
  2278. .flags = CLK_SET_RATE_PARENT,
  2279. .ops = &clk_branch2_ops,
  2280. },
  2281. },
  2282. };
  2283. static struct clk_branch gcc_qupv3_wrap2_s6_clk = {
  2284. .halt_reg = 0x1e754,
  2285. .halt_check = BRANCH_HALT_VOTED,
  2286. .clkr = {
  2287. .enable_reg = 0x52010,
  2288. .enable_mask = BIT(10),
  2289. .hw.init = &(struct clk_init_data){
  2290. .name = "gcc_qupv3_wrap2_s6_clk",
  2291. .parent_hws = (const struct clk_hw*[]) {
  2292. &gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
  2293. },
  2294. .num_parents = 1,
  2295. .flags = CLK_SET_RATE_PARENT,
  2296. .ops = &clk_branch2_ops,
  2297. },
  2298. },
  2299. };
  2300. static struct clk_branch gcc_qupv3_wrap2_s7_clk = {
  2301. .halt_reg = 0x1e88c,
  2302. .halt_check = BRANCH_HALT_VOTED,
  2303. .clkr = {
  2304. .enable_reg = 0x52010,
  2305. .enable_mask = BIT(17),
  2306. .hw.init = &(struct clk_init_data){
  2307. .name = "gcc_qupv3_wrap2_s7_clk",
  2308. .parent_hws = (const struct clk_hw*[]) {
  2309. &gcc_qupv3_wrap2_s7_clk_src.clkr.hw,
  2310. },
  2311. .num_parents = 1,
  2312. .flags = CLK_SET_RATE_PARENT,
  2313. .ops = &clk_branch2_ops,
  2314. },
  2315. },
  2316. };
  2317. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2318. .halt_reg = 0x2327c,
  2319. .halt_check = BRANCH_HALT_VOTED,
  2320. .hwcg_reg = 0x2327c,
  2321. .hwcg_bit = 1,
  2322. .clkr = {
  2323. .enable_reg = 0x52008,
  2324. .enable_mask = BIT(20),
  2325. .hw.init = &(struct clk_init_data){
  2326. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2327. .ops = &clk_branch2_ops,
  2328. },
  2329. },
  2330. };
  2331. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2332. .halt_reg = 0x23280,
  2333. .halt_check = BRANCH_HALT_VOTED,
  2334. .hwcg_reg = 0x23280,
  2335. .hwcg_bit = 1,
  2336. .clkr = {
  2337. .enable_reg = 0x52008,
  2338. .enable_mask = BIT(21),
  2339. .hw.init = &(struct clk_init_data){
  2340. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2341. .ops = &clk_branch2_ops,
  2342. },
  2343. },
  2344. };
  2345. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  2346. .halt_reg = 0x233cc,
  2347. .halt_check = BRANCH_HALT_VOTED,
  2348. .hwcg_reg = 0x233cc,
  2349. .hwcg_bit = 1,
  2350. .clkr = {
  2351. .enable_reg = 0x52010,
  2352. .enable_mask = BIT(2),
  2353. .hw.init = &(struct clk_init_data){
  2354. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  2355. .ops = &clk_branch2_ops,
  2356. },
  2357. },
  2358. };
  2359. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  2360. .halt_reg = 0x233d0,
  2361. .halt_check = BRANCH_HALT_VOTED,
  2362. .hwcg_reg = 0x233d0,
  2363. .hwcg_bit = 1,
  2364. .clkr = {
  2365. .enable_reg = 0x52010,
  2366. .enable_mask = BIT(1),
  2367. .hw.init = &(struct clk_init_data){
  2368. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  2369. .ops = &clk_branch2_ops,
  2370. },
  2371. },
  2372. };
  2373. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2374. .halt_reg = 0x14010,
  2375. .halt_check = BRANCH_HALT,
  2376. .clkr = {
  2377. .enable_reg = 0x14010,
  2378. .enable_mask = BIT(0),
  2379. .hw.init = &(struct clk_init_data){
  2380. .name = "gcc_sdcc2_ahb_clk",
  2381. .ops = &clk_branch2_ops,
  2382. },
  2383. },
  2384. };
  2385. static struct clk_branch gcc_sdcc2_apps_clk = {
  2386. .halt_reg = 0x14004,
  2387. .halt_check = BRANCH_HALT,
  2388. .clkr = {
  2389. .enable_reg = 0x14004,
  2390. .enable_mask = BIT(0),
  2391. .hw.init = &(struct clk_init_data){
  2392. .name = "gcc_sdcc2_apps_clk",
  2393. .parent_hws = (const struct clk_hw*[]) {
  2394. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2395. },
  2396. .num_parents = 1,
  2397. .flags = CLK_SET_RATE_PARENT,
  2398. .ops = &clk_branch2_ops,
  2399. },
  2400. },
  2401. };
  2402. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2403. .halt_reg = 0x16010,
  2404. .halt_check = BRANCH_HALT,
  2405. .clkr = {
  2406. .enable_reg = 0x16010,
  2407. .enable_mask = BIT(0),
  2408. .hw.init = &(struct clk_init_data){
  2409. .name = "gcc_sdcc4_ahb_clk",
  2410. .ops = &clk_branch2_ops,
  2411. },
  2412. },
  2413. };
  2414. static struct clk_branch gcc_sdcc4_apps_clk = {
  2415. .halt_reg = 0x16004,
  2416. .halt_check = BRANCH_HALT,
  2417. .clkr = {
  2418. .enable_reg = 0x16004,
  2419. .enable_mask = BIT(0),
  2420. .hw.init = &(struct clk_init_data){
  2421. .name = "gcc_sdcc4_apps_clk",
  2422. .parent_hws = (const struct clk_hw*[]) {
  2423. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2424. },
  2425. .num_parents = 1,
  2426. .flags = CLK_SET_RATE_PARENT,
  2427. .ops = &clk_branch2_ops,
  2428. },
  2429. },
  2430. };
  2431. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2432. .halt_reg = 0x77024,
  2433. .halt_check = BRANCH_HALT_VOTED,
  2434. .hwcg_reg = 0x77024,
  2435. .hwcg_bit = 1,
  2436. .clkr = {
  2437. .enable_reg = 0x77024,
  2438. .enable_mask = BIT(0),
  2439. .hw.init = &(struct clk_init_data){
  2440. .name = "gcc_ufs_phy_ahb_clk",
  2441. .ops = &clk_branch2_ops,
  2442. },
  2443. },
  2444. };
  2445. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2446. .halt_reg = 0x77018,
  2447. .halt_check = BRANCH_HALT_VOTED,
  2448. .hwcg_reg = 0x77018,
  2449. .hwcg_bit = 1,
  2450. .clkr = {
  2451. .enable_reg = 0x77018,
  2452. .enable_mask = BIT(0),
  2453. .hw.init = &(struct clk_init_data){
  2454. .name = "gcc_ufs_phy_axi_clk",
  2455. .parent_hws = (const struct clk_hw*[]) {
  2456. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2457. },
  2458. .num_parents = 1,
  2459. .flags = CLK_SET_RATE_PARENT,
  2460. .ops = &clk_branch2_ops,
  2461. },
  2462. },
  2463. };
  2464. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  2465. .halt_reg = 0x77018,
  2466. .halt_check = BRANCH_HALT_VOTED,
  2467. .hwcg_reg = 0x77018,
  2468. .hwcg_bit = 1,
  2469. .clkr = {
  2470. .enable_reg = 0x77018,
  2471. .enable_mask = BIT(1),
  2472. .hw.init = &(struct clk_init_data){
  2473. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  2474. .parent_hws = (const struct clk_hw*[]) {
  2475. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2476. },
  2477. .num_parents = 1,
  2478. .flags = CLK_SET_RATE_PARENT,
  2479. .ops = &clk_branch2_ops,
  2480. },
  2481. },
  2482. };
  2483. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2484. .halt_reg = 0x77074,
  2485. .halt_check = BRANCH_HALT_VOTED,
  2486. .hwcg_reg = 0x77074,
  2487. .hwcg_bit = 1,
  2488. .clkr = {
  2489. .enable_reg = 0x77074,
  2490. .enable_mask = BIT(0),
  2491. .hw.init = &(struct clk_init_data){
  2492. .name = "gcc_ufs_phy_ice_core_clk",
  2493. .parent_hws = (const struct clk_hw*[]) {
  2494. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2495. },
  2496. .num_parents = 1,
  2497. .flags = CLK_SET_RATE_PARENT,
  2498. .ops = &clk_branch2_ops,
  2499. },
  2500. },
  2501. };
  2502. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2503. .halt_reg = 0x77074,
  2504. .halt_check = BRANCH_HALT_VOTED,
  2505. .hwcg_reg = 0x77074,
  2506. .hwcg_bit = 1,
  2507. .clkr = {
  2508. .enable_reg = 0x77074,
  2509. .enable_mask = BIT(1),
  2510. .hw.init = &(struct clk_init_data){
  2511. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2512. .parent_hws = (const struct clk_hw*[]) {
  2513. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2514. },
  2515. .num_parents = 1,
  2516. .flags = CLK_SET_RATE_PARENT,
  2517. .ops = &clk_branch2_ops,
  2518. },
  2519. },
  2520. };
  2521. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2522. .halt_reg = 0x770b0,
  2523. .halt_check = BRANCH_HALT_VOTED,
  2524. .hwcg_reg = 0x770b0,
  2525. .hwcg_bit = 1,
  2526. .clkr = {
  2527. .enable_reg = 0x770b0,
  2528. .enable_mask = BIT(0),
  2529. .hw.init = &(struct clk_init_data){
  2530. .name = "gcc_ufs_phy_phy_aux_clk",
  2531. .parent_hws = (const struct clk_hw*[]) {
  2532. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2533. },
  2534. .num_parents = 1,
  2535. .flags = CLK_SET_RATE_PARENT,
  2536. .ops = &clk_branch2_ops,
  2537. },
  2538. },
  2539. };
  2540. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2541. .halt_reg = 0x770b0,
  2542. .halt_check = BRANCH_HALT_VOTED,
  2543. .hwcg_reg = 0x770b0,
  2544. .hwcg_bit = 1,
  2545. .clkr = {
  2546. .enable_reg = 0x770b0,
  2547. .enable_mask = BIT(1),
  2548. .hw.init = &(struct clk_init_data){
  2549. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2550. .parent_hws = (const struct clk_hw*[]) {
  2551. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2552. },
  2553. .num_parents = 1,
  2554. .flags = CLK_SET_RATE_PARENT,
  2555. .ops = &clk_branch2_ops,
  2556. },
  2557. },
  2558. };
  2559. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2560. .halt_reg = 0x7702c,
  2561. .halt_check = BRANCH_HALT_DELAY,
  2562. .clkr = {
  2563. .enable_reg = 0x7702c,
  2564. .enable_mask = BIT(0),
  2565. .hw.init = &(struct clk_init_data){
  2566. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2567. .parent_hws = (const struct clk_hw*[]) {
  2568. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  2569. },
  2570. .num_parents = 1,
  2571. .flags = CLK_SET_RATE_PARENT,
  2572. .ops = &clk_branch2_ops,
  2573. },
  2574. },
  2575. };
  2576. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2577. .halt_reg = 0x770cc,
  2578. .halt_check = BRANCH_HALT_DELAY,
  2579. .clkr = {
  2580. .enable_reg = 0x770cc,
  2581. .enable_mask = BIT(0),
  2582. .hw.init = &(struct clk_init_data){
  2583. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2584. .parent_hws = (const struct clk_hw*[]) {
  2585. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  2586. },
  2587. .num_parents = 1,
  2588. .flags = CLK_SET_RATE_PARENT,
  2589. .ops = &clk_branch2_ops,
  2590. },
  2591. },
  2592. };
  2593. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2594. .halt_reg = 0x77028,
  2595. .halt_check = BRANCH_HALT_DELAY,
  2596. .clkr = {
  2597. .enable_reg = 0x77028,
  2598. .enable_mask = BIT(0),
  2599. .hw.init = &(struct clk_init_data){
  2600. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  2601. .parent_hws = (const struct clk_hw*[]) {
  2602. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  2603. },
  2604. .num_parents = 1,
  2605. .flags = CLK_SET_RATE_PARENT,
  2606. .ops = &clk_branch2_ops,
  2607. },
  2608. },
  2609. };
  2610. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  2611. .halt_reg = 0x77068,
  2612. .halt_check = BRANCH_HALT_VOTED,
  2613. .hwcg_reg = 0x77068,
  2614. .hwcg_bit = 1,
  2615. .clkr = {
  2616. .enable_reg = 0x77068,
  2617. .enable_mask = BIT(0),
  2618. .hw.init = &(struct clk_init_data){
  2619. .name = "gcc_ufs_phy_unipro_core_clk",
  2620. .parent_hws = (const struct clk_hw*[]) {
  2621. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2622. },
  2623. .num_parents = 1,
  2624. .flags = CLK_SET_RATE_PARENT,
  2625. .ops = &clk_branch2_ops,
  2626. },
  2627. },
  2628. };
  2629. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  2630. .halt_reg = 0x77068,
  2631. .halt_check = BRANCH_HALT_VOTED,
  2632. .hwcg_reg = 0x77068,
  2633. .hwcg_bit = 1,
  2634. .clkr = {
  2635. .enable_reg = 0x77068,
  2636. .enable_mask = BIT(1),
  2637. .hw.init = &(struct clk_init_data){
  2638. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  2639. .parent_hws = (const struct clk_hw*[]) {
  2640. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  2641. },
  2642. .num_parents = 1,
  2643. .flags = CLK_SET_RATE_PARENT,
  2644. .ops = &clk_branch2_ops,
  2645. },
  2646. },
  2647. };
  2648. static struct clk_branch gcc_usb30_prim_master_clk = {
  2649. .halt_reg = 0x39018,
  2650. .halt_check = BRANCH_HALT,
  2651. .clkr = {
  2652. .enable_reg = 0x39018,
  2653. .enable_mask = BIT(0),
  2654. .hw.init = &(struct clk_init_data){
  2655. .name = "gcc_usb30_prim_master_clk",
  2656. .parent_hws = (const struct clk_hw*[]) {
  2657. &gcc_usb30_prim_master_clk_src.clkr.hw,
  2658. },
  2659. .num_parents = 1,
  2660. .flags = CLK_SET_RATE_PARENT,
  2661. .ops = &clk_branch2_ops,
  2662. },
  2663. },
  2664. };
  2665. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  2666. .halt_reg = 0x39028,
  2667. .halt_check = BRANCH_HALT,
  2668. .clkr = {
  2669. .enable_reg = 0x39028,
  2670. .enable_mask = BIT(0),
  2671. .hw.init = &(struct clk_init_data){
  2672. .name = "gcc_usb30_prim_mock_utmi_clk",
  2673. .parent_hws = (const struct clk_hw*[]) {
  2674. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  2675. },
  2676. .num_parents = 1,
  2677. .flags = CLK_SET_RATE_PARENT,
  2678. .ops = &clk_branch2_ops,
  2679. },
  2680. },
  2681. };
  2682. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  2683. .halt_reg = 0x39024,
  2684. .halt_check = BRANCH_HALT,
  2685. .clkr = {
  2686. .enable_reg = 0x39024,
  2687. .enable_mask = BIT(0),
  2688. .hw.init = &(struct clk_init_data){
  2689. .name = "gcc_usb30_prim_sleep_clk",
  2690. .ops = &clk_branch2_ops,
  2691. },
  2692. },
  2693. };
  2694. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  2695. .halt_reg = 0x39060,
  2696. .halt_check = BRANCH_HALT,
  2697. .clkr = {
  2698. .enable_reg = 0x39060,
  2699. .enable_mask = BIT(0),
  2700. .hw.init = &(struct clk_init_data){
  2701. .name = "gcc_usb3_prim_phy_aux_clk",
  2702. .parent_hws = (const struct clk_hw*[]) {
  2703. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2704. },
  2705. .num_parents = 1,
  2706. .flags = CLK_SET_RATE_PARENT,
  2707. .ops = &clk_branch2_ops,
  2708. },
  2709. },
  2710. };
  2711. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  2712. .halt_reg = 0x39064,
  2713. .halt_check = BRANCH_HALT,
  2714. .clkr = {
  2715. .enable_reg = 0x39064,
  2716. .enable_mask = BIT(0),
  2717. .hw.init = &(struct clk_init_data){
  2718. .name = "gcc_usb3_prim_phy_com_aux_clk",
  2719. .parent_hws = (const struct clk_hw*[]) {
  2720. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  2721. },
  2722. .num_parents = 1,
  2723. .flags = CLK_SET_RATE_PARENT,
  2724. .ops = &clk_branch2_ops,
  2725. },
  2726. },
  2727. };
  2728. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  2729. .halt_reg = 0x39068,
  2730. .halt_check = BRANCH_HALT_DELAY,
  2731. .hwcg_reg = 0x39068,
  2732. .hwcg_bit = 1,
  2733. .clkr = {
  2734. .enable_reg = 0x39068,
  2735. .enable_mask = BIT(0),
  2736. .hw.init = &(struct clk_init_data){
  2737. .name = "gcc_usb3_prim_phy_pipe_clk",
  2738. .parent_hws = (const struct clk_hw*[]) {
  2739. &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
  2740. },
  2741. .num_parents = 1,
  2742. .flags = CLK_SET_RATE_PARENT,
  2743. .ops = &clk_branch2_ops,
  2744. },
  2745. },
  2746. };
  2747. static struct clk_branch gcc_video_axi0_clk = {
  2748. .halt_reg = 0x32018,
  2749. .halt_check = BRANCH_HALT_SKIP,
  2750. .hwcg_reg = 0x32018,
  2751. .hwcg_bit = 1,
  2752. .clkr = {
  2753. .enable_reg = 0x32018,
  2754. .enable_mask = BIT(0),
  2755. .hw.init = &(struct clk_init_data){
  2756. .name = "gcc_video_axi0_clk",
  2757. .ops = &clk_branch2_ops,
  2758. },
  2759. },
  2760. };
  2761. static struct clk_branch gcc_video_axi1_clk = {
  2762. .halt_reg = 0x32024,
  2763. .halt_check = BRANCH_HALT_SKIP,
  2764. .hwcg_reg = 0x32024,
  2765. .hwcg_bit = 1,
  2766. .clkr = {
  2767. .enable_reg = 0x32024,
  2768. .enable_mask = BIT(0),
  2769. .hw.init = &(struct clk_init_data){
  2770. .name = "gcc_video_axi1_clk",
  2771. .ops = &clk_branch2_ops,
  2772. },
  2773. },
  2774. };
  2775. static struct gdsc pcie_0_gdsc = {
  2776. .gdscr = 0x6b004,
  2777. .collapse_ctrl = 0x52020,
  2778. .collapse_mask = BIT(0),
  2779. .pd = {
  2780. .name = "pcie_0_gdsc",
  2781. },
  2782. .pwrsts = PWRSTS_RET_ON,
  2783. .flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2784. };
  2785. static struct gdsc pcie_0_phy_gdsc = {
  2786. .gdscr = 0x6c000,
  2787. .collapse_ctrl = 0x52020,
  2788. .collapse_mask = BIT(3),
  2789. .pd = {
  2790. .name = "pcie_0_phy_gdsc",
  2791. },
  2792. .pwrsts = PWRSTS_RET_ON,
  2793. .flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2794. };
  2795. static struct gdsc pcie_1_gdsc = {
  2796. .gdscr = 0x8d004,
  2797. .collapse_ctrl = 0x52020,
  2798. .collapse_mask = BIT(1),
  2799. .pd = {
  2800. .name = "pcie_1_gdsc",
  2801. },
  2802. .pwrsts = PWRSTS_RET_ON,
  2803. .flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2804. };
  2805. static struct gdsc pcie_1_phy_gdsc = {
  2806. .gdscr = 0x8e000,
  2807. .collapse_ctrl = 0x52020,
  2808. .collapse_mask = BIT(4),
  2809. .pd = {
  2810. .name = "pcie_1_phy_gdsc",
  2811. },
  2812. .pwrsts = PWRSTS_RET_ON,
  2813. .flags = VOTABLE | POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2814. };
  2815. static struct gdsc ufs_phy_gdsc = {
  2816. .gdscr = 0x77004,
  2817. .pd = {
  2818. .name = "ufs_phy_gdsc",
  2819. },
  2820. .pwrsts = PWRSTS_OFF_ON,
  2821. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2822. };
  2823. static struct gdsc ufs_mem_phy_gdsc = {
  2824. .gdscr = 0x9e000,
  2825. .pd = {
  2826. .name = "ufs_mem_phy_gdsc",
  2827. },
  2828. .pwrsts = PWRSTS_OFF_ON,
  2829. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2830. };
  2831. static struct gdsc usb30_prim_gdsc = {
  2832. .gdscr = 0x39004,
  2833. .pd = {
  2834. .name = "usb30_prim_gdsc",
  2835. },
  2836. .pwrsts = PWRSTS_OFF_ON,
  2837. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2838. };
  2839. static struct gdsc usb3_phy_gdsc = {
  2840. .gdscr = 0x50018,
  2841. .pd = {
  2842. .name = "usb3_phy_gdsc",
  2843. },
  2844. .pwrsts = PWRSTS_OFF_ON,
  2845. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  2846. };
  2847. static struct clk_regmap *gcc_sm8550_clocks[] = {
  2848. [GCC_AGGRE_NOC_PCIE_AXI_CLK] = &gcc_aggre_noc_pcie_axi_clk.clkr,
  2849. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  2850. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  2851. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  2852. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  2853. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  2854. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  2855. [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
  2856. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  2857. [GCC_CNOC_PCIE_SF_AXI_CLK] = &gcc_cnoc_pcie_sf_axi_clk.clkr,
  2858. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  2859. [GCC_DDRSS_PCIE_SF_QTB_CLK] = &gcc_ddrss_pcie_sf_qtb_clk.clkr,
  2860. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  2861. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  2862. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  2863. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  2864. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  2865. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  2866. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  2867. [GCC_GPLL0] = &gcc_gpll0.clkr,
  2868. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  2869. [GCC_GPLL4] = &gcc_gpll4.clkr,
  2870. [GCC_GPLL7] = &gcc_gpll7.clkr,
  2871. [GCC_GPLL9] = &gcc_gpll9.clkr,
  2872. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  2873. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  2874. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  2875. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  2876. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  2877. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  2878. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  2879. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  2880. [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
  2881. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  2882. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  2883. [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
  2884. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  2885. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  2886. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  2887. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  2888. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  2889. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  2890. [GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr,
  2891. [GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr,
  2892. [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
  2893. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  2894. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  2895. [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
  2896. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  2897. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  2898. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  2899. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  2900. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  2901. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  2902. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  2903. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  2904. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  2905. [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
  2906. [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
  2907. [GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr,
  2908. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  2909. [GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr,
  2910. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  2911. [GCC_QUPV3_I2C_CORE_CLK] = &gcc_qupv3_i2c_core_clk.clkr,
  2912. [GCC_QUPV3_I2C_S0_CLK] = &gcc_qupv3_i2c_s0_clk.clkr,
  2913. [GCC_QUPV3_I2C_S0_CLK_SRC] = &gcc_qupv3_i2c_s0_clk_src.clkr,
  2914. [GCC_QUPV3_I2C_S1_CLK] = &gcc_qupv3_i2c_s1_clk.clkr,
  2915. [GCC_QUPV3_I2C_S1_CLK_SRC] = &gcc_qupv3_i2c_s1_clk_src.clkr,
  2916. [GCC_QUPV3_I2C_S2_CLK] = &gcc_qupv3_i2c_s2_clk.clkr,
  2917. [GCC_QUPV3_I2C_S2_CLK_SRC] = &gcc_qupv3_i2c_s2_clk_src.clkr,
  2918. [GCC_QUPV3_I2C_S3_CLK] = &gcc_qupv3_i2c_s3_clk.clkr,
  2919. [GCC_QUPV3_I2C_S3_CLK_SRC] = &gcc_qupv3_i2c_s3_clk_src.clkr,
  2920. [GCC_QUPV3_I2C_S4_CLK] = &gcc_qupv3_i2c_s4_clk.clkr,
  2921. [GCC_QUPV3_I2C_S4_CLK_SRC] = &gcc_qupv3_i2c_s4_clk_src.clkr,
  2922. [GCC_QUPV3_I2C_S5_CLK] = &gcc_qupv3_i2c_s5_clk.clkr,
  2923. [GCC_QUPV3_I2C_S5_CLK_SRC] = &gcc_qupv3_i2c_s5_clk_src.clkr,
  2924. [GCC_QUPV3_I2C_S6_CLK] = &gcc_qupv3_i2c_s6_clk.clkr,
  2925. [GCC_QUPV3_I2C_S6_CLK_SRC] = &gcc_qupv3_i2c_s6_clk_src.clkr,
  2926. [GCC_QUPV3_I2C_S7_CLK] = &gcc_qupv3_i2c_s7_clk.clkr,
  2927. [GCC_QUPV3_I2C_S7_CLK_SRC] = &gcc_qupv3_i2c_s7_clk_src.clkr,
  2928. [GCC_QUPV3_I2C_S8_CLK] = &gcc_qupv3_i2c_s8_clk.clkr,
  2929. [GCC_QUPV3_I2C_S8_CLK_SRC] = &gcc_qupv3_i2c_s8_clk_src.clkr,
  2930. [GCC_QUPV3_I2C_S9_CLK] = &gcc_qupv3_i2c_s9_clk.clkr,
  2931. [GCC_QUPV3_I2C_S9_CLK_SRC] = &gcc_qupv3_i2c_s9_clk_src.clkr,
  2932. [GCC_QUPV3_I2C_S_AHB_CLK] = &gcc_qupv3_i2c_s_ahb_clk.clkr,
  2933. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  2934. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  2935. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  2936. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  2937. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  2938. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  2939. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  2940. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  2941. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  2942. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  2943. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  2944. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  2945. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  2946. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  2947. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  2948. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  2949. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  2950. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  2951. [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
  2952. [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
  2953. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  2954. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  2955. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  2956. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  2957. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  2958. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  2959. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  2960. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  2961. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  2962. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  2963. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  2964. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  2965. [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
  2966. [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
  2967. [GCC_QUPV3_WRAP2_S7_CLK] = &gcc_qupv3_wrap2_s7_clk.clkr,
  2968. [GCC_QUPV3_WRAP2_S7_CLK_SRC] = &gcc_qupv3_wrap2_s7_clk_src.clkr,
  2969. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  2970. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  2971. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  2972. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  2973. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  2974. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  2975. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  2976. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  2977. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  2978. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  2979. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  2980. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  2981. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  2982. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  2983. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  2984. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  2985. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  2986. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  2987. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  2988. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  2989. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  2990. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  2991. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  2992. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  2993. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  2994. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  2995. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  2996. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  2997. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  2998. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  2999. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3000. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3001. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3002. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3003. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3004. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3005. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3006. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3007. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3008. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  3009. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3010. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  3011. };
  3012. static const struct qcom_reset_map gcc_sm8550_resets[] = {
  3013. [GCC_CAMERA_BCR] = { 0x26000 },
  3014. [GCC_DISPLAY_BCR] = { 0x27000 },
  3015. [GCC_GPU_BCR] = { 0x71000 },
  3016. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3017. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
  3018. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
  3019. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3020. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
  3021. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3022. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
  3023. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
  3024. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3025. [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
  3026. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3027. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
  3028. [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
  3029. [GCC_PDM_BCR] = { 0x33000 },
  3030. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3031. [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
  3032. [GCC_QUPV3_WRAPPER_I2C_BCR] = { 0x17000 },
  3033. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3034. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3035. [GCC_SDCC2_BCR] = { 0x14000 },
  3036. [GCC_SDCC4_BCR] = { 0x16000 },
  3037. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3038. [GCC_USB30_PRIM_BCR] = { 0x39000 },
  3039. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3040. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3041. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3042. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3043. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3044. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3045. [GCC_USB_PHY_CFG_AHB2PHY_BCR] = { 0x6a000 },
  3046. [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x32018, .bit = 2, .udelay = 1000 },
  3047. [GCC_VIDEO_AXI1_CLK_ARES] = { .reg = 0x32024, .bit = 2, .udelay = 1000 },
  3048. [GCC_VIDEO_BCR] = { 0x32000 },
  3049. };
  3050. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3051. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3052. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3053. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s2_clk_src),
  3054. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3055. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3056. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3057. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  3058. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  3059. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  3060. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  3061. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  3062. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  3063. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  3064. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  3065. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
  3066. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s7_clk_src),
  3067. };
  3068. static struct gdsc *gcc_sm8550_gdscs[] = {
  3069. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3070. [PCIE_0_PHY_GDSC] = &pcie_0_phy_gdsc,
  3071. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3072. [PCIE_1_PHY_GDSC] = &pcie_1_phy_gdsc,
  3073. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3074. [UFS_MEM_PHY_GDSC] = &ufs_mem_phy_gdsc,
  3075. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3076. [USB3_PHY_GDSC] = &usb3_phy_gdsc,
  3077. };
  3078. static const struct regmap_config gcc_sm8550_regmap_config = {
  3079. .reg_bits = 32,
  3080. .reg_stride = 4,
  3081. .val_bits = 32,
  3082. .max_register = 0x1f41f0,
  3083. .fast_io = true,
  3084. };
  3085. static const struct qcom_cc_desc gcc_sm8550_desc = {
  3086. .config = &gcc_sm8550_regmap_config,
  3087. .clks = gcc_sm8550_clocks,
  3088. .num_clks = ARRAY_SIZE(gcc_sm8550_clocks),
  3089. .resets = gcc_sm8550_resets,
  3090. .num_resets = ARRAY_SIZE(gcc_sm8550_resets),
  3091. .gdscs = gcc_sm8550_gdscs,
  3092. .num_gdscs = ARRAY_SIZE(gcc_sm8550_gdscs),
  3093. };
  3094. static const struct of_device_id gcc_sm8550_match_table[] = {
  3095. { .compatible = "qcom,sm8550-gcc" },
  3096. { }
  3097. };
  3098. MODULE_DEVICE_TABLE(of, gcc_sm8550_match_table);
  3099. static int gcc_sm8550_probe(struct platform_device *pdev)
  3100. {
  3101. struct regmap *regmap;
  3102. int ret;
  3103. regmap = qcom_cc_map(pdev, &gcc_sm8550_desc);
  3104. if (IS_ERR(regmap))
  3105. return PTR_ERR(regmap);
  3106. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3107. ARRAY_SIZE(gcc_dfs_clocks));
  3108. if (ret)
  3109. return ret;
  3110. /* FORCE_MEM_CORE_ON for ufs phy ice core clocks */
  3111. regmap_update_bits(regmap, gcc_ufs_phy_ice_core_clk.halt_reg, BIT(14), BIT(14));
  3112. /* Keep some clocks always-on */
  3113. qcom_branch_set_clk_en(regmap, 0x26004); /* GCC_CAMERA_AHB_CLK */
  3114. qcom_branch_set_clk_en(regmap, 0x26028); /* GCC_CAMERA_XO_CLK */
  3115. qcom_branch_set_clk_en(regmap, 0x27004); /* GCC_DISP_AHB_CLK */
  3116. qcom_branch_set_clk_en(regmap, 0x27018); /* GCC_DISP_XO_CLK */
  3117. qcom_branch_set_clk_en(regmap, 0x71004); /* GCC_GPU_CFG_AHB_CLK */
  3118. qcom_branch_set_clk_en(regmap, 0x32004); /* GCC_VIDEO_AHB_CLK */
  3119. qcom_branch_set_clk_en(regmap, 0x32030); /* GCC_VIDEO_XO_CLK */
  3120. /* Clear GDSC_SLEEP_ENA_VOTE to stop votes being auto-removed in sleep. */
  3121. regmap_write(regmap, 0x52024, 0x0);
  3122. return qcom_cc_really_probe(&pdev->dev, &gcc_sm8550_desc, regmap);
  3123. }
  3124. static struct platform_driver gcc_sm8550_driver = {
  3125. .probe = gcc_sm8550_probe,
  3126. .driver = {
  3127. .name = "gcc-sm8550",
  3128. .of_match_table = gcc_sm8550_match_table,
  3129. },
  3130. };
  3131. static int __init gcc_sm8550_init(void)
  3132. {
  3133. return platform_driver_register(&gcc_sm8550_driver);
  3134. }
  3135. subsys_initcall(gcc_sm8550_init);
  3136. static void __exit gcc_sm8550_exit(void)
  3137. {
  3138. platform_driver_unregister(&gcc_sm8550_driver);
  3139. }
  3140. module_exit(gcc_sm8550_exit);
  3141. MODULE_DESCRIPTION("QTI GCC SM8550 Driver");
  3142. MODULE_LICENSE("GPL");