| 123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849 |
- // SPDX-License-Identifier: GPL-2.0-only
- /*
- * Copyright (c) 2021, The Linux Foundation. All rights reserved.
- * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
- * Copyright (c) 2023, Linaro Limited
- */
- #include <linux/clk-provider.h>
- #include <linux/mod_devicetable.h>
- #include <linux/module.h>
- #include <linux/platform_device.h>
- #include <linux/regmap.h>
- #include <dt-bindings/clock/qcom,sm8650-gcc.h>
- #include "clk-alpha-pll.h"
- #include "clk-branch.h"
- #include "clk-rcg.h"
- #include "clk-regmap.h"
- #include "clk-regmap-divider.h"
- #include "clk-regmap-mux.h"
- #include "clk-regmap-phy-mux.h"
- #include "gdsc.h"
- #include "reset.h"
- /* Need to match the order of clocks in DT binding */
- enum {
- DT_BI_TCXO,
- DT_BI_TCXO_AO,
- DT_SLEEP_CLK,
- DT_PCIE_0_PIPE,
- DT_PCIE_1_PIPE,
- DT_PCIE_1_PHY_AUX,
- DT_UFS_PHY_RX_SYMBOL_0,
- DT_UFS_PHY_RX_SYMBOL_1,
- DT_UFS_PHY_TX_SYMBOL_0,
- DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE,
- };
- enum {
- P_BI_TCXO,
- P_GCC_GPLL0_OUT_EVEN,
- P_GCC_GPLL0_OUT_MAIN,
- P_GCC_GPLL1_OUT_MAIN,
- P_GCC_GPLL3_OUT_MAIN,
- P_GCC_GPLL4_OUT_MAIN,
- P_GCC_GPLL6_OUT_MAIN,
- P_GCC_GPLL7_OUT_MAIN,
- P_GCC_GPLL9_OUT_MAIN,
- P_PCIE_0_PIPE_CLK,
- P_PCIE_1_PHY_AUX_CLK,
- P_PCIE_1_PIPE_CLK,
- P_SLEEP_CLK,
- P_UFS_PHY_RX_SYMBOL_0_CLK,
- P_UFS_PHY_RX_SYMBOL_1_CLK,
- P_UFS_PHY_TX_SYMBOL_0_CLK,
- P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
- };
- static struct clk_alpha_pll gcc_gpll0 = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll0",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll0_ao = {
- .offset = 0x0,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll0_ao",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO_AO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
- { 0x1, 2 },
- { }
- };
- static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
- .offset = 0x0,
- .post_div_shift = 10,
- .post_div_table = post_div_table_gcc_gpll0_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll0_out_even",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gpll0.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- static struct clk_alpha_pll_postdiv gcc_gpll0_out_even_ao = {
- .offset = 0x0,
- .post_div_shift = 10,
- .post_div_table = post_div_table_gcc_gpll0_out_even,
- .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
- .width = 4,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll0_out_even_ao",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gpll0_ao.clkr.hw,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
- },
- };
- static struct clk_alpha_pll gcc_gpll1 = {
- .offset = 0x4000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll1",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll1_ao = {
- .offset = 0x1000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll1_ao",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO_AO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll3 = {
- .offset = 0x3000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll3",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll3_ao = {
- .offset = 0x3000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll3_ao",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO_AO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll4 = {
- .offset = 0x4000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll4",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll4_ao = {
- .offset = 0x4000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll4_ao",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO_AO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll6 = {
- .offset = 0x6000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll6",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll6_ao = {
- .offset = 0x6000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x57020,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll6_ao",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO_AO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll7 = {
- .offset = 0x7000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll7",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static struct clk_alpha_pll gcc_gpll9 = {
- .offset = 0x9000,
- .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
- .clkr = {
- .enable_reg = 0x52020,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpll9",
- .parent_data = &(const struct clk_parent_data) {
- .index = DT_BI_TCXO,
- },
- .num_parents = 1,
- .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
- },
- },
- };
- static const struct parent_map gcc_parent_map_0[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_0[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_1[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_SLEEP_CLK, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_1[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .index = DT_SLEEP_CLK },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_2[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL1_OUT_MAIN, 4 },
- { P_GCC_GPLL4_OUT_MAIN, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_2[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll1.clkr.hw },
- { .hw = &gcc_gpll4.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_3[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL4_OUT_MAIN, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_3[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll4.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_4[] = {
- { P_BI_TCXO, 0 },
- { P_SLEEP_CLK, 5 },
- };
- static const struct clk_parent_data gcc_parent_data_4[] = {
- { .index = DT_BI_TCXO },
- { .index = DT_SLEEP_CLK },
- };
- static const struct parent_map gcc_parent_map_5[] = {
- { P_BI_TCXO, 0 },
- };
- static const struct clk_parent_data gcc_parent_data_5[] = {
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_8[] = {
- { P_PCIE_1_PHY_AUX_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_8[] = {
- { .index = DT_PCIE_1_PHY_AUX },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_10[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL7_OUT_MAIN, 2 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_10[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll7.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_11[] = {
- { P_BI_TCXO, 0 },
- { P_GCC_GPLL0_OUT_MAIN, 1 },
- { P_GCC_GPLL9_OUT_MAIN, 2 },
- { P_GCC_GPLL4_OUT_MAIN, 5 },
- { P_GCC_GPLL0_OUT_EVEN, 6 },
- };
- static const struct clk_parent_data gcc_parent_data_11[] = {
- { .index = DT_BI_TCXO },
- { .hw = &gcc_gpll0.clkr.hw },
- { .hw = &gcc_gpll9.clkr.hw },
- { .hw = &gcc_gpll4.clkr.hw },
- { .hw = &gcc_gpll0_out_even.clkr.hw },
- };
- static const struct parent_map gcc_parent_map_12[] = {
- { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_12[] = {
- { .index = DT_UFS_PHY_RX_SYMBOL_0 },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_13[] = {
- { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_13[] = {
- { .index = DT_UFS_PHY_RX_SYMBOL_1 },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_14[] = {
- { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_14[] = {
- { .index = DT_UFS_PHY_TX_SYMBOL_0 },
- { .index = DT_BI_TCXO },
- };
- static const struct parent_map gcc_parent_map_15[] = {
- { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
- { P_BI_TCXO, 2 },
- };
- static const struct clk_parent_data gcc_parent_data_15[] = {
- { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE },
- { .index = DT_BI_TCXO },
- };
- static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
- .reg = 0x6b070,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_0_PIPE,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = {
- .reg = 0x8d094,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_8,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_phy_aux_clk_src",
- .parent_data = gcc_parent_data_8,
- .num_parents = ARRAY_SIZE(gcc_parent_data_8),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
- .reg = 0x8d078,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_pipe_clk_src",
- .parent_data = &(const struct clk_parent_data){
- .index = DT_PCIE_1_PIPE,
- },
- .num_parents = 1,
- .ops = &clk_regmap_phy_mux_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
- .reg = 0x77064,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_12,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
- .parent_data = gcc_parent_data_12,
- .num_parents = ARRAY_SIZE(gcc_parent_data_12),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
- .reg = 0x770e0,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_13,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
- .parent_data = gcc_parent_data_13,
- .num_parents = ARRAY_SIZE(gcc_parent_data_13),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
- .reg = 0x77054,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_14,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
- .parent_data = gcc_parent_data_14,
- .num_parents = ARRAY_SIZE(gcc_parent_data_14),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
- .reg = 0x3906c,
- .shift = 0,
- .width = 2,
- .parent_map = gcc_parent_map_15,
- .clkr = {
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_pipe_clk_src",
- .parent_data = gcc_parent_data_15,
- .num_parents = ARRAY_SIZE(gcc_parent_data_15),
- .ops = &clk_regmap_mux_closest_ops,
- },
- },
- };
- static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
- F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
- F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
- F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_gp1_clk_src = {
- .cmd_rcgr = 0x64004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp1_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp2_clk_src = {
- .cmd_rcgr = 0x65004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp2_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_gp3_clk_src = {
- .cmd_rcgr = 0x66004,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_1,
- .freq_tbl = ftbl_gcc_gp1_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp3_clk_src",
- .parent_data = gcc_parent_data_1,
- .num_parents = ARRAY_SIZE(gcc_parent_data_1),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
- .cmd_rcgr = 0x6b074,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_aux_clk_src",
- .parent_data = gcc_parent_data_4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
- .cmd_rcgr = 0x6b058,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
- .cmd_rcgr = 0x8d07c,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_aux_clk_src",
- .parent_data = gcc_parent_data_4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
- .cmd_rcgr = 0x8d060,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_phy_rchng_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
- F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_pdm2_clk_src = {
- .cmd_rcgr = 0x33010,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pdm2_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s0_clk_src = {
- .cmd_rcgr = 0x17008,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s0_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s1_clk_src = {
- .cmd_rcgr = 0x17024,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s1_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s2_clk_src = {
- .cmd_rcgr = 0x17040,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s3_clk_src = {
- .cmd_rcgr = 0x1705c,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s3_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s4_clk_src = {
- .cmd_rcgr = 0x17078,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s4_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s5_clk_src = {
- .cmd_rcgr = 0x17094,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s5_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s6_clk_src = {
- .cmd_rcgr = 0x170b0,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s6_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s7_clk_src = {
- .cmd_rcgr = 0x170cc,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s7_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s8_clk_src = {
- .cmd_rcgr = 0x170e8,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s8_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_rcg2 gcc_qupv3_i2c_s9_clk_src = {
- .cmd_rcgr = 0x17104,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s9_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap1_qspi_ref_clk_src[] = {
- F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
- F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap1_qspi_ref_clk_src_init = {
- .name = "gcc_qupv3_wrap1_qspi_ref_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_qspi_ref_clk_src = {
- .cmd_rcgr = 0x188a0,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_qspi_ref_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_qspi_ref_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = {
- F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
- F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
- F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
- F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
- F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
- F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
- F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
- F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
- F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
- F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s0_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
- .cmd_rcgr = 0x18010,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s1_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
- .cmd_rcgr = 0x18148,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s3_clk_src[] = {
- F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
- F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
- F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
- F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
- F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
- F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s3_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
- .cmd_rcgr = 0x18290,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s4_clk_src[] = {
- F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
- F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
- F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
- F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
- F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
- F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s4_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
- .cmd_rcgr = 0x183c8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s5_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
- .cmd_rcgr = 0x18500,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s6_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
- .cmd_rcgr = 0x18638,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
- .name = "gcc_qupv3_wrap1_s7_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
- .cmd_rcgr = 0x18770,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap2_ibi_ctrl_0_clk_src[] = {
- F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_ibi_ctrl_0_clk_src = {
- .cmd_rcgr = 0x1e9d4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_2,
- .freq_tbl = ftbl_gcc_qupv3_wrap2_ibi_ctrl_0_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_ibi_ctrl_0_clk_src",
- .parent_data = gcc_parent_data_2,
- .num_parents = ARRAY_SIZE(gcc_parent_data_2),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- },
- };
- static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s0_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
- .cmd_rcgr = 0x1e010,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s1_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
- .cmd_rcgr = 0x1e148,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s2_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
- .cmd_rcgr = 0x1e280,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s3_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
- .cmd_rcgr = 0x1e3b8,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s4_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
- .cmd_rcgr = 0x1e4f0,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s5_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
- .cmd_rcgr = 0x1e628,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap2_s6_clk_src[] = {
- F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
- F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
- F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
- F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
- F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
- F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
- F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
- F(128000000, P_GCC_GPLL0_OUT_MAIN, 1, 16, 75),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s6_clk_src",
- .parent_data = gcc_parent_data_10,
- .num_parents = ARRAY_SIZE(gcc_parent_data_10),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
- .cmd_rcgr = 0x1e760,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_10,
- .freq_tbl = ftbl_gcc_qupv3_wrap2_s6_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
- };
- static struct clk_init_data gcc_qupv3_wrap2_s7_clk_src_init = {
- .name = "gcc_qupv3_wrap2_s7_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap2_s7_clk_src = {
- .cmd_rcgr = 0x1e898,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap2_s7_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_qupv3_wrap3_qspi_ref_clk_src[] = {
- F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
- F(400000000, P_GCC_GPLL0_OUT_MAIN, 1.5, 0, 0),
- { }
- };
- static struct clk_init_data gcc_qupv3_wrap3_qspi_ref_clk_src_init = {
- .name = "gcc_qupv3_wrap3_qspi_ref_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_ops,
- };
- static struct clk_rcg2 gcc_qupv3_wrap3_qspi_ref_clk_src = {
- .cmd_rcgr = 0x19018,
- .mnd_width = 16,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_qupv3_wrap3_qspi_ref_clk_src,
- .clkr.hw.init = &gcc_qupv3_wrap3_qspi_ref_clk_src_init,
- };
- static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
- .cmd_rcgr = 0x14018,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_11,
- .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc2_apps_clk_src",
- .parent_data = gcc_parent_data_11,
- .num_parents = ARRAY_SIZE(gcc_parent_data_11),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
- F(400000, P_BI_TCXO, 12, 1, 4),
- F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
- F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
- .cmd_rcgr = 0x16018,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc4_apps_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
- F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
- F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
- .cmd_rcgr = 0x77030,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_axi_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
- F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
- F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
- F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
- .cmd_rcgr = 0x77080,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ice_core_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
- F(9600000, P_BI_TCXO, 2, 0, 0),
- F(19200000, P_BI_TCXO, 1, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
- .cmd_rcgr = 0x770b4,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_5,
- .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_phy_aux_clk_src",
- .parent_data = gcc_parent_data_5,
- .num_parents = ARRAY_SIZE(gcc_parent_data_5),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
- .cmd_rcgr = 0x77098,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_3,
- .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_unipro_core_clk_src",
- .parent_data = gcc_parent_data_3,
- .num_parents = ARRAY_SIZE(gcc_parent_data_3),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
- F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
- F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
- F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
- F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
- { }
- };
- static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
- .cmd_rcgr = 0x3902c,
- .mnd_width = 8,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_master_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
- .cmd_rcgr = 0x39044,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_0,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_clk_src",
- .parent_data = gcc_parent_data_0,
- .num_parents = ARRAY_SIZE(gcc_parent_data_0),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
- .cmd_rcgr = 0x39070,
- .mnd_width = 0,
- .hid_width = 5,
- .parent_map = gcc_parent_map_4,
- .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_aux_clk_src",
- .parent_data = gcc_parent_data_4,
- .num_parents = ARRAY_SIZE(gcc_parent_data_4),
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_rcg2_shared_ops,
- },
- };
- static struct clk_regmap_div gcc_qupv3_wrap1_s2_clk_src = {
- .reg = 0x18280,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s2_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_qupv3_wrap3_s0_clk_src = {
- .reg = 0x19010,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap3_s0_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap3_qspi_ref_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
- .reg = 0x3905c,
- .shift = 0,
- .width = 4,
- .clkr.hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_regmap_div_ro_ops,
- },
- };
- static struct clk_branch gcc_aggre_noc_pcie_axi_clk = {
- .halt_reg = 0x10064,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x10064,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(12),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_noc_pcie_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
- .halt_reg = 0x770e4,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x770e4,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x770e4,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_ufs_phy_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
- .halt_reg = 0x770e4,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x770e4,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x770e4,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
- .halt_reg = 0x3908c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x3908c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x3908c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_aggre_usb3_prim_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_prim_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_boot_rom_ahb_clk = {
- .halt_reg = 0x38004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x38004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_boot_rom_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_hf_axi_clk = {
- .halt_reg = 0x26010,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x26010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x26010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_hf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_camera_sf_axi_clk = {
- .halt_reg = 0x2601c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x2601c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2601c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_camera_sf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
- .halt_reg = 0x10050,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x10050,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(20),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
- .halt_reg = 0x39088,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x39088,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x39088,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cfg_noc_usb3_prim_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_prim_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_cnoc_pcie_sf_axi_clk = {
- .halt_reg = 0x10058,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x10058,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_cnoc_pcie_sf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ddrss_gpu_axi_clk = {
- .halt_reg = 0x71154,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x71154,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71154,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ddrss_gpu_axi_clk",
- .ops = &clk_branch2_aon_ops,
- },
- },
- };
- static struct clk_branch gcc_ddrss_pcie_sf_qtb_clk = {
- .halt_reg = 0x10074,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x10074,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(19),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ddrss_pcie_sf_qtb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_disp_hf_axi_clk = {
- .halt_reg = 0x2700c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x2700c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2700c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_disp_hf_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp1_clk = {
- .halt_reg = 0x64000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x64000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gp1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp2_clk = {
- .halt_reg = 0x65000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x65000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gp2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gp3_clk = {
- .halt_reg = 0x66000,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x66000,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gp3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gp3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_gpll0_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gpll0.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_gpll0_div_clk_src",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_gpll0_out_even.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
- .halt_reg = 0x71010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x71010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_memnoc_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
- .halt_reg = 0x71018,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x71018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_gpu_snoc_dvm_gfx_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_aux_clk = {
- .halt_reg = 0x6b03c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_0_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
- .halt_reg = 0x6b038,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6b038,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
- .halt_reg = 0x6b02c,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x6b02c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_phy_rchng_clk = {
- .halt_reg = 0x6b054,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(22),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_pipe_clk = {
- .halt_reg = 0x6b048,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_pipe_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_0_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_slv_axi_clk = {
- .halt_reg = 0x6b020,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6b020,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
- .halt_reg = 0x6b01c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(5),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_0_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_aux_clk = {
- .halt_reg = 0x8d038,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(29),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_1_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
- .halt_reg = 0x8d034,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x8d034,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(28),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_cfg_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
- .halt_reg = 0x8d028,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x8d028,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_mstr_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_phy_aux_clk = {
- .halt_reg = 0x8d044,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(24),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_1_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_phy_rchng_clk = {
- .halt_reg = 0x8d05c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(23),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_phy_rchng_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_pipe_clk = {
- .halt_reg = 0x8d050,
- .halt_check = BRANCH_HALT_SKIP,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(30),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_pipe_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pcie_1_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_slv_axi_clk = {
- .halt_reg = 0x8d01c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x8d01c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(26),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_slv_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
- .halt_reg = 0x8d018,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pcie_1_slv_q2a_axi_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm2_clk = {
- .halt_reg = 0x3300c,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x3300c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_pdm2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_ahb_clk = {
- .halt_reg = 0x33004,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x33004,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x33004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_pdm_xo4_clk = {
- .halt_reg = 0x33008,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x33008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_pdm_xo4_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
- .halt_reg = 0x26008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x26008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x26008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_camera_nrt_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
- .halt_reg = 0x2600c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2600c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x2600c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_camera_rt_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_disp_ahb_clk = {
- .halt_reg = 0x27008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x27008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x27008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_disp_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_gpu_ahb_clk = {
- .halt_reg = 0x71008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x71008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x71008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_gpu_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_pcie_ahb_clk = {
- .halt_reg = 0x6b018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x6b018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52000,
- .enable_mask = BIT(11),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_pcie_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = {
- .halt_reg = 0x32014,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x32014,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x32014,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_video_cv_cpu_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
- .halt_reg = 0x32008,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x32008,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x32008,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_video_cvp_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = {
- .halt_reg = 0x32010,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x32010,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x32010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_video_v_cpu_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
- .halt_reg = 0x3200c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x3200c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x3200c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qmip_video_vcodec_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_core_clk = {
- .halt_reg = 0x23004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s0_clk = {
- .halt_reg = 0x17004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s1_clk = {
- .halt_reg = 0x17020,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(11),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s2_clk = {
- .halt_reg = 0x1703c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(12),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s3_clk = {
- .halt_reg = 0x17058,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(13),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s4_clk = {
- .halt_reg = 0x17074,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(14),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s4_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s5_clk = {
- .halt_reg = 0x17090,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s5_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s6_clk = {
- .halt_reg = 0x170ac,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s6_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s7_clk = {
- .halt_reg = 0x170c8,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(17),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s7_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s8_clk = {
- .halt_reg = 0x170e4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(14),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s8_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s8_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s9_clk = {
- .halt_reg = 0x17100,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(15),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s9_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_i2c_s9_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_i2c_s_ahb_clk = {
- .halt_reg = 0x23000,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x23000,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_i2c_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
- .halt_reg = 0x23154,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(18),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_core_clk = {
- .halt_reg = 0x23144,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(19),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_qspi_ref_clk = {
- .halt_reg = 0x1889c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(29),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_qspi_ref_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
- .halt_reg = 0x18004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(22),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
- .halt_reg = 0x1813c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(23),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
- .halt_reg = 0x18274,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(24),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
- .halt_reg = 0x18284,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
- .halt_reg = 0x183bc,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(26),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s4_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
- .halt_reg = 0x184f4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s5_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
- .halt_reg = 0x1862c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(28),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s6_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
- .halt_reg = 0x18764,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(16),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap1_s7_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
- .halt_reg = 0x232a4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_core_clk = {
- .halt_reg = 0x23294,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_ibi_ctrl_2_clk = {
- .halt_reg = 0x1e9cc,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1e9cc,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(27),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_ibi_ctrl_2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_ibi_ctrl_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_ibi_ctrl_3_clk = {
- .halt_reg = 0x1e9d0,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1e9d0,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(28),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_ibi_ctrl_3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_ibi_ctrl_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
- .halt_reg = 0x1e004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(4),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
- .halt_reg = 0x1e13c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(5),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
- .halt_reg = 0x1e274,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(6),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s2_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
- .halt_reg = 0x1e3ac,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(7),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s3_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
- .halt_reg = 0x1e4e4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(8),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s4_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
- .halt_reg = 0x1e61c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(9),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s5_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s6_clk = {
- .halt_reg = 0x1e754,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(10),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s6_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap2_s7_clk = {
- .halt_reg = 0x1e88c,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(17),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap2_s7_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap2_s7_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap3_core_2x_clk = {
- .halt_reg = 0x233f4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap3_core_2x_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap3_core_clk = {
- .halt_reg = 0x233e4,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap3_core_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap3_qspi_ref_clk = {
- .halt_reg = 0x19014,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(3),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap3_qspi_ref_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap3_qspi_ref_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap3_s0_clk = {
- .halt_reg = 0x19004,
- .halt_check = BRANCH_HALT_VOTED,
- .clkr = {
- .enable_reg = 0x52018,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap3_s0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_qupv3_wrap3_s0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
- .halt_reg = 0x2313c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2313c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(20),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_1_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
- .halt_reg = 0x23140,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x23140,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52008,
- .enable_mask = BIT(21),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_1_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_2_ibi_2_ahb_clk = {
- .halt_reg = 0x1e9c4,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1e9c4,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(25),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_2_ibi_2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_2_ibi_3_ahb_clk = {
- .halt_reg = 0x1e9c8,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x1e9c8,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(26),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_2_ibi_3_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
- .halt_reg = 0x2328c,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x2328c,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(2),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_2_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
- .halt_reg = 0x23290,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x23290,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_2_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_3_m_ahb_clk = {
- .halt_reg = 0x233dc,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x233dc,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(30),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_3_m_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_qupv3_wrap_3_s_ahb_clk = {
- .halt_reg = 0x233e0,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x233e0,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x52010,
- .enable_mask = BIT(31),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_qupv3_wrap_3_s_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_ahb_clk = {
- .halt_reg = 0x14010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc2_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc2_apps_clk = {
- .halt_reg = 0x14004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x14004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc2_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_sdcc2_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc4_ahb_clk = {
- .halt_reg = 0x16010,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x16010,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc4_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_sdcc4_apps_clk = {
- .halt_reg = 0x16004,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x16004,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_sdcc4_apps_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_sdcc4_apps_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_ahb_clk = {
- .halt_reg = 0x77024,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ahb_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_axi_clk = {
- .halt_reg = 0x77018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_axi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
- .halt_reg = 0x77018,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77018,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_axi_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_axi_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_ice_core_clk = {
- .halt_reg = 0x77074,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77074,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77074,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ice_core_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
- .halt_reg = 0x77074,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77074,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77074,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
- .halt_reg = 0x770b0,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x770b0,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x770b0,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
- .halt_reg = 0x770b0,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x770b0,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x770b0,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
- .halt_reg = 0x7702c,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x7702c,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
- .halt_reg = 0x770cc,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x770cc,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_rx_symbol_1_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
- .halt_reg = 0x77028,
- .halt_check = BRANCH_HALT_DELAY,
- .clkr = {
- .enable_reg = 0x77028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_tx_symbol_0_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
- .halt_reg = 0x77068,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77068,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77068,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_unipro_core_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
- .halt_reg = 0x77068,
- .halt_check = BRANCH_HALT_VOTED,
- .hwcg_reg = 0x77068,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x77068,
- .enable_mask = BIT(1),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_master_clk = {
- .halt_reg = 0x39018,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_master_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_prim_master_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
- .halt_reg = 0x39028,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39028,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_mock_utmi_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb30_prim_sleep_clk = {
- .halt_reg = 0x39024,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb30_prim_sleep_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
- .halt_reg = 0x39060,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39060,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
- .halt_reg = 0x39064,
- .halt_check = BRANCH_HALT,
- .clkr = {
- .enable_reg = 0x39064,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_com_aux_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
- .halt_reg = 0x39068,
- .halt_check = BRANCH_HALT_DELAY,
- .hwcg_reg = 0x39068,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x39068,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_usb3_prim_phy_pipe_clk",
- .parent_hws = (const struct clk_hw*[]) {
- &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
- },
- .num_parents = 1,
- .flags = CLK_SET_RATE_PARENT,
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_axi0_clk = {
- .halt_reg = 0x32018,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x32018,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x32018,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_video_axi0_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct clk_branch gcc_video_axi1_clk = {
- .halt_reg = 0x32024,
- .halt_check = BRANCH_HALT_SKIP,
- .hwcg_reg = 0x32024,
- .hwcg_bit = 1,
- .clkr = {
- .enable_reg = 0x32024,
- .enable_mask = BIT(0),
- .hw.init = &(const struct clk_init_data) {
- .name = "gcc_video_axi1_clk",
- .ops = &clk_branch2_ops,
- },
- },
- };
- static struct gdsc pcie_0_gdsc = {
- .gdscr = 0x6b004,
- .collapse_ctrl = 0x5214c,
- .collapse_mask = BIT(0),
- .pd = {
- .name = "pcie_0_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
- };
- static struct gdsc pcie_0_phy_gdsc = {
- .gdscr = 0x6c000,
- .collapse_ctrl = 0x5214c,
- .collapse_mask = BIT(3),
- .pd = {
- .name = "pcie_0_phy_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
- };
- static struct gdsc pcie_1_gdsc = {
- .gdscr = 0x8d004,
- .collapse_ctrl = 0x5214c,
- .collapse_mask = BIT(1),
- .pd = {
- .name = "pcie_1_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
- };
- static struct gdsc pcie_1_phy_gdsc = {
- .gdscr = 0x8e000,
- .collapse_ctrl = 0x5214c,
- .collapse_mask = BIT(4),
- .pd = {
- .name = "pcie_1_phy_gdsc",
- },
- .pwrsts = PWRSTS_RET_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
- };
- static struct gdsc ufs_phy_gdsc = {
- .gdscr = 0x77004,
- .pd = {
- .name = "ufs_phy_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
- };
- static struct gdsc ufs_mem_phy_gdsc = {
- .gdscr = 0x9e000,
- .pd = {
- .name = "ufs_mem_phy_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
- };
- static struct gdsc usb30_prim_gdsc = {
- .gdscr = 0x39004,
- .pd = {
- .name = "usb30_prim_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
- };
- static struct gdsc usb3_phy_gdsc = {
- .gdscr = 0x50018,
- .pd = {
- .name = "usb3_phy_gdsc",
- },
- .pwrsts = PWRSTS_OFF_ON,
- .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
- };
- static struct clk_regmap *gcc_sm8650_clocks[] = {
- [GCC_AGGRE_NOC_PCIE_AXI_CLK] = &gcc_aggre_noc_pcie_axi_clk.clkr,
- [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
- [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
- [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
- [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
- [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
- [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
- [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
- [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
- [GCC_CNOC_PCIE_SF_AXI_CLK] = &gcc_cnoc_pcie_sf_axi_clk.clkr,
- [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
- [GCC_DDRSS_PCIE_SF_QTB_CLK] = &gcc_ddrss_pcie_sf_qtb_clk.clkr,
- [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
- [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
- [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
- [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
- [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
- [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
- [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
- [GCC_GPLL0] = &gcc_gpll0.clkr,
- [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
- [GCC_GPLL1] = &gcc_gpll1.clkr,
- [GCC_GPLL3] = &gcc_gpll3.clkr,
- [GCC_GPLL4] = &gcc_gpll4.clkr,
- [GCC_GPLL6] = &gcc_gpll6.clkr,
- [GCC_GPLL7] = &gcc_gpll7.clkr,
- [GCC_GPLL9] = &gcc_gpll9.clkr,
- [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
- [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
- [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
- [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
- [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
- [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
- [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
- [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
- [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
- [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
- [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
- [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
- [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
- [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
- [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
- [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
- [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
- [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
- [GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr,
- [GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr,
- [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
- [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
- [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
- [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
- [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
- [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
- [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
- [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
- [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
- [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
- [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
- [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
- [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
- [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
- [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr,
- [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
- [GCC_QUPV3_I2C_CORE_CLK] = &gcc_qupv3_i2c_core_clk.clkr,
- [GCC_QUPV3_I2C_S0_CLK] = &gcc_qupv3_i2c_s0_clk.clkr,
- [GCC_QUPV3_I2C_S0_CLK_SRC] = &gcc_qupv3_i2c_s0_clk_src.clkr,
- [GCC_QUPV3_I2C_S1_CLK] = &gcc_qupv3_i2c_s1_clk.clkr,
- [GCC_QUPV3_I2C_S1_CLK_SRC] = &gcc_qupv3_i2c_s1_clk_src.clkr,
- [GCC_QUPV3_I2C_S2_CLK] = &gcc_qupv3_i2c_s2_clk.clkr,
- [GCC_QUPV3_I2C_S2_CLK_SRC] = &gcc_qupv3_i2c_s2_clk_src.clkr,
- [GCC_QUPV3_I2C_S3_CLK] = &gcc_qupv3_i2c_s3_clk.clkr,
- [GCC_QUPV3_I2C_S3_CLK_SRC] = &gcc_qupv3_i2c_s3_clk_src.clkr,
- [GCC_QUPV3_I2C_S4_CLK] = &gcc_qupv3_i2c_s4_clk.clkr,
- [GCC_QUPV3_I2C_S4_CLK_SRC] = &gcc_qupv3_i2c_s4_clk_src.clkr,
- [GCC_QUPV3_I2C_S5_CLK] = &gcc_qupv3_i2c_s5_clk.clkr,
- [GCC_QUPV3_I2C_S5_CLK_SRC] = &gcc_qupv3_i2c_s5_clk_src.clkr,
- [GCC_QUPV3_I2C_S6_CLK] = &gcc_qupv3_i2c_s6_clk.clkr,
- [GCC_QUPV3_I2C_S6_CLK_SRC] = &gcc_qupv3_i2c_s6_clk_src.clkr,
- [GCC_QUPV3_I2C_S7_CLK] = &gcc_qupv3_i2c_s7_clk.clkr,
- [GCC_QUPV3_I2C_S7_CLK_SRC] = &gcc_qupv3_i2c_s7_clk_src.clkr,
- [GCC_QUPV3_I2C_S8_CLK] = &gcc_qupv3_i2c_s8_clk.clkr,
- [GCC_QUPV3_I2C_S8_CLK_SRC] = &gcc_qupv3_i2c_s8_clk_src.clkr,
- [GCC_QUPV3_I2C_S9_CLK] = &gcc_qupv3_i2c_s9_clk.clkr,
- [GCC_QUPV3_I2C_S9_CLK_SRC] = &gcc_qupv3_i2c_s9_clk_src.clkr,
- [GCC_QUPV3_I2C_S_AHB_CLK] = &gcc_qupv3_i2c_s_ahb_clk.clkr,
- [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
- [GCC_QUPV3_WRAP1_QSPI_REF_CLK] = &gcc_qupv3_wrap1_qspi_ref_clk.clkr,
- [GCC_QUPV3_WRAP1_QSPI_REF_CLK_SRC] = &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
- [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
- [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
- [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
- [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
- [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
- [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
- [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
- [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
- [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
- [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
- [GCC_QUPV3_WRAP2_IBI_CTRL_0_CLK_SRC] = &gcc_qupv3_wrap2_ibi_ctrl_0_clk_src.clkr,
- [GCC_QUPV3_WRAP2_IBI_CTRL_2_CLK] = &gcc_qupv3_wrap2_ibi_ctrl_2_clk.clkr,
- [GCC_QUPV3_WRAP2_IBI_CTRL_3_CLK] = &gcc_qupv3_wrap2_ibi_ctrl_3_clk.clkr,
- [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
- [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
- [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
- [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
- [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
- [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
- [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
- [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
- [GCC_QUPV3_WRAP2_S7_CLK] = &gcc_qupv3_wrap2_s7_clk.clkr,
- [GCC_QUPV3_WRAP2_S7_CLK_SRC] = &gcc_qupv3_wrap2_s7_clk_src.clkr,
- [GCC_QUPV3_WRAP3_CORE_2X_CLK] = &gcc_qupv3_wrap3_core_2x_clk.clkr,
- [GCC_QUPV3_WRAP3_CORE_CLK] = &gcc_qupv3_wrap3_core_clk.clkr,
- [GCC_QUPV3_WRAP3_QSPI_REF_CLK] = &gcc_qupv3_wrap3_qspi_ref_clk.clkr,
- [GCC_QUPV3_WRAP3_QSPI_REF_CLK_SRC] = &gcc_qupv3_wrap3_qspi_ref_clk_src.clkr,
- [GCC_QUPV3_WRAP3_S0_CLK] = &gcc_qupv3_wrap3_s0_clk.clkr,
- [GCC_QUPV3_WRAP3_S0_CLK_SRC] = &gcc_qupv3_wrap3_s0_clk_src.clkr,
- [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_2_IBI_2_AHB_CLK] = &gcc_qupv3_wrap_2_ibi_2_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_2_IBI_3_AHB_CLK] = &gcc_qupv3_wrap_2_ibi_3_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_3_M_AHB_CLK] = &gcc_qupv3_wrap_3_m_ahb_clk.clkr,
- [GCC_QUPV3_WRAP_3_S_AHB_CLK] = &gcc_qupv3_wrap_3_s_ahb_clk.clkr,
- [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
- [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
- [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
- [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
- [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
- [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
- [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
- [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
- [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
- [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
- [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
- [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
- [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
- [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
- [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
- [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
- [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
- [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
- [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
- [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
- [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
- [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
- [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
- [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
- [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
- [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
- [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
- [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
- [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
- [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
- [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
- [GCC_GPLL0_AO] = &gcc_gpll0_ao.clkr,
- [GCC_GPLL0_OUT_EVEN_AO] = &gcc_gpll0_out_even_ao.clkr,
- [GCC_GPLL1_AO] = &gcc_gpll1_ao.clkr,
- [GCC_GPLL3_AO] = &gcc_gpll3_ao.clkr,
- [GCC_GPLL4_AO] = &gcc_gpll4_ao.clkr,
- [GCC_GPLL6_AO] = &gcc_gpll6_ao.clkr,
- };
- static const struct qcom_reset_map gcc_sm8650_resets[] = {
- [GCC_CAMERA_BCR] = { 0x26000 },
- [GCC_DISPLAY_BCR] = { 0x27000 },
- [GCC_GPU_BCR] = { 0x71000 },
- [GCC_PCIE_0_BCR] = { 0x6b000 },
- [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
- [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
- [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
- [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
- [GCC_PCIE_1_BCR] = { 0x8d000 },
- [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
- [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
- [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
- [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
- [GCC_PCIE_PHY_BCR] = { 0x6f000 },
- [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
- [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
- [GCC_PDM_BCR] = { 0x33000 },
- [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
- [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
- [GCC_QUPV3_WRAPPER_3_BCR] = { 0x19000 },
- [GCC_QUPV3_WRAPPER_I2C_BCR] = { 0x17000 },
- [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
- [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
- [GCC_SDCC2_BCR] = { 0x14000 },
- [GCC_SDCC4_BCR] = { 0x16000 },
- [GCC_UFS_PHY_BCR] = { 0x77000 },
- [GCC_USB30_PRIM_BCR] = { 0x39000 },
- [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
- [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
- [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
- [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
- [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
- [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
- [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x32018, .bit = 2, .udelay = 1000 },
- [GCC_VIDEO_AXI1_CLK_ARES] = { .reg = 0x32024, .bit = 2, .udelay = 1000 },
- [GCC_VIDEO_BCR] = { 0x32000 },
- };
- static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_qspi_ref_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap2_s7_clk_src),
- DEFINE_RCG_DFS(gcc_qupv3_wrap3_qspi_ref_clk_src),
- };
- static struct gdsc *gcc_sm8650_gdscs[] = {
- [PCIE_0_GDSC] = &pcie_0_gdsc,
- [PCIE_0_PHY_GDSC] = &pcie_0_phy_gdsc,
- [PCIE_1_GDSC] = &pcie_1_gdsc,
- [PCIE_1_PHY_GDSC] = &pcie_1_phy_gdsc,
- [UFS_PHY_GDSC] = &ufs_phy_gdsc,
- [UFS_MEM_PHY_GDSC] = &ufs_mem_phy_gdsc,
- [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
- [USB3_PHY_GDSC] = &usb3_phy_gdsc,
- };
- static const struct regmap_config gcc_sm8650_regmap_config = {
- .reg_bits = 32,
- .reg_stride = 4,
- .val_bits = 32,
- .max_register = 0x1f41f0,
- .fast_io = true,
- };
- static const struct qcom_cc_desc gcc_sm8650_desc = {
- .config = &gcc_sm8650_regmap_config,
- .clks = gcc_sm8650_clocks,
- .num_clks = ARRAY_SIZE(gcc_sm8650_clocks),
- .resets = gcc_sm8650_resets,
- .num_resets = ARRAY_SIZE(gcc_sm8650_resets),
- .gdscs = gcc_sm8650_gdscs,
- .num_gdscs = ARRAY_SIZE(gcc_sm8650_gdscs),
- };
- static const struct of_device_id gcc_sm8650_match_table[] = {
- { .compatible = "qcom,sm8650-gcc" },
- { }
- };
- MODULE_DEVICE_TABLE(of, gcc_sm8650_match_table);
- static int gcc_sm8650_probe(struct platform_device *pdev)
- {
- struct regmap *regmap;
- int ret;
- regmap = qcom_cc_map(pdev, &gcc_sm8650_desc);
- if (IS_ERR(regmap))
- return PTR_ERR(regmap);
- ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
- ARRAY_SIZE(gcc_dfs_clocks));
- if (ret)
- return ret;
- /* Keep some clocks always-on */
- qcom_branch_set_clk_en(regmap, 0x26004); /* GCC_CAMERA_AHB_CLK */
- qcom_branch_set_clk_en(regmap, 0x26028); /* GCC_CAMERA_XO_CLK */
- qcom_branch_set_clk_en(regmap, 0x27004); /* GCC_DISP_AHB_CLK */
- qcom_branch_set_clk_en(regmap, 0x27018); /* GCC_DISP_XO_CLK */
- qcom_branch_set_clk_en(regmap, 0x71004); /* GCC_GPU_CFG_AHB_CLK */
- qcom_branch_set_clk_en(regmap, 0x32004); /* GCC_VIDEO_AHB_CLK */
- qcom_branch_set_clk_en(regmap, 0x32030); /* GCC_VIDEO_XO_CLK */
- qcom_branch_set_force_mem_core(regmap, gcc_ufs_phy_ice_core_clk, true);
- /* Clear GDSC_SLEEP_ENA_VOTE to stop votes being auto-removed in sleep. */
- regmap_write(regmap, 0x52150, 0x0);
- return qcom_cc_really_probe(&pdev->dev, &gcc_sm8650_desc, regmap);
- }
- static struct platform_driver gcc_sm8650_driver = {
- .probe = gcc_sm8650_probe,
- .driver = {
- .name = "gcc-sm8650",
- .of_match_table = gcc_sm8650_match_table,
- },
- };
- static int __init gcc_sm8650_init(void)
- {
- return platform_driver_register(&gcc_sm8650_driver);
- }
- subsys_initcall(gcc_sm8650_init);
- static void __exit gcc_sm8650_exit(void)
- {
- platform_driver_unregister(&gcc_sm8650_driver);
- }
- module_exit(gcc_sm8650_exit);
- MODULE_DESCRIPTION("QTI GCC SM8650 Driver");
- MODULE_LICENSE("GPL");
|