gcc-sm8650.c 102 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2021, The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  5. * Copyright (c) 2023, Linaro Limited
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/mod_devicetable.h>
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <dt-bindings/clock/qcom,sm8650-gcc.h>
  13. #include "clk-alpha-pll.h"
  14. #include "clk-branch.h"
  15. #include "clk-rcg.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "clk-regmap-mux.h"
  19. #include "clk-regmap-phy-mux.h"
  20. #include "gdsc.h"
  21. #include "reset.h"
  22. /* Need to match the order of clocks in DT binding */
  23. enum {
  24. DT_BI_TCXO,
  25. DT_BI_TCXO_AO,
  26. DT_SLEEP_CLK,
  27. DT_PCIE_0_PIPE,
  28. DT_PCIE_1_PIPE,
  29. DT_PCIE_1_PHY_AUX,
  30. DT_UFS_PHY_RX_SYMBOL_0,
  31. DT_UFS_PHY_RX_SYMBOL_1,
  32. DT_UFS_PHY_TX_SYMBOL_0,
  33. DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE,
  34. };
  35. enum {
  36. P_BI_TCXO,
  37. P_GCC_GPLL0_OUT_EVEN,
  38. P_GCC_GPLL0_OUT_MAIN,
  39. P_GCC_GPLL1_OUT_MAIN,
  40. P_GCC_GPLL3_OUT_MAIN,
  41. P_GCC_GPLL4_OUT_MAIN,
  42. P_GCC_GPLL6_OUT_MAIN,
  43. P_GCC_GPLL7_OUT_MAIN,
  44. P_GCC_GPLL9_OUT_MAIN,
  45. P_PCIE_0_PIPE_CLK,
  46. P_PCIE_1_PHY_AUX_CLK,
  47. P_PCIE_1_PIPE_CLK,
  48. P_SLEEP_CLK,
  49. P_UFS_PHY_RX_SYMBOL_0_CLK,
  50. P_UFS_PHY_RX_SYMBOL_1_CLK,
  51. P_UFS_PHY_TX_SYMBOL_0_CLK,
  52. P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK,
  53. };
  54. static struct clk_alpha_pll gcc_gpll0 = {
  55. .offset = 0x0,
  56. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  57. .clkr = {
  58. .enable_reg = 0x52020,
  59. .enable_mask = BIT(0),
  60. .hw.init = &(const struct clk_init_data) {
  61. .name = "gcc_gpll0",
  62. .parent_data = &(const struct clk_parent_data) {
  63. .index = DT_BI_TCXO,
  64. },
  65. .num_parents = 1,
  66. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  67. },
  68. },
  69. };
  70. static struct clk_alpha_pll gcc_gpll0_ao = {
  71. .offset = 0x0,
  72. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  73. .clkr = {
  74. .enable_reg = 0x57020,
  75. .enable_mask = BIT(0),
  76. .hw.init = &(const struct clk_init_data) {
  77. .name = "gcc_gpll0_ao",
  78. .parent_data = &(const struct clk_parent_data) {
  79. .index = DT_BI_TCXO_AO,
  80. },
  81. .num_parents = 1,
  82. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  83. },
  84. },
  85. };
  86. static const struct clk_div_table post_div_table_gcc_gpll0_out_even[] = {
  87. { 0x1, 2 },
  88. { }
  89. };
  90. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even = {
  91. .offset = 0x0,
  92. .post_div_shift = 10,
  93. .post_div_table = post_div_table_gcc_gpll0_out_even,
  94. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  95. .width = 4,
  96. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  97. .clkr.hw.init = &(const struct clk_init_data) {
  98. .name = "gcc_gpll0_out_even",
  99. .parent_hws = (const struct clk_hw*[]) {
  100. &gcc_gpll0.clkr.hw,
  101. },
  102. .num_parents = 1,
  103. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  104. },
  105. };
  106. static struct clk_alpha_pll_postdiv gcc_gpll0_out_even_ao = {
  107. .offset = 0x0,
  108. .post_div_shift = 10,
  109. .post_div_table = post_div_table_gcc_gpll0_out_even,
  110. .num_post_div = ARRAY_SIZE(post_div_table_gcc_gpll0_out_even),
  111. .width = 4,
  112. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  113. .clkr.hw.init = &(const struct clk_init_data) {
  114. .name = "gcc_gpll0_out_even_ao",
  115. .parent_hws = (const struct clk_hw*[]) {
  116. &gcc_gpll0_ao.clkr.hw,
  117. },
  118. .num_parents = 1,
  119. .ops = &clk_alpha_pll_postdiv_lucid_ole_ops,
  120. },
  121. };
  122. static struct clk_alpha_pll gcc_gpll1 = {
  123. .offset = 0x4000,
  124. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  125. .clkr = {
  126. .enable_reg = 0x52020,
  127. .enable_mask = BIT(1),
  128. .hw.init = &(const struct clk_init_data) {
  129. .name = "gcc_gpll1",
  130. .parent_data = &(const struct clk_parent_data) {
  131. .index = DT_BI_TCXO,
  132. },
  133. .num_parents = 1,
  134. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  135. },
  136. },
  137. };
  138. static struct clk_alpha_pll gcc_gpll1_ao = {
  139. .offset = 0x1000,
  140. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  141. .clkr = {
  142. .enable_reg = 0x57020,
  143. .enable_mask = BIT(1),
  144. .hw.init = &(const struct clk_init_data) {
  145. .name = "gcc_gpll1_ao",
  146. .parent_data = &(const struct clk_parent_data) {
  147. .index = DT_BI_TCXO_AO,
  148. },
  149. .num_parents = 1,
  150. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  151. },
  152. },
  153. };
  154. static struct clk_alpha_pll gcc_gpll3 = {
  155. .offset = 0x3000,
  156. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  157. .clkr = {
  158. .enable_reg = 0x52020,
  159. .enable_mask = BIT(3),
  160. .hw.init = &(const struct clk_init_data) {
  161. .name = "gcc_gpll3",
  162. .parent_data = &(const struct clk_parent_data) {
  163. .index = DT_BI_TCXO,
  164. },
  165. .num_parents = 1,
  166. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  167. },
  168. },
  169. };
  170. static struct clk_alpha_pll gcc_gpll3_ao = {
  171. .offset = 0x3000,
  172. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  173. .clkr = {
  174. .enable_reg = 0x57020,
  175. .enable_mask = BIT(3),
  176. .hw.init = &(const struct clk_init_data) {
  177. .name = "gcc_gpll3_ao",
  178. .parent_data = &(const struct clk_parent_data) {
  179. .index = DT_BI_TCXO_AO,
  180. },
  181. .num_parents = 1,
  182. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  183. },
  184. },
  185. };
  186. static struct clk_alpha_pll gcc_gpll4 = {
  187. .offset = 0x4000,
  188. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  189. .clkr = {
  190. .enable_reg = 0x52020,
  191. .enable_mask = BIT(4),
  192. .hw.init = &(const struct clk_init_data) {
  193. .name = "gcc_gpll4",
  194. .parent_data = &(const struct clk_parent_data) {
  195. .index = DT_BI_TCXO,
  196. },
  197. .num_parents = 1,
  198. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  199. },
  200. },
  201. };
  202. static struct clk_alpha_pll gcc_gpll4_ao = {
  203. .offset = 0x4000,
  204. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  205. .clkr = {
  206. .enable_reg = 0x57020,
  207. .enable_mask = BIT(4),
  208. .hw.init = &(const struct clk_init_data) {
  209. .name = "gcc_gpll4_ao",
  210. .parent_data = &(const struct clk_parent_data) {
  211. .index = DT_BI_TCXO_AO,
  212. },
  213. .num_parents = 1,
  214. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  215. },
  216. },
  217. };
  218. static struct clk_alpha_pll gcc_gpll6 = {
  219. .offset = 0x6000,
  220. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  221. .clkr = {
  222. .enable_reg = 0x52020,
  223. .enable_mask = BIT(6),
  224. .hw.init = &(const struct clk_init_data) {
  225. .name = "gcc_gpll6",
  226. .parent_data = &(const struct clk_parent_data) {
  227. .index = DT_BI_TCXO,
  228. },
  229. .num_parents = 1,
  230. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  231. },
  232. },
  233. };
  234. static struct clk_alpha_pll gcc_gpll6_ao = {
  235. .offset = 0x6000,
  236. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  237. .clkr = {
  238. .enable_reg = 0x57020,
  239. .enable_mask = BIT(6),
  240. .hw.init = &(const struct clk_init_data) {
  241. .name = "gcc_gpll6_ao",
  242. .parent_data = &(const struct clk_parent_data) {
  243. .index = DT_BI_TCXO_AO,
  244. },
  245. .num_parents = 1,
  246. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  247. },
  248. },
  249. };
  250. static struct clk_alpha_pll gcc_gpll7 = {
  251. .offset = 0x7000,
  252. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  253. .clkr = {
  254. .enable_reg = 0x52020,
  255. .enable_mask = BIT(7),
  256. .hw.init = &(const struct clk_init_data) {
  257. .name = "gcc_gpll7",
  258. .parent_data = &(const struct clk_parent_data) {
  259. .index = DT_BI_TCXO,
  260. },
  261. .num_parents = 1,
  262. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  263. },
  264. },
  265. };
  266. static struct clk_alpha_pll gcc_gpll9 = {
  267. .offset = 0x9000,
  268. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_LUCID_OLE],
  269. .clkr = {
  270. .enable_reg = 0x52020,
  271. .enable_mask = BIT(9),
  272. .hw.init = &(const struct clk_init_data) {
  273. .name = "gcc_gpll9",
  274. .parent_data = &(const struct clk_parent_data) {
  275. .index = DT_BI_TCXO,
  276. },
  277. .num_parents = 1,
  278. .ops = &clk_alpha_pll_fixed_lucid_ole_ops,
  279. },
  280. },
  281. };
  282. static const struct parent_map gcc_parent_map_0[] = {
  283. { P_BI_TCXO, 0 },
  284. { P_GCC_GPLL0_OUT_MAIN, 1 },
  285. { P_GCC_GPLL0_OUT_EVEN, 6 },
  286. };
  287. static const struct clk_parent_data gcc_parent_data_0[] = {
  288. { .index = DT_BI_TCXO },
  289. { .hw = &gcc_gpll0.clkr.hw },
  290. { .hw = &gcc_gpll0_out_even.clkr.hw },
  291. };
  292. static const struct parent_map gcc_parent_map_1[] = {
  293. { P_BI_TCXO, 0 },
  294. { P_GCC_GPLL0_OUT_MAIN, 1 },
  295. { P_SLEEP_CLK, 5 },
  296. { P_GCC_GPLL0_OUT_EVEN, 6 },
  297. };
  298. static const struct clk_parent_data gcc_parent_data_1[] = {
  299. { .index = DT_BI_TCXO },
  300. { .hw = &gcc_gpll0.clkr.hw },
  301. { .index = DT_SLEEP_CLK },
  302. { .hw = &gcc_gpll0_out_even.clkr.hw },
  303. };
  304. static const struct parent_map gcc_parent_map_2[] = {
  305. { P_BI_TCXO, 0 },
  306. { P_GCC_GPLL0_OUT_MAIN, 1 },
  307. { P_GCC_GPLL1_OUT_MAIN, 4 },
  308. { P_GCC_GPLL4_OUT_MAIN, 5 },
  309. { P_GCC_GPLL0_OUT_EVEN, 6 },
  310. };
  311. static const struct clk_parent_data gcc_parent_data_2[] = {
  312. { .index = DT_BI_TCXO },
  313. { .hw = &gcc_gpll0.clkr.hw },
  314. { .hw = &gcc_gpll1.clkr.hw },
  315. { .hw = &gcc_gpll4.clkr.hw },
  316. { .hw = &gcc_gpll0_out_even.clkr.hw },
  317. };
  318. static const struct parent_map gcc_parent_map_3[] = {
  319. { P_BI_TCXO, 0 },
  320. { P_GCC_GPLL0_OUT_MAIN, 1 },
  321. { P_GCC_GPLL4_OUT_MAIN, 5 },
  322. { P_GCC_GPLL0_OUT_EVEN, 6 },
  323. };
  324. static const struct clk_parent_data gcc_parent_data_3[] = {
  325. { .index = DT_BI_TCXO },
  326. { .hw = &gcc_gpll0.clkr.hw },
  327. { .hw = &gcc_gpll4.clkr.hw },
  328. { .hw = &gcc_gpll0_out_even.clkr.hw },
  329. };
  330. static const struct parent_map gcc_parent_map_4[] = {
  331. { P_BI_TCXO, 0 },
  332. { P_SLEEP_CLK, 5 },
  333. };
  334. static const struct clk_parent_data gcc_parent_data_4[] = {
  335. { .index = DT_BI_TCXO },
  336. { .index = DT_SLEEP_CLK },
  337. };
  338. static const struct parent_map gcc_parent_map_5[] = {
  339. { P_BI_TCXO, 0 },
  340. };
  341. static const struct clk_parent_data gcc_parent_data_5[] = {
  342. { .index = DT_BI_TCXO },
  343. };
  344. static const struct parent_map gcc_parent_map_8[] = {
  345. { P_PCIE_1_PHY_AUX_CLK, 0 },
  346. { P_BI_TCXO, 2 },
  347. };
  348. static const struct clk_parent_data gcc_parent_data_8[] = {
  349. { .index = DT_PCIE_1_PHY_AUX },
  350. { .index = DT_BI_TCXO },
  351. };
  352. static const struct parent_map gcc_parent_map_10[] = {
  353. { P_BI_TCXO, 0 },
  354. { P_GCC_GPLL0_OUT_MAIN, 1 },
  355. { P_GCC_GPLL7_OUT_MAIN, 2 },
  356. { P_GCC_GPLL0_OUT_EVEN, 6 },
  357. };
  358. static const struct clk_parent_data gcc_parent_data_10[] = {
  359. { .index = DT_BI_TCXO },
  360. { .hw = &gcc_gpll0.clkr.hw },
  361. { .hw = &gcc_gpll7.clkr.hw },
  362. { .hw = &gcc_gpll0_out_even.clkr.hw },
  363. };
  364. static const struct parent_map gcc_parent_map_11[] = {
  365. { P_BI_TCXO, 0 },
  366. { P_GCC_GPLL0_OUT_MAIN, 1 },
  367. { P_GCC_GPLL9_OUT_MAIN, 2 },
  368. { P_GCC_GPLL4_OUT_MAIN, 5 },
  369. { P_GCC_GPLL0_OUT_EVEN, 6 },
  370. };
  371. static const struct clk_parent_data gcc_parent_data_11[] = {
  372. { .index = DT_BI_TCXO },
  373. { .hw = &gcc_gpll0.clkr.hw },
  374. { .hw = &gcc_gpll9.clkr.hw },
  375. { .hw = &gcc_gpll4.clkr.hw },
  376. { .hw = &gcc_gpll0_out_even.clkr.hw },
  377. };
  378. static const struct parent_map gcc_parent_map_12[] = {
  379. { P_UFS_PHY_RX_SYMBOL_0_CLK, 0 },
  380. { P_BI_TCXO, 2 },
  381. };
  382. static const struct clk_parent_data gcc_parent_data_12[] = {
  383. { .index = DT_UFS_PHY_RX_SYMBOL_0 },
  384. { .index = DT_BI_TCXO },
  385. };
  386. static const struct parent_map gcc_parent_map_13[] = {
  387. { P_UFS_PHY_RX_SYMBOL_1_CLK, 0 },
  388. { P_BI_TCXO, 2 },
  389. };
  390. static const struct clk_parent_data gcc_parent_data_13[] = {
  391. { .index = DT_UFS_PHY_RX_SYMBOL_1 },
  392. { .index = DT_BI_TCXO },
  393. };
  394. static const struct parent_map gcc_parent_map_14[] = {
  395. { P_UFS_PHY_TX_SYMBOL_0_CLK, 0 },
  396. { P_BI_TCXO, 2 },
  397. };
  398. static const struct clk_parent_data gcc_parent_data_14[] = {
  399. { .index = DT_UFS_PHY_TX_SYMBOL_0 },
  400. { .index = DT_BI_TCXO },
  401. };
  402. static const struct parent_map gcc_parent_map_15[] = {
  403. { P_USB3_PHY_WRAPPER_GCC_USB30_PIPE_CLK, 0 },
  404. { P_BI_TCXO, 2 },
  405. };
  406. static const struct clk_parent_data gcc_parent_data_15[] = {
  407. { .index = DT_USB3_PHY_WRAPPER_GCC_USB30_PIPE },
  408. { .index = DT_BI_TCXO },
  409. };
  410. static struct clk_regmap_phy_mux gcc_pcie_0_pipe_clk_src = {
  411. .reg = 0x6b070,
  412. .clkr = {
  413. .hw.init = &(const struct clk_init_data) {
  414. .name = "gcc_pcie_0_pipe_clk_src",
  415. .parent_data = &(const struct clk_parent_data){
  416. .index = DT_PCIE_0_PIPE,
  417. },
  418. .num_parents = 1,
  419. .ops = &clk_regmap_phy_mux_ops,
  420. },
  421. },
  422. };
  423. static struct clk_regmap_mux gcc_pcie_1_phy_aux_clk_src = {
  424. .reg = 0x8d094,
  425. .shift = 0,
  426. .width = 2,
  427. .parent_map = gcc_parent_map_8,
  428. .clkr = {
  429. .hw.init = &(const struct clk_init_data) {
  430. .name = "gcc_pcie_1_phy_aux_clk_src",
  431. .parent_data = gcc_parent_data_8,
  432. .num_parents = ARRAY_SIZE(gcc_parent_data_8),
  433. .ops = &clk_regmap_mux_closest_ops,
  434. },
  435. },
  436. };
  437. static struct clk_regmap_phy_mux gcc_pcie_1_pipe_clk_src = {
  438. .reg = 0x8d078,
  439. .clkr = {
  440. .hw.init = &(const struct clk_init_data) {
  441. .name = "gcc_pcie_1_pipe_clk_src",
  442. .parent_data = &(const struct clk_parent_data){
  443. .index = DT_PCIE_1_PIPE,
  444. },
  445. .num_parents = 1,
  446. .ops = &clk_regmap_phy_mux_ops,
  447. },
  448. },
  449. };
  450. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_0_clk_src = {
  451. .reg = 0x77064,
  452. .shift = 0,
  453. .width = 2,
  454. .parent_map = gcc_parent_map_12,
  455. .clkr = {
  456. .hw.init = &(const struct clk_init_data) {
  457. .name = "gcc_ufs_phy_rx_symbol_0_clk_src",
  458. .parent_data = gcc_parent_data_12,
  459. .num_parents = ARRAY_SIZE(gcc_parent_data_12),
  460. .ops = &clk_regmap_mux_closest_ops,
  461. },
  462. },
  463. };
  464. static struct clk_regmap_mux gcc_ufs_phy_rx_symbol_1_clk_src = {
  465. .reg = 0x770e0,
  466. .shift = 0,
  467. .width = 2,
  468. .parent_map = gcc_parent_map_13,
  469. .clkr = {
  470. .hw.init = &(const struct clk_init_data) {
  471. .name = "gcc_ufs_phy_rx_symbol_1_clk_src",
  472. .parent_data = gcc_parent_data_13,
  473. .num_parents = ARRAY_SIZE(gcc_parent_data_13),
  474. .ops = &clk_regmap_mux_closest_ops,
  475. },
  476. },
  477. };
  478. static struct clk_regmap_mux gcc_ufs_phy_tx_symbol_0_clk_src = {
  479. .reg = 0x77054,
  480. .shift = 0,
  481. .width = 2,
  482. .parent_map = gcc_parent_map_14,
  483. .clkr = {
  484. .hw.init = &(const struct clk_init_data) {
  485. .name = "gcc_ufs_phy_tx_symbol_0_clk_src",
  486. .parent_data = gcc_parent_data_14,
  487. .num_parents = ARRAY_SIZE(gcc_parent_data_14),
  488. .ops = &clk_regmap_mux_closest_ops,
  489. },
  490. },
  491. };
  492. static struct clk_regmap_mux gcc_usb3_prim_phy_pipe_clk_src = {
  493. .reg = 0x3906c,
  494. .shift = 0,
  495. .width = 2,
  496. .parent_map = gcc_parent_map_15,
  497. .clkr = {
  498. .hw.init = &(const struct clk_init_data) {
  499. .name = "gcc_usb3_prim_phy_pipe_clk_src",
  500. .parent_data = gcc_parent_data_15,
  501. .num_parents = ARRAY_SIZE(gcc_parent_data_15),
  502. .ops = &clk_regmap_mux_closest_ops,
  503. },
  504. },
  505. };
  506. static const struct freq_tbl ftbl_gcc_gp1_clk_src[] = {
  507. F(50000000, P_GCC_GPLL0_OUT_EVEN, 6, 0, 0),
  508. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  509. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  510. { }
  511. };
  512. static struct clk_rcg2 gcc_gp1_clk_src = {
  513. .cmd_rcgr = 0x64004,
  514. .mnd_width = 16,
  515. .hid_width = 5,
  516. .parent_map = gcc_parent_map_1,
  517. .freq_tbl = ftbl_gcc_gp1_clk_src,
  518. .clkr.hw.init = &(const struct clk_init_data) {
  519. .name = "gcc_gp1_clk_src",
  520. .parent_data = gcc_parent_data_1,
  521. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  522. .flags = CLK_SET_RATE_PARENT,
  523. .ops = &clk_rcg2_shared_ops,
  524. },
  525. };
  526. static struct clk_rcg2 gcc_gp2_clk_src = {
  527. .cmd_rcgr = 0x65004,
  528. .mnd_width = 16,
  529. .hid_width = 5,
  530. .parent_map = gcc_parent_map_1,
  531. .freq_tbl = ftbl_gcc_gp1_clk_src,
  532. .clkr.hw.init = &(const struct clk_init_data) {
  533. .name = "gcc_gp2_clk_src",
  534. .parent_data = gcc_parent_data_1,
  535. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  536. .flags = CLK_SET_RATE_PARENT,
  537. .ops = &clk_rcg2_shared_ops,
  538. },
  539. };
  540. static struct clk_rcg2 gcc_gp3_clk_src = {
  541. .cmd_rcgr = 0x66004,
  542. .mnd_width = 16,
  543. .hid_width = 5,
  544. .parent_map = gcc_parent_map_1,
  545. .freq_tbl = ftbl_gcc_gp1_clk_src,
  546. .clkr.hw.init = &(const struct clk_init_data) {
  547. .name = "gcc_gp3_clk_src",
  548. .parent_data = gcc_parent_data_1,
  549. .num_parents = ARRAY_SIZE(gcc_parent_data_1),
  550. .flags = CLK_SET_RATE_PARENT,
  551. .ops = &clk_rcg2_shared_ops,
  552. },
  553. };
  554. static const struct freq_tbl ftbl_gcc_pcie_0_aux_clk_src[] = {
  555. F(19200000, P_BI_TCXO, 1, 0, 0),
  556. { }
  557. };
  558. static struct clk_rcg2 gcc_pcie_0_aux_clk_src = {
  559. .cmd_rcgr = 0x6b074,
  560. .mnd_width = 16,
  561. .hid_width = 5,
  562. .parent_map = gcc_parent_map_4,
  563. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  564. .clkr.hw.init = &(const struct clk_init_data) {
  565. .name = "gcc_pcie_0_aux_clk_src",
  566. .parent_data = gcc_parent_data_4,
  567. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  568. .flags = CLK_SET_RATE_PARENT,
  569. .ops = &clk_rcg2_shared_ops,
  570. },
  571. };
  572. static const struct freq_tbl ftbl_gcc_pcie_0_phy_rchng_clk_src[] = {
  573. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  574. { }
  575. };
  576. static struct clk_rcg2 gcc_pcie_0_phy_rchng_clk_src = {
  577. .cmd_rcgr = 0x6b058,
  578. .mnd_width = 0,
  579. .hid_width = 5,
  580. .parent_map = gcc_parent_map_0,
  581. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  582. .clkr.hw.init = &(const struct clk_init_data) {
  583. .name = "gcc_pcie_0_phy_rchng_clk_src",
  584. .parent_data = gcc_parent_data_0,
  585. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  586. .flags = CLK_SET_RATE_PARENT,
  587. .ops = &clk_rcg2_shared_ops,
  588. },
  589. };
  590. static struct clk_rcg2 gcc_pcie_1_aux_clk_src = {
  591. .cmd_rcgr = 0x8d07c,
  592. .mnd_width = 16,
  593. .hid_width = 5,
  594. .parent_map = gcc_parent_map_4,
  595. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  596. .clkr.hw.init = &(const struct clk_init_data) {
  597. .name = "gcc_pcie_1_aux_clk_src",
  598. .parent_data = gcc_parent_data_4,
  599. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  600. .flags = CLK_SET_RATE_PARENT,
  601. .ops = &clk_rcg2_shared_ops,
  602. },
  603. };
  604. static struct clk_rcg2 gcc_pcie_1_phy_rchng_clk_src = {
  605. .cmd_rcgr = 0x8d060,
  606. .mnd_width = 0,
  607. .hid_width = 5,
  608. .parent_map = gcc_parent_map_0,
  609. .freq_tbl = ftbl_gcc_pcie_0_phy_rchng_clk_src,
  610. .clkr.hw.init = &(const struct clk_init_data) {
  611. .name = "gcc_pcie_1_phy_rchng_clk_src",
  612. .parent_data = gcc_parent_data_0,
  613. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  614. .flags = CLK_SET_RATE_PARENT,
  615. .ops = &clk_rcg2_shared_ops,
  616. },
  617. };
  618. static const struct freq_tbl ftbl_gcc_pdm2_clk_src[] = {
  619. F(60000000, P_GCC_GPLL0_OUT_MAIN, 10, 0, 0),
  620. { }
  621. };
  622. static struct clk_rcg2 gcc_pdm2_clk_src = {
  623. .cmd_rcgr = 0x33010,
  624. .mnd_width = 0,
  625. .hid_width = 5,
  626. .parent_map = gcc_parent_map_0,
  627. .freq_tbl = ftbl_gcc_pdm2_clk_src,
  628. .clkr.hw.init = &(const struct clk_init_data) {
  629. .name = "gcc_pdm2_clk_src",
  630. .parent_data = gcc_parent_data_0,
  631. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  632. .flags = CLK_SET_RATE_PARENT,
  633. .ops = &clk_rcg2_shared_ops,
  634. },
  635. };
  636. static struct clk_rcg2 gcc_qupv3_i2c_s0_clk_src = {
  637. .cmd_rcgr = 0x17008,
  638. .mnd_width = 0,
  639. .hid_width = 5,
  640. .parent_map = gcc_parent_map_0,
  641. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  642. .clkr.hw.init = &(const struct clk_init_data) {
  643. .name = "gcc_qupv3_i2c_s0_clk_src",
  644. .parent_data = gcc_parent_data_0,
  645. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  646. .flags = CLK_SET_RATE_PARENT,
  647. .ops = &clk_rcg2_ops,
  648. },
  649. };
  650. static struct clk_rcg2 gcc_qupv3_i2c_s1_clk_src = {
  651. .cmd_rcgr = 0x17024,
  652. .mnd_width = 0,
  653. .hid_width = 5,
  654. .parent_map = gcc_parent_map_0,
  655. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  656. .clkr.hw.init = &(const struct clk_init_data) {
  657. .name = "gcc_qupv3_i2c_s1_clk_src",
  658. .parent_data = gcc_parent_data_0,
  659. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  660. .flags = CLK_SET_RATE_PARENT,
  661. .ops = &clk_rcg2_ops,
  662. },
  663. };
  664. static struct clk_rcg2 gcc_qupv3_i2c_s2_clk_src = {
  665. .cmd_rcgr = 0x17040,
  666. .mnd_width = 0,
  667. .hid_width = 5,
  668. .parent_map = gcc_parent_map_0,
  669. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  670. .clkr.hw.init = &(const struct clk_init_data) {
  671. .name = "gcc_qupv3_i2c_s2_clk_src",
  672. .parent_data = gcc_parent_data_0,
  673. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  674. .flags = CLK_SET_RATE_PARENT,
  675. .ops = &clk_rcg2_ops,
  676. },
  677. };
  678. static struct clk_rcg2 gcc_qupv3_i2c_s3_clk_src = {
  679. .cmd_rcgr = 0x1705c,
  680. .mnd_width = 0,
  681. .hid_width = 5,
  682. .parent_map = gcc_parent_map_0,
  683. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  684. .clkr.hw.init = &(const struct clk_init_data) {
  685. .name = "gcc_qupv3_i2c_s3_clk_src",
  686. .parent_data = gcc_parent_data_0,
  687. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  688. .flags = CLK_SET_RATE_PARENT,
  689. .ops = &clk_rcg2_ops,
  690. },
  691. };
  692. static struct clk_rcg2 gcc_qupv3_i2c_s4_clk_src = {
  693. .cmd_rcgr = 0x17078,
  694. .mnd_width = 0,
  695. .hid_width = 5,
  696. .parent_map = gcc_parent_map_0,
  697. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  698. .clkr.hw.init = &(const struct clk_init_data) {
  699. .name = "gcc_qupv3_i2c_s4_clk_src",
  700. .parent_data = gcc_parent_data_0,
  701. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  702. .flags = CLK_SET_RATE_PARENT,
  703. .ops = &clk_rcg2_ops,
  704. },
  705. };
  706. static struct clk_rcg2 gcc_qupv3_i2c_s5_clk_src = {
  707. .cmd_rcgr = 0x17094,
  708. .mnd_width = 0,
  709. .hid_width = 5,
  710. .parent_map = gcc_parent_map_0,
  711. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  712. .clkr.hw.init = &(const struct clk_init_data) {
  713. .name = "gcc_qupv3_i2c_s5_clk_src",
  714. .parent_data = gcc_parent_data_0,
  715. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  716. .flags = CLK_SET_RATE_PARENT,
  717. .ops = &clk_rcg2_ops,
  718. },
  719. };
  720. static struct clk_rcg2 gcc_qupv3_i2c_s6_clk_src = {
  721. .cmd_rcgr = 0x170b0,
  722. .mnd_width = 0,
  723. .hid_width = 5,
  724. .parent_map = gcc_parent_map_0,
  725. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  726. .clkr.hw.init = &(const struct clk_init_data) {
  727. .name = "gcc_qupv3_i2c_s6_clk_src",
  728. .parent_data = gcc_parent_data_0,
  729. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  730. .flags = CLK_SET_RATE_PARENT,
  731. .ops = &clk_rcg2_ops,
  732. },
  733. };
  734. static struct clk_rcg2 gcc_qupv3_i2c_s7_clk_src = {
  735. .cmd_rcgr = 0x170cc,
  736. .mnd_width = 0,
  737. .hid_width = 5,
  738. .parent_map = gcc_parent_map_0,
  739. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  740. .clkr.hw.init = &(const struct clk_init_data) {
  741. .name = "gcc_qupv3_i2c_s7_clk_src",
  742. .parent_data = gcc_parent_data_0,
  743. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  744. .flags = CLK_SET_RATE_PARENT,
  745. .ops = &clk_rcg2_ops,
  746. },
  747. };
  748. static struct clk_rcg2 gcc_qupv3_i2c_s8_clk_src = {
  749. .cmd_rcgr = 0x170e8,
  750. .mnd_width = 0,
  751. .hid_width = 5,
  752. .parent_map = gcc_parent_map_0,
  753. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  754. .clkr.hw.init = &(const struct clk_init_data) {
  755. .name = "gcc_qupv3_i2c_s8_clk_src",
  756. .parent_data = gcc_parent_data_0,
  757. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  758. .flags = CLK_SET_RATE_PARENT,
  759. .ops = &clk_rcg2_ops,
  760. },
  761. };
  762. static struct clk_rcg2 gcc_qupv3_i2c_s9_clk_src = {
  763. .cmd_rcgr = 0x17104,
  764. .mnd_width = 0,
  765. .hid_width = 5,
  766. .parent_map = gcc_parent_map_0,
  767. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  768. .clkr.hw.init = &(const struct clk_init_data) {
  769. .name = "gcc_qupv3_i2c_s9_clk_src",
  770. .parent_data = gcc_parent_data_0,
  771. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  772. .flags = CLK_SET_RATE_PARENT,
  773. .ops = &clk_rcg2_ops,
  774. },
  775. };
  776. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_qspi_ref_clk_src[] = {
  777. F(150000000, P_GCC_GPLL0_OUT_EVEN, 2, 0, 0),
  778. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  779. { }
  780. };
  781. static struct clk_init_data gcc_qupv3_wrap1_qspi_ref_clk_src_init = {
  782. .name = "gcc_qupv3_wrap1_qspi_ref_clk_src",
  783. .parent_data = gcc_parent_data_0,
  784. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  785. .flags = CLK_SET_RATE_PARENT,
  786. .ops = &clk_rcg2_ops,
  787. };
  788. static struct clk_rcg2 gcc_qupv3_wrap1_qspi_ref_clk_src = {
  789. .cmd_rcgr = 0x188a0,
  790. .mnd_width = 16,
  791. .hid_width = 5,
  792. .parent_map = gcc_parent_map_0,
  793. .freq_tbl = ftbl_gcc_qupv3_wrap1_qspi_ref_clk_src,
  794. .clkr.hw.init = &gcc_qupv3_wrap1_qspi_ref_clk_src_init,
  795. };
  796. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s0_clk_src[] = {
  797. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  798. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  799. F(19200000, P_BI_TCXO, 1, 0, 0),
  800. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  801. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  802. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  803. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  804. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  805. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  806. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  807. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  808. F(102400000, P_GCC_GPLL0_OUT_EVEN, 1, 128, 375),
  809. F(112000000, P_GCC_GPLL0_OUT_EVEN, 1, 28, 75),
  810. F(117964800, P_GCC_GPLL0_OUT_EVEN, 1, 6144, 15625),
  811. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  812. { }
  813. };
  814. static struct clk_init_data gcc_qupv3_wrap1_s0_clk_src_init = {
  815. .name = "gcc_qupv3_wrap1_s0_clk_src",
  816. .parent_data = gcc_parent_data_0,
  817. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  818. .flags = CLK_SET_RATE_PARENT,
  819. .ops = &clk_rcg2_ops,
  820. };
  821. static struct clk_rcg2 gcc_qupv3_wrap1_s0_clk_src = {
  822. .cmd_rcgr = 0x18010,
  823. .mnd_width = 16,
  824. .hid_width = 5,
  825. .parent_map = gcc_parent_map_0,
  826. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  827. .clkr.hw.init = &gcc_qupv3_wrap1_s0_clk_src_init,
  828. };
  829. static struct clk_init_data gcc_qupv3_wrap1_s1_clk_src_init = {
  830. .name = "gcc_qupv3_wrap1_s1_clk_src",
  831. .parent_data = gcc_parent_data_0,
  832. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  833. .flags = CLK_SET_RATE_PARENT,
  834. .ops = &clk_rcg2_ops,
  835. };
  836. static struct clk_rcg2 gcc_qupv3_wrap1_s1_clk_src = {
  837. .cmd_rcgr = 0x18148,
  838. .mnd_width = 16,
  839. .hid_width = 5,
  840. .parent_map = gcc_parent_map_0,
  841. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  842. .clkr.hw.init = &gcc_qupv3_wrap1_s1_clk_src_init,
  843. };
  844. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s3_clk_src[] = {
  845. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  846. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  847. F(19200000, P_BI_TCXO, 1, 0, 0),
  848. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  849. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  850. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  851. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  852. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  853. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  854. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  855. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  856. { }
  857. };
  858. static struct clk_init_data gcc_qupv3_wrap1_s3_clk_src_init = {
  859. .name = "gcc_qupv3_wrap1_s3_clk_src",
  860. .parent_data = gcc_parent_data_0,
  861. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  862. .flags = CLK_SET_RATE_PARENT,
  863. .ops = &clk_rcg2_ops,
  864. };
  865. static struct clk_rcg2 gcc_qupv3_wrap1_s3_clk_src = {
  866. .cmd_rcgr = 0x18290,
  867. .mnd_width = 16,
  868. .hid_width = 5,
  869. .parent_map = gcc_parent_map_0,
  870. .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
  871. .clkr.hw.init = &gcc_qupv3_wrap1_s3_clk_src_init,
  872. };
  873. static const struct freq_tbl ftbl_gcc_qupv3_wrap1_s4_clk_src[] = {
  874. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  875. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  876. F(19200000, P_BI_TCXO, 1, 0, 0),
  877. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  878. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  879. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  880. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  881. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  882. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  883. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  884. F(120000000, P_GCC_GPLL0_OUT_MAIN, 5, 0, 0),
  885. { }
  886. };
  887. static struct clk_init_data gcc_qupv3_wrap1_s4_clk_src_init = {
  888. .name = "gcc_qupv3_wrap1_s4_clk_src",
  889. .parent_data = gcc_parent_data_0,
  890. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  891. .flags = CLK_SET_RATE_PARENT,
  892. .ops = &clk_rcg2_ops,
  893. };
  894. static struct clk_rcg2 gcc_qupv3_wrap1_s4_clk_src = {
  895. .cmd_rcgr = 0x183c8,
  896. .mnd_width = 16,
  897. .hid_width = 5,
  898. .parent_map = gcc_parent_map_0,
  899. .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
  900. .clkr.hw.init = &gcc_qupv3_wrap1_s4_clk_src_init,
  901. };
  902. static struct clk_init_data gcc_qupv3_wrap1_s5_clk_src_init = {
  903. .name = "gcc_qupv3_wrap1_s5_clk_src",
  904. .parent_data = gcc_parent_data_0,
  905. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  906. .flags = CLK_SET_RATE_PARENT,
  907. .ops = &clk_rcg2_ops,
  908. };
  909. static struct clk_rcg2 gcc_qupv3_wrap1_s5_clk_src = {
  910. .cmd_rcgr = 0x18500,
  911. .mnd_width = 16,
  912. .hid_width = 5,
  913. .parent_map = gcc_parent_map_0,
  914. .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
  915. .clkr.hw.init = &gcc_qupv3_wrap1_s5_clk_src_init,
  916. };
  917. static struct clk_init_data gcc_qupv3_wrap1_s6_clk_src_init = {
  918. .name = "gcc_qupv3_wrap1_s6_clk_src",
  919. .parent_data = gcc_parent_data_0,
  920. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  921. .flags = CLK_SET_RATE_PARENT,
  922. .ops = &clk_rcg2_ops,
  923. };
  924. static struct clk_rcg2 gcc_qupv3_wrap1_s6_clk_src = {
  925. .cmd_rcgr = 0x18638,
  926. .mnd_width = 16,
  927. .hid_width = 5,
  928. .parent_map = gcc_parent_map_0,
  929. .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
  930. .clkr.hw.init = &gcc_qupv3_wrap1_s6_clk_src_init,
  931. };
  932. static struct clk_init_data gcc_qupv3_wrap1_s7_clk_src_init = {
  933. .name = "gcc_qupv3_wrap1_s7_clk_src",
  934. .parent_data = gcc_parent_data_0,
  935. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  936. .flags = CLK_SET_RATE_PARENT,
  937. .ops = &clk_rcg2_ops,
  938. };
  939. static struct clk_rcg2 gcc_qupv3_wrap1_s7_clk_src = {
  940. .cmd_rcgr = 0x18770,
  941. .mnd_width = 16,
  942. .hid_width = 5,
  943. .parent_map = gcc_parent_map_0,
  944. .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
  945. .clkr.hw.init = &gcc_qupv3_wrap1_s7_clk_src_init,
  946. };
  947. static const struct freq_tbl ftbl_gcc_qupv3_wrap2_ibi_ctrl_0_clk_src[] = {
  948. F(37500000, P_GCC_GPLL0_OUT_EVEN, 8, 0, 0),
  949. { }
  950. };
  951. static struct clk_rcg2 gcc_qupv3_wrap2_ibi_ctrl_0_clk_src = {
  952. .cmd_rcgr = 0x1e9d4,
  953. .mnd_width = 0,
  954. .hid_width = 5,
  955. .parent_map = gcc_parent_map_2,
  956. .freq_tbl = ftbl_gcc_qupv3_wrap2_ibi_ctrl_0_clk_src,
  957. .clkr.hw.init = &(const struct clk_init_data) {
  958. .name = "gcc_qupv3_wrap2_ibi_ctrl_0_clk_src",
  959. .parent_data = gcc_parent_data_2,
  960. .num_parents = ARRAY_SIZE(gcc_parent_data_2),
  961. .flags = CLK_SET_RATE_PARENT,
  962. .ops = &clk_rcg2_ops,
  963. },
  964. };
  965. static struct clk_init_data gcc_qupv3_wrap2_s0_clk_src_init = {
  966. .name = "gcc_qupv3_wrap2_s0_clk_src",
  967. .parent_data = gcc_parent_data_0,
  968. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  969. .flags = CLK_SET_RATE_PARENT,
  970. .ops = &clk_rcg2_ops,
  971. };
  972. static struct clk_rcg2 gcc_qupv3_wrap2_s0_clk_src = {
  973. .cmd_rcgr = 0x1e010,
  974. .mnd_width = 16,
  975. .hid_width = 5,
  976. .parent_map = gcc_parent_map_0,
  977. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  978. .clkr.hw.init = &gcc_qupv3_wrap2_s0_clk_src_init,
  979. };
  980. static struct clk_init_data gcc_qupv3_wrap2_s1_clk_src_init = {
  981. .name = "gcc_qupv3_wrap2_s1_clk_src",
  982. .parent_data = gcc_parent_data_0,
  983. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  984. .flags = CLK_SET_RATE_PARENT,
  985. .ops = &clk_rcg2_ops,
  986. };
  987. static struct clk_rcg2 gcc_qupv3_wrap2_s1_clk_src = {
  988. .cmd_rcgr = 0x1e148,
  989. .mnd_width = 16,
  990. .hid_width = 5,
  991. .parent_map = gcc_parent_map_0,
  992. .freq_tbl = ftbl_gcc_qupv3_wrap1_s0_clk_src,
  993. .clkr.hw.init = &gcc_qupv3_wrap2_s1_clk_src_init,
  994. };
  995. static struct clk_init_data gcc_qupv3_wrap2_s2_clk_src_init = {
  996. .name = "gcc_qupv3_wrap2_s2_clk_src",
  997. .parent_data = gcc_parent_data_0,
  998. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  999. .flags = CLK_SET_RATE_PARENT,
  1000. .ops = &clk_rcg2_ops,
  1001. };
  1002. static struct clk_rcg2 gcc_qupv3_wrap2_s2_clk_src = {
  1003. .cmd_rcgr = 0x1e280,
  1004. .mnd_width = 16,
  1005. .hid_width = 5,
  1006. .parent_map = gcc_parent_map_0,
  1007. .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
  1008. .clkr.hw.init = &gcc_qupv3_wrap2_s2_clk_src_init,
  1009. };
  1010. static struct clk_init_data gcc_qupv3_wrap2_s3_clk_src_init = {
  1011. .name = "gcc_qupv3_wrap2_s3_clk_src",
  1012. .parent_data = gcc_parent_data_0,
  1013. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1014. .flags = CLK_SET_RATE_PARENT,
  1015. .ops = &clk_rcg2_ops,
  1016. };
  1017. static struct clk_rcg2 gcc_qupv3_wrap2_s3_clk_src = {
  1018. .cmd_rcgr = 0x1e3b8,
  1019. .mnd_width = 16,
  1020. .hid_width = 5,
  1021. .parent_map = gcc_parent_map_0,
  1022. .freq_tbl = ftbl_gcc_qupv3_wrap1_s4_clk_src,
  1023. .clkr.hw.init = &gcc_qupv3_wrap2_s3_clk_src_init,
  1024. };
  1025. static struct clk_init_data gcc_qupv3_wrap2_s4_clk_src_init = {
  1026. .name = "gcc_qupv3_wrap2_s4_clk_src",
  1027. .parent_data = gcc_parent_data_0,
  1028. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1029. .flags = CLK_SET_RATE_PARENT,
  1030. .ops = &clk_rcg2_ops,
  1031. };
  1032. static struct clk_rcg2 gcc_qupv3_wrap2_s4_clk_src = {
  1033. .cmd_rcgr = 0x1e4f0,
  1034. .mnd_width = 16,
  1035. .hid_width = 5,
  1036. .parent_map = gcc_parent_map_0,
  1037. .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
  1038. .clkr.hw.init = &gcc_qupv3_wrap2_s4_clk_src_init,
  1039. };
  1040. static struct clk_init_data gcc_qupv3_wrap2_s5_clk_src_init = {
  1041. .name = "gcc_qupv3_wrap2_s5_clk_src",
  1042. .parent_data = gcc_parent_data_0,
  1043. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1044. .flags = CLK_SET_RATE_PARENT,
  1045. .ops = &clk_rcg2_ops,
  1046. };
  1047. static struct clk_rcg2 gcc_qupv3_wrap2_s5_clk_src = {
  1048. .cmd_rcgr = 0x1e628,
  1049. .mnd_width = 16,
  1050. .hid_width = 5,
  1051. .parent_map = gcc_parent_map_0,
  1052. .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
  1053. .clkr.hw.init = &gcc_qupv3_wrap2_s5_clk_src_init,
  1054. };
  1055. static const struct freq_tbl ftbl_gcc_qupv3_wrap2_s6_clk_src[] = {
  1056. F(7372800, P_GCC_GPLL0_OUT_EVEN, 1, 384, 15625),
  1057. F(14745600, P_GCC_GPLL0_OUT_EVEN, 1, 768, 15625),
  1058. F(19200000, P_BI_TCXO, 1, 0, 0),
  1059. F(29491200, P_GCC_GPLL0_OUT_EVEN, 1, 1536, 15625),
  1060. F(32000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 75),
  1061. F(48000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 25),
  1062. F(64000000, P_GCC_GPLL0_OUT_EVEN, 1, 16, 75),
  1063. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1064. F(80000000, P_GCC_GPLL0_OUT_EVEN, 1, 4, 15),
  1065. F(96000000, P_GCC_GPLL0_OUT_EVEN, 1, 8, 25),
  1066. F(100000000, P_GCC_GPLL0_OUT_MAIN, 6, 0, 0),
  1067. F(128000000, P_GCC_GPLL0_OUT_MAIN, 1, 16, 75),
  1068. { }
  1069. };
  1070. static struct clk_init_data gcc_qupv3_wrap2_s6_clk_src_init = {
  1071. .name = "gcc_qupv3_wrap2_s6_clk_src",
  1072. .parent_data = gcc_parent_data_10,
  1073. .num_parents = ARRAY_SIZE(gcc_parent_data_10),
  1074. .flags = CLK_SET_RATE_PARENT,
  1075. .ops = &clk_rcg2_ops,
  1076. };
  1077. static struct clk_rcg2 gcc_qupv3_wrap2_s6_clk_src = {
  1078. .cmd_rcgr = 0x1e760,
  1079. .mnd_width = 16,
  1080. .hid_width = 5,
  1081. .parent_map = gcc_parent_map_10,
  1082. .freq_tbl = ftbl_gcc_qupv3_wrap2_s6_clk_src,
  1083. .clkr.hw.init = &gcc_qupv3_wrap2_s6_clk_src_init,
  1084. };
  1085. static struct clk_init_data gcc_qupv3_wrap2_s7_clk_src_init = {
  1086. .name = "gcc_qupv3_wrap2_s7_clk_src",
  1087. .parent_data = gcc_parent_data_0,
  1088. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1089. .flags = CLK_SET_RATE_PARENT,
  1090. .ops = &clk_rcg2_ops,
  1091. };
  1092. static struct clk_rcg2 gcc_qupv3_wrap2_s7_clk_src = {
  1093. .cmd_rcgr = 0x1e898,
  1094. .mnd_width = 16,
  1095. .hid_width = 5,
  1096. .parent_map = gcc_parent_map_0,
  1097. .freq_tbl = ftbl_gcc_qupv3_wrap1_s3_clk_src,
  1098. .clkr.hw.init = &gcc_qupv3_wrap2_s7_clk_src_init,
  1099. };
  1100. static const struct freq_tbl ftbl_gcc_qupv3_wrap3_qspi_ref_clk_src[] = {
  1101. F(300000000, P_GCC_GPLL0_OUT_EVEN, 1, 0, 0),
  1102. F(400000000, P_GCC_GPLL0_OUT_MAIN, 1.5, 0, 0),
  1103. { }
  1104. };
  1105. static struct clk_init_data gcc_qupv3_wrap3_qspi_ref_clk_src_init = {
  1106. .name = "gcc_qupv3_wrap3_qspi_ref_clk_src",
  1107. .parent_data = gcc_parent_data_0,
  1108. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1109. .flags = CLK_SET_RATE_PARENT,
  1110. .ops = &clk_rcg2_ops,
  1111. };
  1112. static struct clk_rcg2 gcc_qupv3_wrap3_qspi_ref_clk_src = {
  1113. .cmd_rcgr = 0x19018,
  1114. .mnd_width = 16,
  1115. .hid_width = 5,
  1116. .parent_map = gcc_parent_map_0,
  1117. .freq_tbl = ftbl_gcc_qupv3_wrap3_qspi_ref_clk_src,
  1118. .clkr.hw.init = &gcc_qupv3_wrap3_qspi_ref_clk_src_init,
  1119. };
  1120. static const struct freq_tbl ftbl_gcc_sdcc2_apps_clk_src[] = {
  1121. F(400000, P_BI_TCXO, 12, 1, 4),
  1122. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1123. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1124. F(202000000, P_GCC_GPLL9_OUT_MAIN, 4, 0, 0),
  1125. { }
  1126. };
  1127. static struct clk_rcg2 gcc_sdcc2_apps_clk_src = {
  1128. .cmd_rcgr = 0x14018,
  1129. .mnd_width = 8,
  1130. .hid_width = 5,
  1131. .parent_map = gcc_parent_map_11,
  1132. .freq_tbl = ftbl_gcc_sdcc2_apps_clk_src,
  1133. .clkr.hw.init = &(const struct clk_init_data) {
  1134. .name = "gcc_sdcc2_apps_clk_src",
  1135. .parent_data = gcc_parent_data_11,
  1136. .num_parents = ARRAY_SIZE(gcc_parent_data_11),
  1137. .flags = CLK_SET_RATE_PARENT,
  1138. .ops = &clk_rcg2_shared_ops,
  1139. },
  1140. };
  1141. static const struct freq_tbl ftbl_gcc_sdcc4_apps_clk_src[] = {
  1142. F(400000, P_BI_TCXO, 12, 1, 4),
  1143. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1144. F(75000000, P_GCC_GPLL0_OUT_EVEN, 4, 0, 0),
  1145. { }
  1146. };
  1147. static struct clk_rcg2 gcc_sdcc4_apps_clk_src = {
  1148. .cmd_rcgr = 0x16018,
  1149. .mnd_width = 8,
  1150. .hid_width = 5,
  1151. .parent_map = gcc_parent_map_0,
  1152. .freq_tbl = ftbl_gcc_sdcc4_apps_clk_src,
  1153. .clkr.hw.init = &(const struct clk_init_data) {
  1154. .name = "gcc_sdcc4_apps_clk_src",
  1155. .parent_data = gcc_parent_data_0,
  1156. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1157. .flags = CLK_SET_RATE_PARENT,
  1158. .ops = &clk_rcg2_shared_ops,
  1159. },
  1160. };
  1161. static const struct freq_tbl ftbl_gcc_ufs_phy_axi_clk_src[] = {
  1162. F(25000000, P_GCC_GPLL0_OUT_EVEN, 12, 0, 0),
  1163. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1164. F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
  1165. F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
  1166. { }
  1167. };
  1168. static struct clk_rcg2 gcc_ufs_phy_axi_clk_src = {
  1169. .cmd_rcgr = 0x77030,
  1170. .mnd_width = 8,
  1171. .hid_width = 5,
  1172. .parent_map = gcc_parent_map_3,
  1173. .freq_tbl = ftbl_gcc_ufs_phy_axi_clk_src,
  1174. .clkr.hw.init = &(const struct clk_init_data) {
  1175. .name = "gcc_ufs_phy_axi_clk_src",
  1176. .parent_data = gcc_parent_data_3,
  1177. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1178. .flags = CLK_SET_RATE_PARENT,
  1179. .ops = &clk_rcg2_shared_ops,
  1180. },
  1181. };
  1182. static const struct freq_tbl ftbl_gcc_ufs_phy_ice_core_clk_src[] = {
  1183. F(100000000, P_GCC_GPLL0_OUT_EVEN, 3, 0, 0),
  1184. F(201500000, P_GCC_GPLL4_OUT_MAIN, 4, 0, 0),
  1185. F(403000000, P_GCC_GPLL4_OUT_MAIN, 2, 0, 0),
  1186. { }
  1187. };
  1188. static struct clk_rcg2 gcc_ufs_phy_ice_core_clk_src = {
  1189. .cmd_rcgr = 0x77080,
  1190. .mnd_width = 0,
  1191. .hid_width = 5,
  1192. .parent_map = gcc_parent_map_3,
  1193. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  1194. .clkr.hw.init = &(const struct clk_init_data) {
  1195. .name = "gcc_ufs_phy_ice_core_clk_src",
  1196. .parent_data = gcc_parent_data_3,
  1197. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1198. .flags = CLK_SET_RATE_PARENT,
  1199. .ops = &clk_rcg2_shared_ops,
  1200. },
  1201. };
  1202. static const struct freq_tbl ftbl_gcc_ufs_phy_phy_aux_clk_src[] = {
  1203. F(9600000, P_BI_TCXO, 2, 0, 0),
  1204. F(19200000, P_BI_TCXO, 1, 0, 0),
  1205. { }
  1206. };
  1207. static struct clk_rcg2 gcc_ufs_phy_phy_aux_clk_src = {
  1208. .cmd_rcgr = 0x770b4,
  1209. .mnd_width = 0,
  1210. .hid_width = 5,
  1211. .parent_map = gcc_parent_map_5,
  1212. .freq_tbl = ftbl_gcc_ufs_phy_phy_aux_clk_src,
  1213. .clkr.hw.init = &(const struct clk_init_data) {
  1214. .name = "gcc_ufs_phy_phy_aux_clk_src",
  1215. .parent_data = gcc_parent_data_5,
  1216. .num_parents = ARRAY_SIZE(gcc_parent_data_5),
  1217. .flags = CLK_SET_RATE_PARENT,
  1218. .ops = &clk_rcg2_shared_ops,
  1219. },
  1220. };
  1221. static struct clk_rcg2 gcc_ufs_phy_unipro_core_clk_src = {
  1222. .cmd_rcgr = 0x77098,
  1223. .mnd_width = 0,
  1224. .hid_width = 5,
  1225. .parent_map = gcc_parent_map_3,
  1226. .freq_tbl = ftbl_gcc_ufs_phy_ice_core_clk_src,
  1227. .clkr.hw.init = &(const struct clk_init_data) {
  1228. .name = "gcc_ufs_phy_unipro_core_clk_src",
  1229. .parent_data = gcc_parent_data_3,
  1230. .num_parents = ARRAY_SIZE(gcc_parent_data_3),
  1231. .flags = CLK_SET_RATE_PARENT,
  1232. .ops = &clk_rcg2_shared_ops,
  1233. },
  1234. };
  1235. static const struct freq_tbl ftbl_gcc_usb30_prim_master_clk_src[] = {
  1236. F(66666667, P_GCC_GPLL0_OUT_EVEN, 4.5, 0, 0),
  1237. F(133333333, P_GCC_GPLL0_OUT_MAIN, 4.5, 0, 0),
  1238. F(200000000, P_GCC_GPLL0_OUT_MAIN, 3, 0, 0),
  1239. F(240000000, P_GCC_GPLL0_OUT_MAIN, 2.5, 0, 0),
  1240. { }
  1241. };
  1242. static struct clk_rcg2 gcc_usb30_prim_master_clk_src = {
  1243. .cmd_rcgr = 0x3902c,
  1244. .mnd_width = 8,
  1245. .hid_width = 5,
  1246. .parent_map = gcc_parent_map_0,
  1247. .freq_tbl = ftbl_gcc_usb30_prim_master_clk_src,
  1248. .clkr.hw.init = &(const struct clk_init_data) {
  1249. .name = "gcc_usb30_prim_master_clk_src",
  1250. .parent_data = gcc_parent_data_0,
  1251. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. .ops = &clk_rcg2_shared_ops,
  1254. },
  1255. };
  1256. static struct clk_rcg2 gcc_usb30_prim_mock_utmi_clk_src = {
  1257. .cmd_rcgr = 0x39044,
  1258. .mnd_width = 0,
  1259. .hid_width = 5,
  1260. .parent_map = gcc_parent_map_0,
  1261. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1262. .clkr.hw.init = &(const struct clk_init_data) {
  1263. .name = "gcc_usb30_prim_mock_utmi_clk_src",
  1264. .parent_data = gcc_parent_data_0,
  1265. .num_parents = ARRAY_SIZE(gcc_parent_data_0),
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. .ops = &clk_rcg2_shared_ops,
  1268. },
  1269. };
  1270. static struct clk_rcg2 gcc_usb3_prim_phy_aux_clk_src = {
  1271. .cmd_rcgr = 0x39070,
  1272. .mnd_width = 0,
  1273. .hid_width = 5,
  1274. .parent_map = gcc_parent_map_4,
  1275. .freq_tbl = ftbl_gcc_pcie_0_aux_clk_src,
  1276. .clkr.hw.init = &(const struct clk_init_data) {
  1277. .name = "gcc_usb3_prim_phy_aux_clk_src",
  1278. .parent_data = gcc_parent_data_4,
  1279. .num_parents = ARRAY_SIZE(gcc_parent_data_4),
  1280. .flags = CLK_SET_RATE_PARENT,
  1281. .ops = &clk_rcg2_shared_ops,
  1282. },
  1283. };
  1284. static struct clk_regmap_div gcc_qupv3_wrap1_s2_clk_src = {
  1285. .reg = 0x18280,
  1286. .shift = 0,
  1287. .width = 4,
  1288. .clkr.hw.init = &(const struct clk_init_data) {
  1289. .name = "gcc_qupv3_wrap1_s2_clk_src",
  1290. .parent_hws = (const struct clk_hw*[]) {
  1291. &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr.hw,
  1292. },
  1293. .num_parents = 1,
  1294. .flags = CLK_SET_RATE_PARENT,
  1295. .ops = &clk_regmap_div_ro_ops,
  1296. },
  1297. };
  1298. static struct clk_regmap_div gcc_qupv3_wrap3_s0_clk_src = {
  1299. .reg = 0x19010,
  1300. .shift = 0,
  1301. .width = 4,
  1302. .clkr.hw.init = &(const struct clk_init_data) {
  1303. .name = "gcc_qupv3_wrap3_s0_clk_src",
  1304. .parent_hws = (const struct clk_hw*[]) {
  1305. &gcc_qupv3_wrap3_qspi_ref_clk_src.clkr.hw,
  1306. },
  1307. .num_parents = 1,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. .ops = &clk_regmap_div_ro_ops,
  1310. },
  1311. };
  1312. static struct clk_regmap_div gcc_usb30_prim_mock_utmi_postdiv_clk_src = {
  1313. .reg = 0x3905c,
  1314. .shift = 0,
  1315. .width = 4,
  1316. .clkr.hw.init = &(const struct clk_init_data) {
  1317. .name = "gcc_usb30_prim_mock_utmi_postdiv_clk_src",
  1318. .parent_hws = (const struct clk_hw*[]) {
  1319. &gcc_usb30_prim_mock_utmi_clk_src.clkr.hw,
  1320. },
  1321. .num_parents = 1,
  1322. .flags = CLK_SET_RATE_PARENT,
  1323. .ops = &clk_regmap_div_ro_ops,
  1324. },
  1325. };
  1326. static struct clk_branch gcc_aggre_noc_pcie_axi_clk = {
  1327. .halt_reg = 0x10064,
  1328. .halt_check = BRANCH_HALT_SKIP,
  1329. .hwcg_reg = 0x10064,
  1330. .hwcg_bit = 1,
  1331. .clkr = {
  1332. .enable_reg = 0x52000,
  1333. .enable_mask = BIT(12),
  1334. .hw.init = &(const struct clk_init_data) {
  1335. .name = "gcc_aggre_noc_pcie_axi_clk",
  1336. .ops = &clk_branch2_ops,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch gcc_aggre_ufs_phy_axi_clk = {
  1341. .halt_reg = 0x770e4,
  1342. .halt_check = BRANCH_HALT_VOTED,
  1343. .hwcg_reg = 0x770e4,
  1344. .hwcg_bit = 1,
  1345. .clkr = {
  1346. .enable_reg = 0x770e4,
  1347. .enable_mask = BIT(0),
  1348. .hw.init = &(const struct clk_init_data) {
  1349. .name = "gcc_aggre_ufs_phy_axi_clk",
  1350. .parent_hws = (const struct clk_hw*[]) {
  1351. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1352. },
  1353. .num_parents = 1,
  1354. .flags = CLK_SET_RATE_PARENT,
  1355. .ops = &clk_branch2_ops,
  1356. },
  1357. },
  1358. };
  1359. static struct clk_branch gcc_aggre_ufs_phy_axi_hw_ctl_clk = {
  1360. .halt_reg = 0x770e4,
  1361. .halt_check = BRANCH_HALT_VOTED,
  1362. .hwcg_reg = 0x770e4,
  1363. .hwcg_bit = 1,
  1364. .clkr = {
  1365. .enable_reg = 0x770e4,
  1366. .enable_mask = BIT(1),
  1367. .hw.init = &(const struct clk_init_data) {
  1368. .name = "gcc_aggre_ufs_phy_axi_hw_ctl_clk",
  1369. .parent_hws = (const struct clk_hw*[]) {
  1370. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  1371. },
  1372. .num_parents = 1,
  1373. .flags = CLK_SET_RATE_PARENT,
  1374. .ops = &clk_branch2_ops,
  1375. },
  1376. },
  1377. };
  1378. static struct clk_branch gcc_aggre_usb3_prim_axi_clk = {
  1379. .halt_reg = 0x3908c,
  1380. .halt_check = BRANCH_HALT_VOTED,
  1381. .hwcg_reg = 0x3908c,
  1382. .hwcg_bit = 1,
  1383. .clkr = {
  1384. .enable_reg = 0x3908c,
  1385. .enable_mask = BIT(0),
  1386. .hw.init = &(const struct clk_init_data) {
  1387. .name = "gcc_aggre_usb3_prim_axi_clk",
  1388. .parent_hws = (const struct clk_hw*[]) {
  1389. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1390. },
  1391. .num_parents = 1,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. .ops = &clk_branch2_ops,
  1394. },
  1395. },
  1396. };
  1397. static struct clk_branch gcc_boot_rom_ahb_clk = {
  1398. .halt_reg = 0x38004,
  1399. .halt_check = BRANCH_HALT_VOTED,
  1400. .hwcg_reg = 0x38004,
  1401. .hwcg_bit = 1,
  1402. .clkr = {
  1403. .enable_reg = 0x52000,
  1404. .enable_mask = BIT(10),
  1405. .hw.init = &(const struct clk_init_data) {
  1406. .name = "gcc_boot_rom_ahb_clk",
  1407. .ops = &clk_branch2_ops,
  1408. },
  1409. },
  1410. };
  1411. static struct clk_branch gcc_camera_hf_axi_clk = {
  1412. .halt_reg = 0x26010,
  1413. .halt_check = BRANCH_HALT_SKIP,
  1414. .hwcg_reg = 0x26010,
  1415. .hwcg_bit = 1,
  1416. .clkr = {
  1417. .enable_reg = 0x26010,
  1418. .enable_mask = BIT(0),
  1419. .hw.init = &(const struct clk_init_data) {
  1420. .name = "gcc_camera_hf_axi_clk",
  1421. .ops = &clk_branch2_ops,
  1422. },
  1423. },
  1424. };
  1425. static struct clk_branch gcc_camera_sf_axi_clk = {
  1426. .halt_reg = 0x2601c,
  1427. .halt_check = BRANCH_HALT_SKIP,
  1428. .hwcg_reg = 0x2601c,
  1429. .hwcg_bit = 1,
  1430. .clkr = {
  1431. .enable_reg = 0x2601c,
  1432. .enable_mask = BIT(0),
  1433. .hw.init = &(const struct clk_init_data) {
  1434. .name = "gcc_camera_sf_axi_clk",
  1435. .ops = &clk_branch2_ops,
  1436. },
  1437. },
  1438. };
  1439. static struct clk_branch gcc_cfg_noc_pcie_anoc_ahb_clk = {
  1440. .halt_reg = 0x10050,
  1441. .halt_check = BRANCH_HALT_SKIP,
  1442. .hwcg_reg = 0x10050,
  1443. .hwcg_bit = 1,
  1444. .clkr = {
  1445. .enable_reg = 0x52000,
  1446. .enable_mask = BIT(20),
  1447. .hw.init = &(const struct clk_init_data) {
  1448. .name = "gcc_cfg_noc_pcie_anoc_ahb_clk",
  1449. .ops = &clk_branch2_ops,
  1450. },
  1451. },
  1452. };
  1453. static struct clk_branch gcc_cfg_noc_usb3_prim_axi_clk = {
  1454. .halt_reg = 0x39088,
  1455. .halt_check = BRANCH_HALT_VOTED,
  1456. .hwcg_reg = 0x39088,
  1457. .hwcg_bit = 1,
  1458. .clkr = {
  1459. .enable_reg = 0x39088,
  1460. .enable_mask = BIT(0),
  1461. .hw.init = &(const struct clk_init_data) {
  1462. .name = "gcc_cfg_noc_usb3_prim_axi_clk",
  1463. .parent_hws = (const struct clk_hw*[]) {
  1464. &gcc_usb30_prim_master_clk_src.clkr.hw,
  1465. },
  1466. .num_parents = 1,
  1467. .flags = CLK_SET_RATE_PARENT,
  1468. .ops = &clk_branch2_ops,
  1469. },
  1470. },
  1471. };
  1472. static struct clk_branch gcc_cnoc_pcie_sf_axi_clk = {
  1473. .halt_reg = 0x10058,
  1474. .halt_check = BRANCH_HALT_VOTED,
  1475. .hwcg_reg = 0x10058,
  1476. .hwcg_bit = 1,
  1477. .clkr = {
  1478. .enable_reg = 0x52008,
  1479. .enable_mask = BIT(6),
  1480. .hw.init = &(const struct clk_init_data) {
  1481. .name = "gcc_cnoc_pcie_sf_axi_clk",
  1482. .ops = &clk_branch2_ops,
  1483. },
  1484. },
  1485. };
  1486. static struct clk_branch gcc_ddrss_gpu_axi_clk = {
  1487. .halt_reg = 0x71154,
  1488. .halt_check = BRANCH_HALT_SKIP,
  1489. .hwcg_reg = 0x71154,
  1490. .hwcg_bit = 1,
  1491. .clkr = {
  1492. .enable_reg = 0x71154,
  1493. .enable_mask = BIT(0),
  1494. .hw.init = &(const struct clk_init_data) {
  1495. .name = "gcc_ddrss_gpu_axi_clk",
  1496. .ops = &clk_branch2_aon_ops,
  1497. },
  1498. },
  1499. };
  1500. static struct clk_branch gcc_ddrss_pcie_sf_qtb_clk = {
  1501. .halt_reg = 0x10074,
  1502. .halt_check = BRANCH_HALT_SKIP,
  1503. .hwcg_reg = 0x10074,
  1504. .hwcg_bit = 1,
  1505. .clkr = {
  1506. .enable_reg = 0x52000,
  1507. .enable_mask = BIT(19),
  1508. .hw.init = &(const struct clk_init_data) {
  1509. .name = "gcc_ddrss_pcie_sf_qtb_clk",
  1510. .ops = &clk_branch2_ops,
  1511. },
  1512. },
  1513. };
  1514. static struct clk_branch gcc_disp_hf_axi_clk = {
  1515. .halt_reg = 0x2700c,
  1516. .halt_check = BRANCH_HALT_SKIP,
  1517. .hwcg_reg = 0x2700c,
  1518. .hwcg_bit = 1,
  1519. .clkr = {
  1520. .enable_reg = 0x2700c,
  1521. .enable_mask = BIT(0),
  1522. .hw.init = &(const struct clk_init_data) {
  1523. .name = "gcc_disp_hf_axi_clk",
  1524. .ops = &clk_branch2_ops,
  1525. },
  1526. },
  1527. };
  1528. static struct clk_branch gcc_gp1_clk = {
  1529. .halt_reg = 0x64000,
  1530. .halt_check = BRANCH_HALT,
  1531. .clkr = {
  1532. .enable_reg = 0x64000,
  1533. .enable_mask = BIT(0),
  1534. .hw.init = &(const struct clk_init_data) {
  1535. .name = "gcc_gp1_clk",
  1536. .parent_hws = (const struct clk_hw*[]) {
  1537. &gcc_gp1_clk_src.clkr.hw,
  1538. },
  1539. .num_parents = 1,
  1540. .flags = CLK_SET_RATE_PARENT,
  1541. .ops = &clk_branch2_ops,
  1542. },
  1543. },
  1544. };
  1545. static struct clk_branch gcc_gp2_clk = {
  1546. .halt_reg = 0x65000,
  1547. .halt_check = BRANCH_HALT,
  1548. .clkr = {
  1549. .enable_reg = 0x65000,
  1550. .enable_mask = BIT(0),
  1551. .hw.init = &(const struct clk_init_data) {
  1552. .name = "gcc_gp2_clk",
  1553. .parent_hws = (const struct clk_hw*[]) {
  1554. &gcc_gp2_clk_src.clkr.hw,
  1555. },
  1556. .num_parents = 1,
  1557. .flags = CLK_SET_RATE_PARENT,
  1558. .ops = &clk_branch2_ops,
  1559. },
  1560. },
  1561. };
  1562. static struct clk_branch gcc_gp3_clk = {
  1563. .halt_reg = 0x66000,
  1564. .halt_check = BRANCH_HALT,
  1565. .clkr = {
  1566. .enable_reg = 0x66000,
  1567. .enable_mask = BIT(0),
  1568. .hw.init = &(const struct clk_init_data) {
  1569. .name = "gcc_gp3_clk",
  1570. .parent_hws = (const struct clk_hw*[]) {
  1571. &gcc_gp3_clk_src.clkr.hw,
  1572. },
  1573. .num_parents = 1,
  1574. .flags = CLK_SET_RATE_PARENT,
  1575. .ops = &clk_branch2_ops,
  1576. },
  1577. },
  1578. };
  1579. static struct clk_branch gcc_gpu_gpll0_clk_src = {
  1580. .halt_check = BRANCH_HALT_DELAY,
  1581. .clkr = {
  1582. .enable_reg = 0x52000,
  1583. .enable_mask = BIT(15),
  1584. .hw.init = &(const struct clk_init_data) {
  1585. .name = "gcc_gpu_gpll0_clk_src",
  1586. .parent_hws = (const struct clk_hw*[]) {
  1587. &gcc_gpll0.clkr.hw,
  1588. },
  1589. .num_parents = 1,
  1590. .flags = CLK_SET_RATE_PARENT,
  1591. .ops = &clk_branch2_ops,
  1592. },
  1593. },
  1594. };
  1595. static struct clk_branch gcc_gpu_gpll0_div_clk_src = {
  1596. .halt_check = BRANCH_HALT_DELAY,
  1597. .clkr = {
  1598. .enable_reg = 0x52000,
  1599. .enable_mask = BIT(16),
  1600. .hw.init = &(const struct clk_init_data) {
  1601. .name = "gcc_gpu_gpll0_div_clk_src",
  1602. .parent_hws = (const struct clk_hw*[]) {
  1603. &gcc_gpll0_out_even.clkr.hw,
  1604. },
  1605. .num_parents = 1,
  1606. .flags = CLK_SET_RATE_PARENT,
  1607. .ops = &clk_branch2_ops,
  1608. },
  1609. },
  1610. };
  1611. static struct clk_branch gcc_gpu_memnoc_gfx_clk = {
  1612. .halt_reg = 0x71010,
  1613. .halt_check = BRANCH_HALT_VOTED,
  1614. .hwcg_reg = 0x71010,
  1615. .hwcg_bit = 1,
  1616. .clkr = {
  1617. .enable_reg = 0x71010,
  1618. .enable_mask = BIT(0),
  1619. .hw.init = &(const struct clk_init_data) {
  1620. .name = "gcc_gpu_memnoc_gfx_clk",
  1621. .ops = &clk_branch2_ops,
  1622. },
  1623. },
  1624. };
  1625. static struct clk_branch gcc_gpu_snoc_dvm_gfx_clk = {
  1626. .halt_reg = 0x71018,
  1627. .halt_check = BRANCH_HALT_DELAY,
  1628. .clkr = {
  1629. .enable_reg = 0x71018,
  1630. .enable_mask = BIT(0),
  1631. .hw.init = &(const struct clk_init_data) {
  1632. .name = "gcc_gpu_snoc_dvm_gfx_clk",
  1633. .ops = &clk_branch2_ops,
  1634. },
  1635. },
  1636. };
  1637. static struct clk_branch gcc_pcie_0_aux_clk = {
  1638. .halt_reg = 0x6b03c,
  1639. .halt_check = BRANCH_HALT_VOTED,
  1640. .clkr = {
  1641. .enable_reg = 0x52008,
  1642. .enable_mask = BIT(3),
  1643. .hw.init = &(const struct clk_init_data) {
  1644. .name = "gcc_pcie_0_aux_clk",
  1645. .parent_hws = (const struct clk_hw*[]) {
  1646. &gcc_pcie_0_aux_clk_src.clkr.hw,
  1647. },
  1648. .num_parents = 1,
  1649. .flags = CLK_SET_RATE_PARENT,
  1650. .ops = &clk_branch2_ops,
  1651. },
  1652. },
  1653. };
  1654. static struct clk_branch gcc_pcie_0_cfg_ahb_clk = {
  1655. .halt_reg = 0x6b038,
  1656. .halt_check = BRANCH_HALT_VOTED,
  1657. .hwcg_reg = 0x6b038,
  1658. .hwcg_bit = 1,
  1659. .clkr = {
  1660. .enable_reg = 0x52008,
  1661. .enable_mask = BIT(2),
  1662. .hw.init = &(const struct clk_init_data) {
  1663. .name = "gcc_pcie_0_cfg_ahb_clk",
  1664. .ops = &clk_branch2_ops,
  1665. },
  1666. },
  1667. };
  1668. static struct clk_branch gcc_pcie_0_mstr_axi_clk = {
  1669. .halt_reg = 0x6b02c,
  1670. .halt_check = BRANCH_HALT_SKIP,
  1671. .hwcg_reg = 0x6b02c,
  1672. .hwcg_bit = 1,
  1673. .clkr = {
  1674. .enable_reg = 0x52008,
  1675. .enable_mask = BIT(1),
  1676. .hw.init = &(const struct clk_init_data) {
  1677. .name = "gcc_pcie_0_mstr_axi_clk",
  1678. .ops = &clk_branch2_ops,
  1679. },
  1680. },
  1681. };
  1682. static struct clk_branch gcc_pcie_0_phy_rchng_clk = {
  1683. .halt_reg = 0x6b054,
  1684. .halt_check = BRANCH_HALT_VOTED,
  1685. .clkr = {
  1686. .enable_reg = 0x52000,
  1687. .enable_mask = BIT(22),
  1688. .hw.init = &(const struct clk_init_data) {
  1689. .name = "gcc_pcie_0_phy_rchng_clk",
  1690. .parent_hws = (const struct clk_hw*[]) {
  1691. &gcc_pcie_0_phy_rchng_clk_src.clkr.hw,
  1692. },
  1693. .num_parents = 1,
  1694. .flags = CLK_SET_RATE_PARENT,
  1695. .ops = &clk_branch2_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_branch gcc_pcie_0_pipe_clk = {
  1700. .halt_reg = 0x6b048,
  1701. .halt_check = BRANCH_HALT_SKIP,
  1702. .clkr = {
  1703. .enable_reg = 0x52008,
  1704. .enable_mask = BIT(4),
  1705. .hw.init = &(const struct clk_init_data) {
  1706. .name = "gcc_pcie_0_pipe_clk",
  1707. .parent_hws = (const struct clk_hw*[]) {
  1708. &gcc_pcie_0_pipe_clk_src.clkr.hw,
  1709. },
  1710. .num_parents = 1,
  1711. .flags = CLK_SET_RATE_PARENT,
  1712. .ops = &clk_branch2_ops,
  1713. },
  1714. },
  1715. };
  1716. static struct clk_branch gcc_pcie_0_slv_axi_clk = {
  1717. .halt_reg = 0x6b020,
  1718. .halt_check = BRANCH_HALT_VOTED,
  1719. .hwcg_reg = 0x6b020,
  1720. .hwcg_bit = 1,
  1721. .clkr = {
  1722. .enable_reg = 0x52008,
  1723. .enable_mask = BIT(0),
  1724. .hw.init = &(const struct clk_init_data) {
  1725. .name = "gcc_pcie_0_slv_axi_clk",
  1726. .ops = &clk_branch2_ops,
  1727. },
  1728. },
  1729. };
  1730. static struct clk_branch gcc_pcie_0_slv_q2a_axi_clk = {
  1731. .halt_reg = 0x6b01c,
  1732. .halt_check = BRANCH_HALT_VOTED,
  1733. .clkr = {
  1734. .enable_reg = 0x52008,
  1735. .enable_mask = BIT(5),
  1736. .hw.init = &(const struct clk_init_data) {
  1737. .name = "gcc_pcie_0_slv_q2a_axi_clk",
  1738. .ops = &clk_branch2_ops,
  1739. },
  1740. },
  1741. };
  1742. static struct clk_branch gcc_pcie_1_aux_clk = {
  1743. .halt_reg = 0x8d038,
  1744. .halt_check = BRANCH_HALT_VOTED,
  1745. .clkr = {
  1746. .enable_reg = 0x52000,
  1747. .enable_mask = BIT(29),
  1748. .hw.init = &(const struct clk_init_data) {
  1749. .name = "gcc_pcie_1_aux_clk",
  1750. .parent_hws = (const struct clk_hw*[]) {
  1751. &gcc_pcie_1_aux_clk_src.clkr.hw,
  1752. },
  1753. .num_parents = 1,
  1754. .flags = CLK_SET_RATE_PARENT,
  1755. .ops = &clk_branch2_ops,
  1756. },
  1757. },
  1758. };
  1759. static struct clk_branch gcc_pcie_1_cfg_ahb_clk = {
  1760. .halt_reg = 0x8d034,
  1761. .halt_check = BRANCH_HALT_VOTED,
  1762. .hwcg_reg = 0x8d034,
  1763. .hwcg_bit = 1,
  1764. .clkr = {
  1765. .enable_reg = 0x52000,
  1766. .enable_mask = BIT(28),
  1767. .hw.init = &(const struct clk_init_data) {
  1768. .name = "gcc_pcie_1_cfg_ahb_clk",
  1769. .ops = &clk_branch2_ops,
  1770. },
  1771. },
  1772. };
  1773. static struct clk_branch gcc_pcie_1_mstr_axi_clk = {
  1774. .halt_reg = 0x8d028,
  1775. .halt_check = BRANCH_HALT_SKIP,
  1776. .hwcg_reg = 0x8d028,
  1777. .hwcg_bit = 1,
  1778. .clkr = {
  1779. .enable_reg = 0x52000,
  1780. .enable_mask = BIT(27),
  1781. .hw.init = &(const struct clk_init_data) {
  1782. .name = "gcc_pcie_1_mstr_axi_clk",
  1783. .ops = &clk_branch2_ops,
  1784. },
  1785. },
  1786. };
  1787. static struct clk_branch gcc_pcie_1_phy_aux_clk = {
  1788. .halt_reg = 0x8d044,
  1789. .halt_check = BRANCH_HALT_VOTED,
  1790. .clkr = {
  1791. .enable_reg = 0x52000,
  1792. .enable_mask = BIT(24),
  1793. .hw.init = &(const struct clk_init_data) {
  1794. .name = "gcc_pcie_1_phy_aux_clk",
  1795. .parent_hws = (const struct clk_hw*[]) {
  1796. &gcc_pcie_1_phy_aux_clk_src.clkr.hw,
  1797. },
  1798. .num_parents = 1,
  1799. .flags = CLK_SET_RATE_PARENT,
  1800. .ops = &clk_branch2_ops,
  1801. },
  1802. },
  1803. };
  1804. static struct clk_branch gcc_pcie_1_phy_rchng_clk = {
  1805. .halt_reg = 0x8d05c,
  1806. .halt_check = BRANCH_HALT_VOTED,
  1807. .clkr = {
  1808. .enable_reg = 0x52000,
  1809. .enable_mask = BIT(23),
  1810. .hw.init = &(const struct clk_init_data) {
  1811. .name = "gcc_pcie_1_phy_rchng_clk",
  1812. .parent_hws = (const struct clk_hw*[]) {
  1813. &gcc_pcie_1_phy_rchng_clk_src.clkr.hw,
  1814. },
  1815. .num_parents = 1,
  1816. .flags = CLK_SET_RATE_PARENT,
  1817. .ops = &clk_branch2_ops,
  1818. },
  1819. },
  1820. };
  1821. static struct clk_branch gcc_pcie_1_pipe_clk = {
  1822. .halt_reg = 0x8d050,
  1823. .halt_check = BRANCH_HALT_SKIP,
  1824. .clkr = {
  1825. .enable_reg = 0x52000,
  1826. .enable_mask = BIT(30),
  1827. .hw.init = &(const struct clk_init_data) {
  1828. .name = "gcc_pcie_1_pipe_clk",
  1829. .parent_hws = (const struct clk_hw*[]) {
  1830. &gcc_pcie_1_pipe_clk_src.clkr.hw,
  1831. },
  1832. .num_parents = 1,
  1833. .flags = CLK_SET_RATE_PARENT,
  1834. .ops = &clk_branch2_ops,
  1835. },
  1836. },
  1837. };
  1838. static struct clk_branch gcc_pcie_1_slv_axi_clk = {
  1839. .halt_reg = 0x8d01c,
  1840. .halt_check = BRANCH_HALT_VOTED,
  1841. .hwcg_reg = 0x8d01c,
  1842. .hwcg_bit = 1,
  1843. .clkr = {
  1844. .enable_reg = 0x52000,
  1845. .enable_mask = BIT(26),
  1846. .hw.init = &(const struct clk_init_data) {
  1847. .name = "gcc_pcie_1_slv_axi_clk",
  1848. .ops = &clk_branch2_ops,
  1849. },
  1850. },
  1851. };
  1852. static struct clk_branch gcc_pcie_1_slv_q2a_axi_clk = {
  1853. .halt_reg = 0x8d018,
  1854. .halt_check = BRANCH_HALT_VOTED,
  1855. .clkr = {
  1856. .enable_reg = 0x52000,
  1857. .enable_mask = BIT(25),
  1858. .hw.init = &(const struct clk_init_data) {
  1859. .name = "gcc_pcie_1_slv_q2a_axi_clk",
  1860. .ops = &clk_branch2_ops,
  1861. },
  1862. },
  1863. };
  1864. static struct clk_branch gcc_pdm2_clk = {
  1865. .halt_reg = 0x3300c,
  1866. .halt_check = BRANCH_HALT,
  1867. .clkr = {
  1868. .enable_reg = 0x3300c,
  1869. .enable_mask = BIT(0),
  1870. .hw.init = &(const struct clk_init_data) {
  1871. .name = "gcc_pdm2_clk",
  1872. .parent_hws = (const struct clk_hw*[]) {
  1873. &gcc_pdm2_clk_src.clkr.hw,
  1874. },
  1875. .num_parents = 1,
  1876. .flags = CLK_SET_RATE_PARENT,
  1877. .ops = &clk_branch2_ops,
  1878. },
  1879. },
  1880. };
  1881. static struct clk_branch gcc_pdm_ahb_clk = {
  1882. .halt_reg = 0x33004,
  1883. .halt_check = BRANCH_HALT_VOTED,
  1884. .hwcg_reg = 0x33004,
  1885. .hwcg_bit = 1,
  1886. .clkr = {
  1887. .enable_reg = 0x33004,
  1888. .enable_mask = BIT(0),
  1889. .hw.init = &(const struct clk_init_data) {
  1890. .name = "gcc_pdm_ahb_clk",
  1891. .ops = &clk_branch2_ops,
  1892. },
  1893. },
  1894. };
  1895. static struct clk_branch gcc_pdm_xo4_clk = {
  1896. .halt_reg = 0x33008,
  1897. .halt_check = BRANCH_HALT,
  1898. .clkr = {
  1899. .enable_reg = 0x33008,
  1900. .enable_mask = BIT(0),
  1901. .hw.init = &(const struct clk_init_data) {
  1902. .name = "gcc_pdm_xo4_clk",
  1903. .ops = &clk_branch2_ops,
  1904. },
  1905. },
  1906. };
  1907. static struct clk_branch gcc_qmip_camera_nrt_ahb_clk = {
  1908. .halt_reg = 0x26008,
  1909. .halt_check = BRANCH_HALT_VOTED,
  1910. .hwcg_reg = 0x26008,
  1911. .hwcg_bit = 1,
  1912. .clkr = {
  1913. .enable_reg = 0x26008,
  1914. .enable_mask = BIT(0),
  1915. .hw.init = &(const struct clk_init_data) {
  1916. .name = "gcc_qmip_camera_nrt_ahb_clk",
  1917. .ops = &clk_branch2_ops,
  1918. },
  1919. },
  1920. };
  1921. static struct clk_branch gcc_qmip_camera_rt_ahb_clk = {
  1922. .halt_reg = 0x2600c,
  1923. .halt_check = BRANCH_HALT_VOTED,
  1924. .hwcg_reg = 0x2600c,
  1925. .hwcg_bit = 1,
  1926. .clkr = {
  1927. .enable_reg = 0x2600c,
  1928. .enable_mask = BIT(0),
  1929. .hw.init = &(const struct clk_init_data) {
  1930. .name = "gcc_qmip_camera_rt_ahb_clk",
  1931. .ops = &clk_branch2_ops,
  1932. },
  1933. },
  1934. };
  1935. static struct clk_branch gcc_qmip_disp_ahb_clk = {
  1936. .halt_reg = 0x27008,
  1937. .halt_check = BRANCH_HALT_VOTED,
  1938. .hwcg_reg = 0x27008,
  1939. .hwcg_bit = 1,
  1940. .clkr = {
  1941. .enable_reg = 0x27008,
  1942. .enable_mask = BIT(0),
  1943. .hw.init = &(const struct clk_init_data) {
  1944. .name = "gcc_qmip_disp_ahb_clk",
  1945. .ops = &clk_branch2_ops,
  1946. },
  1947. },
  1948. };
  1949. static struct clk_branch gcc_qmip_gpu_ahb_clk = {
  1950. .halt_reg = 0x71008,
  1951. .halt_check = BRANCH_HALT_VOTED,
  1952. .hwcg_reg = 0x71008,
  1953. .hwcg_bit = 1,
  1954. .clkr = {
  1955. .enable_reg = 0x71008,
  1956. .enable_mask = BIT(0),
  1957. .hw.init = &(const struct clk_init_data) {
  1958. .name = "gcc_qmip_gpu_ahb_clk",
  1959. .ops = &clk_branch2_ops,
  1960. },
  1961. },
  1962. };
  1963. static struct clk_branch gcc_qmip_pcie_ahb_clk = {
  1964. .halt_reg = 0x6b018,
  1965. .halt_check = BRANCH_HALT_VOTED,
  1966. .hwcg_reg = 0x6b018,
  1967. .hwcg_bit = 1,
  1968. .clkr = {
  1969. .enable_reg = 0x52000,
  1970. .enable_mask = BIT(11),
  1971. .hw.init = &(const struct clk_init_data) {
  1972. .name = "gcc_qmip_pcie_ahb_clk",
  1973. .ops = &clk_branch2_ops,
  1974. },
  1975. },
  1976. };
  1977. static struct clk_branch gcc_qmip_video_cv_cpu_ahb_clk = {
  1978. .halt_reg = 0x32014,
  1979. .halt_check = BRANCH_HALT_VOTED,
  1980. .hwcg_reg = 0x32014,
  1981. .hwcg_bit = 1,
  1982. .clkr = {
  1983. .enable_reg = 0x32014,
  1984. .enable_mask = BIT(0),
  1985. .hw.init = &(const struct clk_init_data) {
  1986. .name = "gcc_qmip_video_cv_cpu_ahb_clk",
  1987. .ops = &clk_branch2_ops,
  1988. },
  1989. },
  1990. };
  1991. static struct clk_branch gcc_qmip_video_cvp_ahb_clk = {
  1992. .halt_reg = 0x32008,
  1993. .halt_check = BRANCH_HALT_VOTED,
  1994. .hwcg_reg = 0x32008,
  1995. .hwcg_bit = 1,
  1996. .clkr = {
  1997. .enable_reg = 0x32008,
  1998. .enable_mask = BIT(0),
  1999. .hw.init = &(const struct clk_init_data) {
  2000. .name = "gcc_qmip_video_cvp_ahb_clk",
  2001. .ops = &clk_branch2_ops,
  2002. },
  2003. },
  2004. };
  2005. static struct clk_branch gcc_qmip_video_v_cpu_ahb_clk = {
  2006. .halt_reg = 0x32010,
  2007. .halt_check = BRANCH_HALT_VOTED,
  2008. .hwcg_reg = 0x32010,
  2009. .hwcg_bit = 1,
  2010. .clkr = {
  2011. .enable_reg = 0x32010,
  2012. .enable_mask = BIT(0),
  2013. .hw.init = &(const struct clk_init_data) {
  2014. .name = "gcc_qmip_video_v_cpu_ahb_clk",
  2015. .ops = &clk_branch2_ops,
  2016. },
  2017. },
  2018. };
  2019. static struct clk_branch gcc_qmip_video_vcodec_ahb_clk = {
  2020. .halt_reg = 0x3200c,
  2021. .halt_check = BRANCH_HALT_VOTED,
  2022. .hwcg_reg = 0x3200c,
  2023. .hwcg_bit = 1,
  2024. .clkr = {
  2025. .enable_reg = 0x3200c,
  2026. .enable_mask = BIT(0),
  2027. .hw.init = &(const struct clk_init_data) {
  2028. .name = "gcc_qmip_video_vcodec_ahb_clk",
  2029. .ops = &clk_branch2_ops,
  2030. },
  2031. },
  2032. };
  2033. static struct clk_branch gcc_qupv3_i2c_core_clk = {
  2034. .halt_reg = 0x23004,
  2035. .halt_check = BRANCH_HALT_VOTED,
  2036. .clkr = {
  2037. .enable_reg = 0x52008,
  2038. .enable_mask = BIT(8),
  2039. .hw.init = &(const struct clk_init_data) {
  2040. .name = "gcc_qupv3_i2c_core_clk",
  2041. .ops = &clk_branch2_ops,
  2042. },
  2043. },
  2044. };
  2045. static struct clk_branch gcc_qupv3_i2c_s0_clk = {
  2046. .halt_reg = 0x17004,
  2047. .halt_check = BRANCH_HALT_VOTED,
  2048. .clkr = {
  2049. .enable_reg = 0x52008,
  2050. .enable_mask = BIT(10),
  2051. .hw.init = &(const struct clk_init_data) {
  2052. .name = "gcc_qupv3_i2c_s0_clk",
  2053. .parent_hws = (const struct clk_hw*[]) {
  2054. &gcc_qupv3_i2c_s0_clk_src.clkr.hw,
  2055. },
  2056. .num_parents = 1,
  2057. .flags = CLK_SET_RATE_PARENT,
  2058. .ops = &clk_branch2_ops,
  2059. },
  2060. },
  2061. };
  2062. static struct clk_branch gcc_qupv3_i2c_s1_clk = {
  2063. .halt_reg = 0x17020,
  2064. .halt_check = BRANCH_HALT_VOTED,
  2065. .clkr = {
  2066. .enable_reg = 0x52008,
  2067. .enable_mask = BIT(11),
  2068. .hw.init = &(const struct clk_init_data) {
  2069. .name = "gcc_qupv3_i2c_s1_clk",
  2070. .parent_hws = (const struct clk_hw*[]) {
  2071. &gcc_qupv3_i2c_s1_clk_src.clkr.hw,
  2072. },
  2073. .num_parents = 1,
  2074. .flags = CLK_SET_RATE_PARENT,
  2075. .ops = &clk_branch2_ops,
  2076. },
  2077. },
  2078. };
  2079. static struct clk_branch gcc_qupv3_i2c_s2_clk = {
  2080. .halt_reg = 0x1703c,
  2081. .halt_check = BRANCH_HALT_VOTED,
  2082. .clkr = {
  2083. .enable_reg = 0x52008,
  2084. .enable_mask = BIT(12),
  2085. .hw.init = &(const struct clk_init_data) {
  2086. .name = "gcc_qupv3_i2c_s2_clk",
  2087. .parent_hws = (const struct clk_hw*[]) {
  2088. &gcc_qupv3_i2c_s2_clk_src.clkr.hw,
  2089. },
  2090. .num_parents = 1,
  2091. .flags = CLK_SET_RATE_PARENT,
  2092. .ops = &clk_branch2_ops,
  2093. },
  2094. },
  2095. };
  2096. static struct clk_branch gcc_qupv3_i2c_s3_clk = {
  2097. .halt_reg = 0x17058,
  2098. .halt_check = BRANCH_HALT_VOTED,
  2099. .clkr = {
  2100. .enable_reg = 0x52008,
  2101. .enable_mask = BIT(13),
  2102. .hw.init = &(const struct clk_init_data) {
  2103. .name = "gcc_qupv3_i2c_s3_clk",
  2104. .parent_hws = (const struct clk_hw*[]) {
  2105. &gcc_qupv3_i2c_s3_clk_src.clkr.hw,
  2106. },
  2107. .num_parents = 1,
  2108. .flags = CLK_SET_RATE_PARENT,
  2109. .ops = &clk_branch2_ops,
  2110. },
  2111. },
  2112. };
  2113. static struct clk_branch gcc_qupv3_i2c_s4_clk = {
  2114. .halt_reg = 0x17074,
  2115. .halt_check = BRANCH_HALT_VOTED,
  2116. .clkr = {
  2117. .enable_reg = 0x52008,
  2118. .enable_mask = BIT(14),
  2119. .hw.init = &(const struct clk_init_data) {
  2120. .name = "gcc_qupv3_i2c_s4_clk",
  2121. .parent_hws = (const struct clk_hw*[]) {
  2122. &gcc_qupv3_i2c_s4_clk_src.clkr.hw,
  2123. },
  2124. .num_parents = 1,
  2125. .flags = CLK_SET_RATE_PARENT,
  2126. .ops = &clk_branch2_ops,
  2127. },
  2128. },
  2129. };
  2130. static struct clk_branch gcc_qupv3_i2c_s5_clk = {
  2131. .halt_reg = 0x17090,
  2132. .halt_check = BRANCH_HALT_VOTED,
  2133. .clkr = {
  2134. .enable_reg = 0x52008,
  2135. .enable_mask = BIT(15),
  2136. .hw.init = &(const struct clk_init_data) {
  2137. .name = "gcc_qupv3_i2c_s5_clk",
  2138. .parent_hws = (const struct clk_hw*[]) {
  2139. &gcc_qupv3_i2c_s5_clk_src.clkr.hw,
  2140. },
  2141. .num_parents = 1,
  2142. .flags = CLK_SET_RATE_PARENT,
  2143. .ops = &clk_branch2_ops,
  2144. },
  2145. },
  2146. };
  2147. static struct clk_branch gcc_qupv3_i2c_s6_clk = {
  2148. .halt_reg = 0x170ac,
  2149. .halt_check = BRANCH_HALT_VOTED,
  2150. .clkr = {
  2151. .enable_reg = 0x52008,
  2152. .enable_mask = BIT(16),
  2153. .hw.init = &(const struct clk_init_data) {
  2154. .name = "gcc_qupv3_i2c_s6_clk",
  2155. .parent_hws = (const struct clk_hw*[]) {
  2156. &gcc_qupv3_i2c_s6_clk_src.clkr.hw,
  2157. },
  2158. .num_parents = 1,
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. .ops = &clk_branch2_ops,
  2161. },
  2162. },
  2163. };
  2164. static struct clk_branch gcc_qupv3_i2c_s7_clk = {
  2165. .halt_reg = 0x170c8,
  2166. .halt_check = BRANCH_HALT_VOTED,
  2167. .clkr = {
  2168. .enable_reg = 0x52008,
  2169. .enable_mask = BIT(17),
  2170. .hw.init = &(const struct clk_init_data) {
  2171. .name = "gcc_qupv3_i2c_s7_clk",
  2172. .parent_hws = (const struct clk_hw*[]) {
  2173. &gcc_qupv3_i2c_s7_clk_src.clkr.hw,
  2174. },
  2175. .num_parents = 1,
  2176. .flags = CLK_SET_RATE_PARENT,
  2177. .ops = &clk_branch2_ops,
  2178. },
  2179. },
  2180. };
  2181. static struct clk_branch gcc_qupv3_i2c_s8_clk = {
  2182. .halt_reg = 0x170e4,
  2183. .halt_check = BRANCH_HALT_VOTED,
  2184. .clkr = {
  2185. .enable_reg = 0x52010,
  2186. .enable_mask = BIT(14),
  2187. .hw.init = &(const struct clk_init_data) {
  2188. .name = "gcc_qupv3_i2c_s8_clk",
  2189. .parent_hws = (const struct clk_hw*[]) {
  2190. &gcc_qupv3_i2c_s8_clk_src.clkr.hw,
  2191. },
  2192. .num_parents = 1,
  2193. .flags = CLK_SET_RATE_PARENT,
  2194. .ops = &clk_branch2_ops,
  2195. },
  2196. },
  2197. };
  2198. static struct clk_branch gcc_qupv3_i2c_s9_clk = {
  2199. .halt_reg = 0x17100,
  2200. .halt_check = BRANCH_HALT_VOTED,
  2201. .clkr = {
  2202. .enable_reg = 0x52010,
  2203. .enable_mask = BIT(15),
  2204. .hw.init = &(const struct clk_init_data) {
  2205. .name = "gcc_qupv3_i2c_s9_clk",
  2206. .parent_hws = (const struct clk_hw*[]) {
  2207. &gcc_qupv3_i2c_s9_clk_src.clkr.hw,
  2208. },
  2209. .num_parents = 1,
  2210. .flags = CLK_SET_RATE_PARENT,
  2211. .ops = &clk_branch2_ops,
  2212. },
  2213. },
  2214. };
  2215. static struct clk_branch gcc_qupv3_i2c_s_ahb_clk = {
  2216. .halt_reg = 0x23000,
  2217. .halt_check = BRANCH_HALT_VOTED,
  2218. .hwcg_reg = 0x23000,
  2219. .hwcg_bit = 1,
  2220. .clkr = {
  2221. .enable_reg = 0x52008,
  2222. .enable_mask = BIT(7),
  2223. .hw.init = &(const struct clk_init_data) {
  2224. .name = "gcc_qupv3_i2c_s_ahb_clk",
  2225. .ops = &clk_branch2_ops,
  2226. },
  2227. },
  2228. };
  2229. static struct clk_branch gcc_qupv3_wrap1_core_2x_clk = {
  2230. .halt_reg = 0x23154,
  2231. .halt_check = BRANCH_HALT_VOTED,
  2232. .clkr = {
  2233. .enable_reg = 0x52008,
  2234. .enable_mask = BIT(18),
  2235. .hw.init = &(const struct clk_init_data) {
  2236. .name = "gcc_qupv3_wrap1_core_2x_clk",
  2237. .ops = &clk_branch2_ops,
  2238. },
  2239. },
  2240. };
  2241. static struct clk_branch gcc_qupv3_wrap1_core_clk = {
  2242. .halt_reg = 0x23144,
  2243. .halt_check = BRANCH_HALT_VOTED,
  2244. .clkr = {
  2245. .enable_reg = 0x52008,
  2246. .enable_mask = BIT(19),
  2247. .hw.init = &(const struct clk_init_data) {
  2248. .name = "gcc_qupv3_wrap1_core_clk",
  2249. .ops = &clk_branch2_ops,
  2250. },
  2251. },
  2252. };
  2253. static struct clk_branch gcc_qupv3_wrap1_qspi_ref_clk = {
  2254. .halt_reg = 0x1889c,
  2255. .halt_check = BRANCH_HALT_VOTED,
  2256. .clkr = {
  2257. .enable_reg = 0x52010,
  2258. .enable_mask = BIT(29),
  2259. .hw.init = &(const struct clk_init_data) {
  2260. .name = "gcc_qupv3_wrap1_qspi_ref_clk",
  2261. .parent_hws = (const struct clk_hw*[]) {
  2262. &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr.hw,
  2263. },
  2264. .num_parents = 1,
  2265. .flags = CLK_SET_RATE_PARENT,
  2266. .ops = &clk_branch2_ops,
  2267. },
  2268. },
  2269. };
  2270. static struct clk_branch gcc_qupv3_wrap1_s0_clk = {
  2271. .halt_reg = 0x18004,
  2272. .halt_check = BRANCH_HALT_VOTED,
  2273. .clkr = {
  2274. .enable_reg = 0x52008,
  2275. .enable_mask = BIT(22),
  2276. .hw.init = &(const struct clk_init_data) {
  2277. .name = "gcc_qupv3_wrap1_s0_clk",
  2278. .parent_hws = (const struct clk_hw*[]) {
  2279. &gcc_qupv3_wrap1_s0_clk_src.clkr.hw,
  2280. },
  2281. .num_parents = 1,
  2282. .flags = CLK_SET_RATE_PARENT,
  2283. .ops = &clk_branch2_ops,
  2284. },
  2285. },
  2286. };
  2287. static struct clk_branch gcc_qupv3_wrap1_s1_clk = {
  2288. .halt_reg = 0x1813c,
  2289. .halt_check = BRANCH_HALT_VOTED,
  2290. .clkr = {
  2291. .enable_reg = 0x52008,
  2292. .enable_mask = BIT(23),
  2293. .hw.init = &(const struct clk_init_data) {
  2294. .name = "gcc_qupv3_wrap1_s1_clk",
  2295. .parent_hws = (const struct clk_hw*[]) {
  2296. &gcc_qupv3_wrap1_s1_clk_src.clkr.hw,
  2297. },
  2298. .num_parents = 1,
  2299. .flags = CLK_SET_RATE_PARENT,
  2300. .ops = &clk_branch2_ops,
  2301. },
  2302. },
  2303. };
  2304. static struct clk_branch gcc_qupv3_wrap1_s2_clk = {
  2305. .halt_reg = 0x18274,
  2306. .halt_check = BRANCH_HALT_VOTED,
  2307. .clkr = {
  2308. .enable_reg = 0x52008,
  2309. .enable_mask = BIT(24),
  2310. .hw.init = &(const struct clk_init_data) {
  2311. .name = "gcc_qupv3_wrap1_s2_clk",
  2312. .parent_hws = (const struct clk_hw*[]) {
  2313. &gcc_qupv3_wrap1_s2_clk_src.clkr.hw,
  2314. },
  2315. .num_parents = 1,
  2316. .flags = CLK_SET_RATE_PARENT,
  2317. .ops = &clk_branch2_ops,
  2318. },
  2319. },
  2320. };
  2321. static struct clk_branch gcc_qupv3_wrap1_s3_clk = {
  2322. .halt_reg = 0x18284,
  2323. .halt_check = BRANCH_HALT_VOTED,
  2324. .clkr = {
  2325. .enable_reg = 0x52008,
  2326. .enable_mask = BIT(25),
  2327. .hw.init = &(const struct clk_init_data) {
  2328. .name = "gcc_qupv3_wrap1_s3_clk",
  2329. .parent_hws = (const struct clk_hw*[]) {
  2330. &gcc_qupv3_wrap1_s3_clk_src.clkr.hw,
  2331. },
  2332. .num_parents = 1,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. .ops = &clk_branch2_ops,
  2335. },
  2336. },
  2337. };
  2338. static struct clk_branch gcc_qupv3_wrap1_s4_clk = {
  2339. .halt_reg = 0x183bc,
  2340. .halt_check = BRANCH_HALT_VOTED,
  2341. .clkr = {
  2342. .enable_reg = 0x52008,
  2343. .enable_mask = BIT(26),
  2344. .hw.init = &(const struct clk_init_data) {
  2345. .name = "gcc_qupv3_wrap1_s4_clk",
  2346. .parent_hws = (const struct clk_hw*[]) {
  2347. &gcc_qupv3_wrap1_s4_clk_src.clkr.hw,
  2348. },
  2349. .num_parents = 1,
  2350. .flags = CLK_SET_RATE_PARENT,
  2351. .ops = &clk_branch2_ops,
  2352. },
  2353. },
  2354. };
  2355. static struct clk_branch gcc_qupv3_wrap1_s5_clk = {
  2356. .halt_reg = 0x184f4,
  2357. .halt_check = BRANCH_HALT_VOTED,
  2358. .clkr = {
  2359. .enable_reg = 0x52008,
  2360. .enable_mask = BIT(27),
  2361. .hw.init = &(const struct clk_init_data) {
  2362. .name = "gcc_qupv3_wrap1_s5_clk",
  2363. .parent_hws = (const struct clk_hw*[]) {
  2364. &gcc_qupv3_wrap1_s5_clk_src.clkr.hw,
  2365. },
  2366. .num_parents = 1,
  2367. .flags = CLK_SET_RATE_PARENT,
  2368. .ops = &clk_branch2_ops,
  2369. },
  2370. },
  2371. };
  2372. static struct clk_branch gcc_qupv3_wrap1_s6_clk = {
  2373. .halt_reg = 0x1862c,
  2374. .halt_check = BRANCH_HALT_VOTED,
  2375. .clkr = {
  2376. .enable_reg = 0x52008,
  2377. .enable_mask = BIT(28),
  2378. .hw.init = &(const struct clk_init_data) {
  2379. .name = "gcc_qupv3_wrap1_s6_clk",
  2380. .parent_hws = (const struct clk_hw*[]) {
  2381. &gcc_qupv3_wrap1_s6_clk_src.clkr.hw,
  2382. },
  2383. .num_parents = 1,
  2384. .flags = CLK_SET_RATE_PARENT,
  2385. .ops = &clk_branch2_ops,
  2386. },
  2387. },
  2388. };
  2389. static struct clk_branch gcc_qupv3_wrap1_s7_clk = {
  2390. .halt_reg = 0x18764,
  2391. .halt_check = BRANCH_HALT_VOTED,
  2392. .clkr = {
  2393. .enable_reg = 0x52010,
  2394. .enable_mask = BIT(16),
  2395. .hw.init = &(const struct clk_init_data) {
  2396. .name = "gcc_qupv3_wrap1_s7_clk",
  2397. .parent_hws = (const struct clk_hw*[]) {
  2398. &gcc_qupv3_wrap1_s7_clk_src.clkr.hw,
  2399. },
  2400. .num_parents = 1,
  2401. .flags = CLK_SET_RATE_PARENT,
  2402. .ops = &clk_branch2_ops,
  2403. },
  2404. },
  2405. };
  2406. static struct clk_branch gcc_qupv3_wrap2_core_2x_clk = {
  2407. .halt_reg = 0x232a4,
  2408. .halt_check = BRANCH_HALT_VOTED,
  2409. .clkr = {
  2410. .enable_reg = 0x52010,
  2411. .enable_mask = BIT(3),
  2412. .hw.init = &(const struct clk_init_data) {
  2413. .name = "gcc_qupv3_wrap2_core_2x_clk",
  2414. .ops = &clk_branch2_ops,
  2415. },
  2416. },
  2417. };
  2418. static struct clk_branch gcc_qupv3_wrap2_core_clk = {
  2419. .halt_reg = 0x23294,
  2420. .halt_check = BRANCH_HALT_VOTED,
  2421. .clkr = {
  2422. .enable_reg = 0x52010,
  2423. .enable_mask = BIT(0),
  2424. .hw.init = &(const struct clk_init_data) {
  2425. .name = "gcc_qupv3_wrap2_core_clk",
  2426. .ops = &clk_branch2_ops,
  2427. },
  2428. },
  2429. };
  2430. static struct clk_branch gcc_qupv3_wrap2_ibi_ctrl_2_clk = {
  2431. .halt_reg = 0x1e9cc,
  2432. .halt_check = BRANCH_HALT_VOTED,
  2433. .hwcg_reg = 0x1e9cc,
  2434. .hwcg_bit = 1,
  2435. .clkr = {
  2436. .enable_reg = 0x52010,
  2437. .enable_mask = BIT(27),
  2438. .hw.init = &(const struct clk_init_data) {
  2439. .name = "gcc_qupv3_wrap2_ibi_ctrl_2_clk",
  2440. .parent_hws = (const struct clk_hw*[]) {
  2441. &gcc_qupv3_wrap2_ibi_ctrl_0_clk_src.clkr.hw,
  2442. },
  2443. .num_parents = 1,
  2444. .flags = CLK_SET_RATE_PARENT,
  2445. .ops = &clk_branch2_ops,
  2446. },
  2447. },
  2448. };
  2449. static struct clk_branch gcc_qupv3_wrap2_ibi_ctrl_3_clk = {
  2450. .halt_reg = 0x1e9d0,
  2451. .halt_check = BRANCH_HALT_VOTED,
  2452. .hwcg_reg = 0x1e9d0,
  2453. .hwcg_bit = 1,
  2454. .clkr = {
  2455. .enable_reg = 0x52010,
  2456. .enable_mask = BIT(28),
  2457. .hw.init = &(const struct clk_init_data) {
  2458. .name = "gcc_qupv3_wrap2_ibi_ctrl_3_clk",
  2459. .parent_hws = (const struct clk_hw*[]) {
  2460. &gcc_qupv3_wrap2_ibi_ctrl_0_clk_src.clkr.hw,
  2461. },
  2462. .num_parents = 1,
  2463. .flags = CLK_SET_RATE_PARENT,
  2464. .ops = &clk_branch2_ops,
  2465. },
  2466. },
  2467. };
  2468. static struct clk_branch gcc_qupv3_wrap2_s0_clk = {
  2469. .halt_reg = 0x1e004,
  2470. .halt_check = BRANCH_HALT_VOTED,
  2471. .clkr = {
  2472. .enable_reg = 0x52010,
  2473. .enable_mask = BIT(4),
  2474. .hw.init = &(const struct clk_init_data) {
  2475. .name = "gcc_qupv3_wrap2_s0_clk",
  2476. .parent_hws = (const struct clk_hw*[]) {
  2477. &gcc_qupv3_wrap2_s0_clk_src.clkr.hw,
  2478. },
  2479. .num_parents = 1,
  2480. .flags = CLK_SET_RATE_PARENT,
  2481. .ops = &clk_branch2_ops,
  2482. },
  2483. },
  2484. };
  2485. static struct clk_branch gcc_qupv3_wrap2_s1_clk = {
  2486. .halt_reg = 0x1e13c,
  2487. .halt_check = BRANCH_HALT_VOTED,
  2488. .clkr = {
  2489. .enable_reg = 0x52010,
  2490. .enable_mask = BIT(5),
  2491. .hw.init = &(const struct clk_init_data) {
  2492. .name = "gcc_qupv3_wrap2_s1_clk",
  2493. .parent_hws = (const struct clk_hw*[]) {
  2494. &gcc_qupv3_wrap2_s1_clk_src.clkr.hw,
  2495. },
  2496. .num_parents = 1,
  2497. .flags = CLK_SET_RATE_PARENT,
  2498. .ops = &clk_branch2_ops,
  2499. },
  2500. },
  2501. };
  2502. static struct clk_branch gcc_qupv3_wrap2_s2_clk = {
  2503. .halt_reg = 0x1e274,
  2504. .halt_check = BRANCH_HALT_VOTED,
  2505. .clkr = {
  2506. .enable_reg = 0x52010,
  2507. .enable_mask = BIT(6),
  2508. .hw.init = &(const struct clk_init_data) {
  2509. .name = "gcc_qupv3_wrap2_s2_clk",
  2510. .parent_hws = (const struct clk_hw*[]) {
  2511. &gcc_qupv3_wrap2_s2_clk_src.clkr.hw,
  2512. },
  2513. .num_parents = 1,
  2514. .flags = CLK_SET_RATE_PARENT,
  2515. .ops = &clk_branch2_ops,
  2516. },
  2517. },
  2518. };
  2519. static struct clk_branch gcc_qupv3_wrap2_s3_clk = {
  2520. .halt_reg = 0x1e3ac,
  2521. .halt_check = BRANCH_HALT_VOTED,
  2522. .clkr = {
  2523. .enable_reg = 0x52010,
  2524. .enable_mask = BIT(7),
  2525. .hw.init = &(const struct clk_init_data) {
  2526. .name = "gcc_qupv3_wrap2_s3_clk",
  2527. .parent_hws = (const struct clk_hw*[]) {
  2528. &gcc_qupv3_wrap2_s3_clk_src.clkr.hw,
  2529. },
  2530. .num_parents = 1,
  2531. .flags = CLK_SET_RATE_PARENT,
  2532. .ops = &clk_branch2_ops,
  2533. },
  2534. },
  2535. };
  2536. static struct clk_branch gcc_qupv3_wrap2_s4_clk = {
  2537. .halt_reg = 0x1e4e4,
  2538. .halt_check = BRANCH_HALT_VOTED,
  2539. .clkr = {
  2540. .enable_reg = 0x52010,
  2541. .enable_mask = BIT(8),
  2542. .hw.init = &(const struct clk_init_data) {
  2543. .name = "gcc_qupv3_wrap2_s4_clk",
  2544. .parent_hws = (const struct clk_hw*[]) {
  2545. &gcc_qupv3_wrap2_s4_clk_src.clkr.hw,
  2546. },
  2547. .num_parents = 1,
  2548. .flags = CLK_SET_RATE_PARENT,
  2549. .ops = &clk_branch2_ops,
  2550. },
  2551. },
  2552. };
  2553. static struct clk_branch gcc_qupv3_wrap2_s5_clk = {
  2554. .halt_reg = 0x1e61c,
  2555. .halt_check = BRANCH_HALT_VOTED,
  2556. .clkr = {
  2557. .enable_reg = 0x52010,
  2558. .enable_mask = BIT(9),
  2559. .hw.init = &(const struct clk_init_data) {
  2560. .name = "gcc_qupv3_wrap2_s5_clk",
  2561. .parent_hws = (const struct clk_hw*[]) {
  2562. &gcc_qupv3_wrap2_s5_clk_src.clkr.hw,
  2563. },
  2564. .num_parents = 1,
  2565. .flags = CLK_SET_RATE_PARENT,
  2566. .ops = &clk_branch2_ops,
  2567. },
  2568. },
  2569. };
  2570. static struct clk_branch gcc_qupv3_wrap2_s6_clk = {
  2571. .halt_reg = 0x1e754,
  2572. .halt_check = BRANCH_HALT_VOTED,
  2573. .clkr = {
  2574. .enable_reg = 0x52010,
  2575. .enable_mask = BIT(10),
  2576. .hw.init = &(const struct clk_init_data) {
  2577. .name = "gcc_qupv3_wrap2_s6_clk",
  2578. .parent_hws = (const struct clk_hw*[]) {
  2579. &gcc_qupv3_wrap2_s6_clk_src.clkr.hw,
  2580. },
  2581. .num_parents = 1,
  2582. .flags = CLK_SET_RATE_PARENT,
  2583. .ops = &clk_branch2_ops,
  2584. },
  2585. },
  2586. };
  2587. static struct clk_branch gcc_qupv3_wrap2_s7_clk = {
  2588. .halt_reg = 0x1e88c,
  2589. .halt_check = BRANCH_HALT_VOTED,
  2590. .clkr = {
  2591. .enable_reg = 0x52010,
  2592. .enable_mask = BIT(17),
  2593. .hw.init = &(const struct clk_init_data) {
  2594. .name = "gcc_qupv3_wrap2_s7_clk",
  2595. .parent_hws = (const struct clk_hw*[]) {
  2596. &gcc_qupv3_wrap2_s7_clk_src.clkr.hw,
  2597. },
  2598. .num_parents = 1,
  2599. .flags = CLK_SET_RATE_PARENT,
  2600. .ops = &clk_branch2_ops,
  2601. },
  2602. },
  2603. };
  2604. static struct clk_branch gcc_qupv3_wrap3_core_2x_clk = {
  2605. .halt_reg = 0x233f4,
  2606. .halt_check = BRANCH_HALT_VOTED,
  2607. .clkr = {
  2608. .enable_reg = 0x52018,
  2609. .enable_mask = BIT(1),
  2610. .hw.init = &(const struct clk_init_data) {
  2611. .name = "gcc_qupv3_wrap3_core_2x_clk",
  2612. .ops = &clk_branch2_ops,
  2613. },
  2614. },
  2615. };
  2616. static struct clk_branch gcc_qupv3_wrap3_core_clk = {
  2617. .halt_reg = 0x233e4,
  2618. .halt_check = BRANCH_HALT_VOTED,
  2619. .clkr = {
  2620. .enable_reg = 0x52018,
  2621. .enable_mask = BIT(0),
  2622. .hw.init = &(const struct clk_init_data) {
  2623. .name = "gcc_qupv3_wrap3_core_clk",
  2624. .ops = &clk_branch2_ops,
  2625. },
  2626. },
  2627. };
  2628. static struct clk_branch gcc_qupv3_wrap3_qspi_ref_clk = {
  2629. .halt_reg = 0x19014,
  2630. .halt_check = BRANCH_HALT_VOTED,
  2631. .clkr = {
  2632. .enable_reg = 0x52018,
  2633. .enable_mask = BIT(3),
  2634. .hw.init = &(const struct clk_init_data) {
  2635. .name = "gcc_qupv3_wrap3_qspi_ref_clk",
  2636. .parent_hws = (const struct clk_hw*[]) {
  2637. &gcc_qupv3_wrap3_qspi_ref_clk_src.clkr.hw,
  2638. },
  2639. .num_parents = 1,
  2640. .flags = CLK_SET_RATE_PARENT,
  2641. .ops = &clk_branch2_ops,
  2642. },
  2643. },
  2644. };
  2645. static struct clk_branch gcc_qupv3_wrap3_s0_clk = {
  2646. .halt_reg = 0x19004,
  2647. .halt_check = BRANCH_HALT_VOTED,
  2648. .clkr = {
  2649. .enable_reg = 0x52018,
  2650. .enable_mask = BIT(2),
  2651. .hw.init = &(const struct clk_init_data) {
  2652. .name = "gcc_qupv3_wrap3_s0_clk",
  2653. .parent_hws = (const struct clk_hw*[]) {
  2654. &gcc_qupv3_wrap3_s0_clk_src.clkr.hw,
  2655. },
  2656. .num_parents = 1,
  2657. .flags = CLK_SET_RATE_PARENT,
  2658. .ops = &clk_branch2_ops,
  2659. },
  2660. },
  2661. };
  2662. static struct clk_branch gcc_qupv3_wrap_1_m_ahb_clk = {
  2663. .halt_reg = 0x2313c,
  2664. .halt_check = BRANCH_HALT_VOTED,
  2665. .hwcg_reg = 0x2313c,
  2666. .hwcg_bit = 1,
  2667. .clkr = {
  2668. .enable_reg = 0x52008,
  2669. .enable_mask = BIT(20),
  2670. .hw.init = &(const struct clk_init_data) {
  2671. .name = "gcc_qupv3_wrap_1_m_ahb_clk",
  2672. .ops = &clk_branch2_ops,
  2673. },
  2674. },
  2675. };
  2676. static struct clk_branch gcc_qupv3_wrap_1_s_ahb_clk = {
  2677. .halt_reg = 0x23140,
  2678. .halt_check = BRANCH_HALT_VOTED,
  2679. .hwcg_reg = 0x23140,
  2680. .hwcg_bit = 1,
  2681. .clkr = {
  2682. .enable_reg = 0x52008,
  2683. .enable_mask = BIT(21),
  2684. .hw.init = &(const struct clk_init_data) {
  2685. .name = "gcc_qupv3_wrap_1_s_ahb_clk",
  2686. .ops = &clk_branch2_ops,
  2687. },
  2688. },
  2689. };
  2690. static struct clk_branch gcc_qupv3_wrap_2_ibi_2_ahb_clk = {
  2691. .halt_reg = 0x1e9c4,
  2692. .halt_check = BRANCH_HALT_VOTED,
  2693. .hwcg_reg = 0x1e9c4,
  2694. .hwcg_bit = 1,
  2695. .clkr = {
  2696. .enable_reg = 0x52010,
  2697. .enable_mask = BIT(25),
  2698. .hw.init = &(const struct clk_init_data) {
  2699. .name = "gcc_qupv3_wrap_2_ibi_2_ahb_clk",
  2700. .ops = &clk_branch2_ops,
  2701. },
  2702. },
  2703. };
  2704. static struct clk_branch gcc_qupv3_wrap_2_ibi_3_ahb_clk = {
  2705. .halt_reg = 0x1e9c8,
  2706. .halt_check = BRANCH_HALT_VOTED,
  2707. .hwcg_reg = 0x1e9c8,
  2708. .hwcg_bit = 1,
  2709. .clkr = {
  2710. .enable_reg = 0x52010,
  2711. .enable_mask = BIT(26),
  2712. .hw.init = &(const struct clk_init_data) {
  2713. .name = "gcc_qupv3_wrap_2_ibi_3_ahb_clk",
  2714. .ops = &clk_branch2_ops,
  2715. },
  2716. },
  2717. };
  2718. static struct clk_branch gcc_qupv3_wrap_2_m_ahb_clk = {
  2719. .halt_reg = 0x2328c,
  2720. .halt_check = BRANCH_HALT_VOTED,
  2721. .hwcg_reg = 0x2328c,
  2722. .hwcg_bit = 1,
  2723. .clkr = {
  2724. .enable_reg = 0x52010,
  2725. .enable_mask = BIT(2),
  2726. .hw.init = &(const struct clk_init_data) {
  2727. .name = "gcc_qupv3_wrap_2_m_ahb_clk",
  2728. .ops = &clk_branch2_ops,
  2729. },
  2730. },
  2731. };
  2732. static struct clk_branch gcc_qupv3_wrap_2_s_ahb_clk = {
  2733. .halt_reg = 0x23290,
  2734. .halt_check = BRANCH_HALT_VOTED,
  2735. .hwcg_reg = 0x23290,
  2736. .hwcg_bit = 1,
  2737. .clkr = {
  2738. .enable_reg = 0x52010,
  2739. .enable_mask = BIT(1),
  2740. .hw.init = &(const struct clk_init_data) {
  2741. .name = "gcc_qupv3_wrap_2_s_ahb_clk",
  2742. .ops = &clk_branch2_ops,
  2743. },
  2744. },
  2745. };
  2746. static struct clk_branch gcc_qupv3_wrap_3_m_ahb_clk = {
  2747. .halt_reg = 0x233dc,
  2748. .halt_check = BRANCH_HALT_VOTED,
  2749. .hwcg_reg = 0x233dc,
  2750. .hwcg_bit = 1,
  2751. .clkr = {
  2752. .enable_reg = 0x52010,
  2753. .enable_mask = BIT(30),
  2754. .hw.init = &(const struct clk_init_data) {
  2755. .name = "gcc_qupv3_wrap_3_m_ahb_clk",
  2756. .ops = &clk_branch2_ops,
  2757. },
  2758. },
  2759. };
  2760. static struct clk_branch gcc_qupv3_wrap_3_s_ahb_clk = {
  2761. .halt_reg = 0x233e0,
  2762. .halt_check = BRANCH_HALT_VOTED,
  2763. .hwcg_reg = 0x233e0,
  2764. .hwcg_bit = 1,
  2765. .clkr = {
  2766. .enable_reg = 0x52010,
  2767. .enable_mask = BIT(31),
  2768. .hw.init = &(const struct clk_init_data) {
  2769. .name = "gcc_qupv3_wrap_3_s_ahb_clk",
  2770. .ops = &clk_branch2_ops,
  2771. },
  2772. },
  2773. };
  2774. static struct clk_branch gcc_sdcc2_ahb_clk = {
  2775. .halt_reg = 0x14010,
  2776. .halt_check = BRANCH_HALT,
  2777. .clkr = {
  2778. .enable_reg = 0x14010,
  2779. .enable_mask = BIT(0),
  2780. .hw.init = &(const struct clk_init_data) {
  2781. .name = "gcc_sdcc2_ahb_clk",
  2782. .ops = &clk_branch2_ops,
  2783. },
  2784. },
  2785. };
  2786. static struct clk_branch gcc_sdcc2_apps_clk = {
  2787. .halt_reg = 0x14004,
  2788. .halt_check = BRANCH_HALT,
  2789. .clkr = {
  2790. .enable_reg = 0x14004,
  2791. .enable_mask = BIT(0),
  2792. .hw.init = &(const struct clk_init_data) {
  2793. .name = "gcc_sdcc2_apps_clk",
  2794. .parent_hws = (const struct clk_hw*[]) {
  2795. &gcc_sdcc2_apps_clk_src.clkr.hw,
  2796. },
  2797. .num_parents = 1,
  2798. .flags = CLK_SET_RATE_PARENT,
  2799. .ops = &clk_branch2_ops,
  2800. },
  2801. },
  2802. };
  2803. static struct clk_branch gcc_sdcc4_ahb_clk = {
  2804. .halt_reg = 0x16010,
  2805. .halt_check = BRANCH_HALT,
  2806. .clkr = {
  2807. .enable_reg = 0x16010,
  2808. .enable_mask = BIT(0),
  2809. .hw.init = &(const struct clk_init_data) {
  2810. .name = "gcc_sdcc4_ahb_clk",
  2811. .ops = &clk_branch2_ops,
  2812. },
  2813. },
  2814. };
  2815. static struct clk_branch gcc_sdcc4_apps_clk = {
  2816. .halt_reg = 0x16004,
  2817. .halt_check = BRANCH_HALT,
  2818. .clkr = {
  2819. .enable_reg = 0x16004,
  2820. .enable_mask = BIT(0),
  2821. .hw.init = &(const struct clk_init_data) {
  2822. .name = "gcc_sdcc4_apps_clk",
  2823. .parent_hws = (const struct clk_hw*[]) {
  2824. &gcc_sdcc4_apps_clk_src.clkr.hw,
  2825. },
  2826. .num_parents = 1,
  2827. .flags = CLK_SET_RATE_PARENT,
  2828. .ops = &clk_branch2_ops,
  2829. },
  2830. },
  2831. };
  2832. static struct clk_branch gcc_ufs_phy_ahb_clk = {
  2833. .halt_reg = 0x77024,
  2834. .halt_check = BRANCH_HALT_VOTED,
  2835. .hwcg_reg = 0x77024,
  2836. .hwcg_bit = 1,
  2837. .clkr = {
  2838. .enable_reg = 0x77024,
  2839. .enable_mask = BIT(0),
  2840. .hw.init = &(const struct clk_init_data) {
  2841. .name = "gcc_ufs_phy_ahb_clk",
  2842. .ops = &clk_branch2_ops,
  2843. },
  2844. },
  2845. };
  2846. static struct clk_branch gcc_ufs_phy_axi_clk = {
  2847. .halt_reg = 0x77018,
  2848. .halt_check = BRANCH_HALT_VOTED,
  2849. .hwcg_reg = 0x77018,
  2850. .hwcg_bit = 1,
  2851. .clkr = {
  2852. .enable_reg = 0x77018,
  2853. .enable_mask = BIT(0),
  2854. .hw.init = &(const struct clk_init_data) {
  2855. .name = "gcc_ufs_phy_axi_clk",
  2856. .parent_hws = (const struct clk_hw*[]) {
  2857. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2858. },
  2859. .num_parents = 1,
  2860. .flags = CLK_SET_RATE_PARENT,
  2861. .ops = &clk_branch2_ops,
  2862. },
  2863. },
  2864. };
  2865. static struct clk_branch gcc_ufs_phy_axi_hw_ctl_clk = {
  2866. .halt_reg = 0x77018,
  2867. .halt_check = BRANCH_HALT_VOTED,
  2868. .hwcg_reg = 0x77018,
  2869. .hwcg_bit = 1,
  2870. .clkr = {
  2871. .enable_reg = 0x77018,
  2872. .enable_mask = BIT(1),
  2873. .hw.init = &(const struct clk_init_data) {
  2874. .name = "gcc_ufs_phy_axi_hw_ctl_clk",
  2875. .parent_hws = (const struct clk_hw*[]) {
  2876. &gcc_ufs_phy_axi_clk_src.clkr.hw,
  2877. },
  2878. .num_parents = 1,
  2879. .flags = CLK_SET_RATE_PARENT,
  2880. .ops = &clk_branch2_ops,
  2881. },
  2882. },
  2883. };
  2884. static struct clk_branch gcc_ufs_phy_ice_core_clk = {
  2885. .halt_reg = 0x77074,
  2886. .halt_check = BRANCH_HALT_VOTED,
  2887. .hwcg_reg = 0x77074,
  2888. .hwcg_bit = 1,
  2889. .clkr = {
  2890. .enable_reg = 0x77074,
  2891. .enable_mask = BIT(0),
  2892. .hw.init = &(const struct clk_init_data) {
  2893. .name = "gcc_ufs_phy_ice_core_clk",
  2894. .parent_hws = (const struct clk_hw*[]) {
  2895. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2896. },
  2897. .num_parents = 1,
  2898. .flags = CLK_SET_RATE_PARENT,
  2899. .ops = &clk_branch2_ops,
  2900. },
  2901. },
  2902. };
  2903. static struct clk_branch gcc_ufs_phy_ice_core_hw_ctl_clk = {
  2904. .halt_reg = 0x77074,
  2905. .halt_check = BRANCH_HALT_VOTED,
  2906. .hwcg_reg = 0x77074,
  2907. .hwcg_bit = 1,
  2908. .clkr = {
  2909. .enable_reg = 0x77074,
  2910. .enable_mask = BIT(1),
  2911. .hw.init = &(const struct clk_init_data) {
  2912. .name = "gcc_ufs_phy_ice_core_hw_ctl_clk",
  2913. .parent_hws = (const struct clk_hw*[]) {
  2914. &gcc_ufs_phy_ice_core_clk_src.clkr.hw,
  2915. },
  2916. .num_parents = 1,
  2917. .flags = CLK_SET_RATE_PARENT,
  2918. .ops = &clk_branch2_ops,
  2919. },
  2920. },
  2921. };
  2922. static struct clk_branch gcc_ufs_phy_phy_aux_clk = {
  2923. .halt_reg = 0x770b0,
  2924. .halt_check = BRANCH_HALT_VOTED,
  2925. .hwcg_reg = 0x770b0,
  2926. .hwcg_bit = 1,
  2927. .clkr = {
  2928. .enable_reg = 0x770b0,
  2929. .enable_mask = BIT(0),
  2930. .hw.init = &(const struct clk_init_data) {
  2931. .name = "gcc_ufs_phy_phy_aux_clk",
  2932. .parent_hws = (const struct clk_hw*[]) {
  2933. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2934. },
  2935. .num_parents = 1,
  2936. .flags = CLK_SET_RATE_PARENT,
  2937. .ops = &clk_branch2_ops,
  2938. },
  2939. },
  2940. };
  2941. static struct clk_branch gcc_ufs_phy_phy_aux_hw_ctl_clk = {
  2942. .halt_reg = 0x770b0,
  2943. .halt_check = BRANCH_HALT_VOTED,
  2944. .hwcg_reg = 0x770b0,
  2945. .hwcg_bit = 1,
  2946. .clkr = {
  2947. .enable_reg = 0x770b0,
  2948. .enable_mask = BIT(1),
  2949. .hw.init = &(const struct clk_init_data) {
  2950. .name = "gcc_ufs_phy_phy_aux_hw_ctl_clk",
  2951. .parent_hws = (const struct clk_hw*[]) {
  2952. &gcc_ufs_phy_phy_aux_clk_src.clkr.hw,
  2953. },
  2954. .num_parents = 1,
  2955. .flags = CLK_SET_RATE_PARENT,
  2956. .ops = &clk_branch2_ops,
  2957. },
  2958. },
  2959. };
  2960. static struct clk_branch gcc_ufs_phy_rx_symbol_0_clk = {
  2961. .halt_reg = 0x7702c,
  2962. .halt_check = BRANCH_HALT_DELAY,
  2963. .clkr = {
  2964. .enable_reg = 0x7702c,
  2965. .enable_mask = BIT(0),
  2966. .hw.init = &(const struct clk_init_data) {
  2967. .name = "gcc_ufs_phy_rx_symbol_0_clk",
  2968. .parent_hws = (const struct clk_hw*[]) {
  2969. &gcc_ufs_phy_rx_symbol_0_clk_src.clkr.hw,
  2970. },
  2971. .num_parents = 1,
  2972. .flags = CLK_SET_RATE_PARENT,
  2973. .ops = &clk_branch2_ops,
  2974. },
  2975. },
  2976. };
  2977. static struct clk_branch gcc_ufs_phy_rx_symbol_1_clk = {
  2978. .halt_reg = 0x770cc,
  2979. .halt_check = BRANCH_HALT_DELAY,
  2980. .clkr = {
  2981. .enable_reg = 0x770cc,
  2982. .enable_mask = BIT(0),
  2983. .hw.init = &(const struct clk_init_data) {
  2984. .name = "gcc_ufs_phy_rx_symbol_1_clk",
  2985. .parent_hws = (const struct clk_hw*[]) {
  2986. &gcc_ufs_phy_rx_symbol_1_clk_src.clkr.hw,
  2987. },
  2988. .num_parents = 1,
  2989. .flags = CLK_SET_RATE_PARENT,
  2990. .ops = &clk_branch2_ops,
  2991. },
  2992. },
  2993. };
  2994. static struct clk_branch gcc_ufs_phy_tx_symbol_0_clk = {
  2995. .halt_reg = 0x77028,
  2996. .halt_check = BRANCH_HALT_DELAY,
  2997. .clkr = {
  2998. .enable_reg = 0x77028,
  2999. .enable_mask = BIT(0),
  3000. .hw.init = &(const struct clk_init_data) {
  3001. .name = "gcc_ufs_phy_tx_symbol_0_clk",
  3002. .parent_hws = (const struct clk_hw*[]) {
  3003. &gcc_ufs_phy_tx_symbol_0_clk_src.clkr.hw,
  3004. },
  3005. .num_parents = 1,
  3006. .flags = CLK_SET_RATE_PARENT,
  3007. .ops = &clk_branch2_ops,
  3008. },
  3009. },
  3010. };
  3011. static struct clk_branch gcc_ufs_phy_unipro_core_clk = {
  3012. .halt_reg = 0x77068,
  3013. .halt_check = BRANCH_HALT_VOTED,
  3014. .hwcg_reg = 0x77068,
  3015. .hwcg_bit = 1,
  3016. .clkr = {
  3017. .enable_reg = 0x77068,
  3018. .enable_mask = BIT(0),
  3019. .hw.init = &(const struct clk_init_data) {
  3020. .name = "gcc_ufs_phy_unipro_core_clk",
  3021. .parent_hws = (const struct clk_hw*[]) {
  3022. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  3023. },
  3024. .num_parents = 1,
  3025. .flags = CLK_SET_RATE_PARENT,
  3026. .ops = &clk_branch2_ops,
  3027. },
  3028. },
  3029. };
  3030. static struct clk_branch gcc_ufs_phy_unipro_core_hw_ctl_clk = {
  3031. .halt_reg = 0x77068,
  3032. .halt_check = BRANCH_HALT_VOTED,
  3033. .hwcg_reg = 0x77068,
  3034. .hwcg_bit = 1,
  3035. .clkr = {
  3036. .enable_reg = 0x77068,
  3037. .enable_mask = BIT(1),
  3038. .hw.init = &(const struct clk_init_data) {
  3039. .name = "gcc_ufs_phy_unipro_core_hw_ctl_clk",
  3040. .parent_hws = (const struct clk_hw*[]) {
  3041. &gcc_ufs_phy_unipro_core_clk_src.clkr.hw,
  3042. },
  3043. .num_parents = 1,
  3044. .flags = CLK_SET_RATE_PARENT,
  3045. .ops = &clk_branch2_ops,
  3046. },
  3047. },
  3048. };
  3049. static struct clk_branch gcc_usb30_prim_master_clk = {
  3050. .halt_reg = 0x39018,
  3051. .halt_check = BRANCH_HALT,
  3052. .clkr = {
  3053. .enable_reg = 0x39018,
  3054. .enable_mask = BIT(0),
  3055. .hw.init = &(const struct clk_init_data) {
  3056. .name = "gcc_usb30_prim_master_clk",
  3057. .parent_hws = (const struct clk_hw*[]) {
  3058. &gcc_usb30_prim_master_clk_src.clkr.hw,
  3059. },
  3060. .num_parents = 1,
  3061. .flags = CLK_SET_RATE_PARENT,
  3062. .ops = &clk_branch2_ops,
  3063. },
  3064. },
  3065. };
  3066. static struct clk_branch gcc_usb30_prim_mock_utmi_clk = {
  3067. .halt_reg = 0x39028,
  3068. .halt_check = BRANCH_HALT,
  3069. .clkr = {
  3070. .enable_reg = 0x39028,
  3071. .enable_mask = BIT(0),
  3072. .hw.init = &(const struct clk_init_data) {
  3073. .name = "gcc_usb30_prim_mock_utmi_clk",
  3074. .parent_hws = (const struct clk_hw*[]) {
  3075. &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr.hw,
  3076. },
  3077. .num_parents = 1,
  3078. .flags = CLK_SET_RATE_PARENT,
  3079. .ops = &clk_branch2_ops,
  3080. },
  3081. },
  3082. };
  3083. static struct clk_branch gcc_usb30_prim_sleep_clk = {
  3084. .halt_reg = 0x39024,
  3085. .halt_check = BRANCH_HALT,
  3086. .clkr = {
  3087. .enable_reg = 0x39024,
  3088. .enable_mask = BIT(0),
  3089. .hw.init = &(const struct clk_init_data) {
  3090. .name = "gcc_usb30_prim_sleep_clk",
  3091. .ops = &clk_branch2_ops,
  3092. },
  3093. },
  3094. };
  3095. static struct clk_branch gcc_usb3_prim_phy_aux_clk = {
  3096. .halt_reg = 0x39060,
  3097. .halt_check = BRANCH_HALT,
  3098. .clkr = {
  3099. .enable_reg = 0x39060,
  3100. .enable_mask = BIT(0),
  3101. .hw.init = &(const struct clk_init_data) {
  3102. .name = "gcc_usb3_prim_phy_aux_clk",
  3103. .parent_hws = (const struct clk_hw*[]) {
  3104. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  3105. },
  3106. .num_parents = 1,
  3107. .flags = CLK_SET_RATE_PARENT,
  3108. .ops = &clk_branch2_ops,
  3109. },
  3110. },
  3111. };
  3112. static struct clk_branch gcc_usb3_prim_phy_com_aux_clk = {
  3113. .halt_reg = 0x39064,
  3114. .halt_check = BRANCH_HALT,
  3115. .clkr = {
  3116. .enable_reg = 0x39064,
  3117. .enable_mask = BIT(0),
  3118. .hw.init = &(const struct clk_init_data) {
  3119. .name = "gcc_usb3_prim_phy_com_aux_clk",
  3120. .parent_hws = (const struct clk_hw*[]) {
  3121. &gcc_usb3_prim_phy_aux_clk_src.clkr.hw,
  3122. },
  3123. .num_parents = 1,
  3124. .flags = CLK_SET_RATE_PARENT,
  3125. .ops = &clk_branch2_ops,
  3126. },
  3127. },
  3128. };
  3129. static struct clk_branch gcc_usb3_prim_phy_pipe_clk = {
  3130. .halt_reg = 0x39068,
  3131. .halt_check = BRANCH_HALT_DELAY,
  3132. .hwcg_reg = 0x39068,
  3133. .hwcg_bit = 1,
  3134. .clkr = {
  3135. .enable_reg = 0x39068,
  3136. .enable_mask = BIT(0),
  3137. .hw.init = &(const struct clk_init_data) {
  3138. .name = "gcc_usb3_prim_phy_pipe_clk",
  3139. .parent_hws = (const struct clk_hw*[]) {
  3140. &gcc_usb3_prim_phy_pipe_clk_src.clkr.hw,
  3141. },
  3142. .num_parents = 1,
  3143. .flags = CLK_SET_RATE_PARENT,
  3144. .ops = &clk_branch2_ops,
  3145. },
  3146. },
  3147. };
  3148. static struct clk_branch gcc_video_axi0_clk = {
  3149. .halt_reg = 0x32018,
  3150. .halt_check = BRANCH_HALT_SKIP,
  3151. .hwcg_reg = 0x32018,
  3152. .hwcg_bit = 1,
  3153. .clkr = {
  3154. .enable_reg = 0x32018,
  3155. .enable_mask = BIT(0),
  3156. .hw.init = &(const struct clk_init_data) {
  3157. .name = "gcc_video_axi0_clk",
  3158. .ops = &clk_branch2_ops,
  3159. },
  3160. },
  3161. };
  3162. static struct clk_branch gcc_video_axi1_clk = {
  3163. .halt_reg = 0x32024,
  3164. .halt_check = BRANCH_HALT_SKIP,
  3165. .hwcg_reg = 0x32024,
  3166. .hwcg_bit = 1,
  3167. .clkr = {
  3168. .enable_reg = 0x32024,
  3169. .enable_mask = BIT(0),
  3170. .hw.init = &(const struct clk_init_data) {
  3171. .name = "gcc_video_axi1_clk",
  3172. .ops = &clk_branch2_ops,
  3173. },
  3174. },
  3175. };
  3176. static struct gdsc pcie_0_gdsc = {
  3177. .gdscr = 0x6b004,
  3178. .collapse_ctrl = 0x5214c,
  3179. .collapse_mask = BIT(0),
  3180. .pd = {
  3181. .name = "pcie_0_gdsc",
  3182. },
  3183. .pwrsts = PWRSTS_RET_ON,
  3184. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
  3185. };
  3186. static struct gdsc pcie_0_phy_gdsc = {
  3187. .gdscr = 0x6c000,
  3188. .collapse_ctrl = 0x5214c,
  3189. .collapse_mask = BIT(3),
  3190. .pd = {
  3191. .name = "pcie_0_phy_gdsc",
  3192. },
  3193. .pwrsts = PWRSTS_RET_ON,
  3194. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
  3195. };
  3196. static struct gdsc pcie_1_gdsc = {
  3197. .gdscr = 0x8d004,
  3198. .collapse_ctrl = 0x5214c,
  3199. .collapse_mask = BIT(1),
  3200. .pd = {
  3201. .name = "pcie_1_gdsc",
  3202. },
  3203. .pwrsts = PWRSTS_RET_ON,
  3204. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
  3205. };
  3206. static struct gdsc pcie_1_phy_gdsc = {
  3207. .gdscr = 0x8e000,
  3208. .collapse_ctrl = 0x5214c,
  3209. .collapse_mask = BIT(4),
  3210. .pd = {
  3211. .name = "pcie_1_phy_gdsc",
  3212. },
  3213. .pwrsts = PWRSTS_RET_ON,
  3214. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE | VOTABLE,
  3215. };
  3216. static struct gdsc ufs_phy_gdsc = {
  3217. .gdscr = 0x77004,
  3218. .pd = {
  3219. .name = "ufs_phy_gdsc",
  3220. },
  3221. .pwrsts = PWRSTS_OFF_ON,
  3222. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3223. };
  3224. static struct gdsc ufs_mem_phy_gdsc = {
  3225. .gdscr = 0x9e000,
  3226. .pd = {
  3227. .name = "ufs_mem_phy_gdsc",
  3228. },
  3229. .pwrsts = PWRSTS_OFF_ON,
  3230. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3231. };
  3232. static struct gdsc usb30_prim_gdsc = {
  3233. .gdscr = 0x39004,
  3234. .pd = {
  3235. .name = "usb30_prim_gdsc",
  3236. },
  3237. .pwrsts = PWRSTS_OFF_ON,
  3238. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3239. };
  3240. static struct gdsc usb3_phy_gdsc = {
  3241. .gdscr = 0x50018,
  3242. .pd = {
  3243. .name = "usb3_phy_gdsc",
  3244. },
  3245. .pwrsts = PWRSTS_OFF_ON,
  3246. .flags = POLL_CFG_GDSCR | RETAIN_FF_ENABLE,
  3247. };
  3248. static struct clk_regmap *gcc_sm8650_clocks[] = {
  3249. [GCC_AGGRE_NOC_PCIE_AXI_CLK] = &gcc_aggre_noc_pcie_axi_clk.clkr,
  3250. [GCC_AGGRE_UFS_PHY_AXI_CLK] = &gcc_aggre_ufs_phy_axi_clk.clkr,
  3251. [GCC_AGGRE_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_aggre_ufs_phy_axi_hw_ctl_clk.clkr,
  3252. [GCC_AGGRE_USB3_PRIM_AXI_CLK] = &gcc_aggre_usb3_prim_axi_clk.clkr,
  3253. [GCC_BOOT_ROM_AHB_CLK] = &gcc_boot_rom_ahb_clk.clkr,
  3254. [GCC_CAMERA_HF_AXI_CLK] = &gcc_camera_hf_axi_clk.clkr,
  3255. [GCC_CAMERA_SF_AXI_CLK] = &gcc_camera_sf_axi_clk.clkr,
  3256. [GCC_CFG_NOC_PCIE_ANOC_AHB_CLK] = &gcc_cfg_noc_pcie_anoc_ahb_clk.clkr,
  3257. [GCC_CFG_NOC_USB3_PRIM_AXI_CLK] = &gcc_cfg_noc_usb3_prim_axi_clk.clkr,
  3258. [GCC_CNOC_PCIE_SF_AXI_CLK] = &gcc_cnoc_pcie_sf_axi_clk.clkr,
  3259. [GCC_DDRSS_GPU_AXI_CLK] = &gcc_ddrss_gpu_axi_clk.clkr,
  3260. [GCC_DDRSS_PCIE_SF_QTB_CLK] = &gcc_ddrss_pcie_sf_qtb_clk.clkr,
  3261. [GCC_DISP_HF_AXI_CLK] = &gcc_disp_hf_axi_clk.clkr,
  3262. [GCC_GP1_CLK] = &gcc_gp1_clk.clkr,
  3263. [GCC_GP1_CLK_SRC] = &gcc_gp1_clk_src.clkr,
  3264. [GCC_GP2_CLK] = &gcc_gp2_clk.clkr,
  3265. [GCC_GP2_CLK_SRC] = &gcc_gp2_clk_src.clkr,
  3266. [GCC_GP3_CLK] = &gcc_gp3_clk.clkr,
  3267. [GCC_GP3_CLK_SRC] = &gcc_gp3_clk_src.clkr,
  3268. [GCC_GPLL0] = &gcc_gpll0.clkr,
  3269. [GCC_GPLL0_OUT_EVEN] = &gcc_gpll0_out_even.clkr,
  3270. [GCC_GPLL1] = &gcc_gpll1.clkr,
  3271. [GCC_GPLL3] = &gcc_gpll3.clkr,
  3272. [GCC_GPLL4] = &gcc_gpll4.clkr,
  3273. [GCC_GPLL6] = &gcc_gpll6.clkr,
  3274. [GCC_GPLL7] = &gcc_gpll7.clkr,
  3275. [GCC_GPLL9] = &gcc_gpll9.clkr,
  3276. [GCC_GPU_GPLL0_CLK_SRC] = &gcc_gpu_gpll0_clk_src.clkr,
  3277. [GCC_GPU_GPLL0_DIV_CLK_SRC] = &gcc_gpu_gpll0_div_clk_src.clkr,
  3278. [GCC_GPU_MEMNOC_GFX_CLK] = &gcc_gpu_memnoc_gfx_clk.clkr,
  3279. [GCC_GPU_SNOC_DVM_GFX_CLK] = &gcc_gpu_snoc_dvm_gfx_clk.clkr,
  3280. [GCC_PCIE_0_AUX_CLK] = &gcc_pcie_0_aux_clk.clkr,
  3281. [GCC_PCIE_0_AUX_CLK_SRC] = &gcc_pcie_0_aux_clk_src.clkr,
  3282. [GCC_PCIE_0_CFG_AHB_CLK] = &gcc_pcie_0_cfg_ahb_clk.clkr,
  3283. [GCC_PCIE_0_MSTR_AXI_CLK] = &gcc_pcie_0_mstr_axi_clk.clkr,
  3284. [GCC_PCIE_0_PHY_RCHNG_CLK] = &gcc_pcie_0_phy_rchng_clk.clkr,
  3285. [GCC_PCIE_0_PHY_RCHNG_CLK_SRC] = &gcc_pcie_0_phy_rchng_clk_src.clkr,
  3286. [GCC_PCIE_0_PIPE_CLK] = &gcc_pcie_0_pipe_clk.clkr,
  3287. [GCC_PCIE_0_PIPE_CLK_SRC] = &gcc_pcie_0_pipe_clk_src.clkr,
  3288. [GCC_PCIE_0_SLV_AXI_CLK] = &gcc_pcie_0_slv_axi_clk.clkr,
  3289. [GCC_PCIE_0_SLV_Q2A_AXI_CLK] = &gcc_pcie_0_slv_q2a_axi_clk.clkr,
  3290. [GCC_PCIE_1_AUX_CLK] = &gcc_pcie_1_aux_clk.clkr,
  3291. [GCC_PCIE_1_AUX_CLK_SRC] = &gcc_pcie_1_aux_clk_src.clkr,
  3292. [GCC_PCIE_1_CFG_AHB_CLK] = &gcc_pcie_1_cfg_ahb_clk.clkr,
  3293. [GCC_PCIE_1_MSTR_AXI_CLK] = &gcc_pcie_1_mstr_axi_clk.clkr,
  3294. [GCC_PCIE_1_PHY_AUX_CLK] = &gcc_pcie_1_phy_aux_clk.clkr,
  3295. [GCC_PCIE_1_PHY_AUX_CLK_SRC] = &gcc_pcie_1_phy_aux_clk_src.clkr,
  3296. [GCC_PCIE_1_PHY_RCHNG_CLK] = &gcc_pcie_1_phy_rchng_clk.clkr,
  3297. [GCC_PCIE_1_PHY_RCHNG_CLK_SRC] = &gcc_pcie_1_phy_rchng_clk_src.clkr,
  3298. [GCC_PCIE_1_PIPE_CLK] = &gcc_pcie_1_pipe_clk.clkr,
  3299. [GCC_PCIE_1_PIPE_CLK_SRC] = &gcc_pcie_1_pipe_clk_src.clkr,
  3300. [GCC_PCIE_1_SLV_AXI_CLK] = &gcc_pcie_1_slv_axi_clk.clkr,
  3301. [GCC_PCIE_1_SLV_Q2A_AXI_CLK] = &gcc_pcie_1_slv_q2a_axi_clk.clkr,
  3302. [GCC_PDM2_CLK] = &gcc_pdm2_clk.clkr,
  3303. [GCC_PDM2_CLK_SRC] = &gcc_pdm2_clk_src.clkr,
  3304. [GCC_PDM_AHB_CLK] = &gcc_pdm_ahb_clk.clkr,
  3305. [GCC_PDM_XO4_CLK] = &gcc_pdm_xo4_clk.clkr,
  3306. [GCC_QMIP_CAMERA_NRT_AHB_CLK] = &gcc_qmip_camera_nrt_ahb_clk.clkr,
  3307. [GCC_QMIP_CAMERA_RT_AHB_CLK] = &gcc_qmip_camera_rt_ahb_clk.clkr,
  3308. [GCC_QMIP_DISP_AHB_CLK] = &gcc_qmip_disp_ahb_clk.clkr,
  3309. [GCC_QMIP_GPU_AHB_CLK] = &gcc_qmip_gpu_ahb_clk.clkr,
  3310. [GCC_QMIP_PCIE_AHB_CLK] = &gcc_qmip_pcie_ahb_clk.clkr,
  3311. [GCC_QMIP_VIDEO_CV_CPU_AHB_CLK] = &gcc_qmip_video_cv_cpu_ahb_clk.clkr,
  3312. [GCC_QMIP_VIDEO_CVP_AHB_CLK] = &gcc_qmip_video_cvp_ahb_clk.clkr,
  3313. [GCC_QMIP_VIDEO_V_CPU_AHB_CLK] = &gcc_qmip_video_v_cpu_ahb_clk.clkr,
  3314. [GCC_QMIP_VIDEO_VCODEC_AHB_CLK] = &gcc_qmip_video_vcodec_ahb_clk.clkr,
  3315. [GCC_QUPV3_I2C_CORE_CLK] = &gcc_qupv3_i2c_core_clk.clkr,
  3316. [GCC_QUPV3_I2C_S0_CLK] = &gcc_qupv3_i2c_s0_clk.clkr,
  3317. [GCC_QUPV3_I2C_S0_CLK_SRC] = &gcc_qupv3_i2c_s0_clk_src.clkr,
  3318. [GCC_QUPV3_I2C_S1_CLK] = &gcc_qupv3_i2c_s1_clk.clkr,
  3319. [GCC_QUPV3_I2C_S1_CLK_SRC] = &gcc_qupv3_i2c_s1_clk_src.clkr,
  3320. [GCC_QUPV3_I2C_S2_CLK] = &gcc_qupv3_i2c_s2_clk.clkr,
  3321. [GCC_QUPV3_I2C_S2_CLK_SRC] = &gcc_qupv3_i2c_s2_clk_src.clkr,
  3322. [GCC_QUPV3_I2C_S3_CLK] = &gcc_qupv3_i2c_s3_clk.clkr,
  3323. [GCC_QUPV3_I2C_S3_CLK_SRC] = &gcc_qupv3_i2c_s3_clk_src.clkr,
  3324. [GCC_QUPV3_I2C_S4_CLK] = &gcc_qupv3_i2c_s4_clk.clkr,
  3325. [GCC_QUPV3_I2C_S4_CLK_SRC] = &gcc_qupv3_i2c_s4_clk_src.clkr,
  3326. [GCC_QUPV3_I2C_S5_CLK] = &gcc_qupv3_i2c_s5_clk.clkr,
  3327. [GCC_QUPV3_I2C_S5_CLK_SRC] = &gcc_qupv3_i2c_s5_clk_src.clkr,
  3328. [GCC_QUPV3_I2C_S6_CLK] = &gcc_qupv3_i2c_s6_clk.clkr,
  3329. [GCC_QUPV3_I2C_S6_CLK_SRC] = &gcc_qupv3_i2c_s6_clk_src.clkr,
  3330. [GCC_QUPV3_I2C_S7_CLK] = &gcc_qupv3_i2c_s7_clk.clkr,
  3331. [GCC_QUPV3_I2C_S7_CLK_SRC] = &gcc_qupv3_i2c_s7_clk_src.clkr,
  3332. [GCC_QUPV3_I2C_S8_CLK] = &gcc_qupv3_i2c_s8_clk.clkr,
  3333. [GCC_QUPV3_I2C_S8_CLK_SRC] = &gcc_qupv3_i2c_s8_clk_src.clkr,
  3334. [GCC_QUPV3_I2C_S9_CLK] = &gcc_qupv3_i2c_s9_clk.clkr,
  3335. [GCC_QUPV3_I2C_S9_CLK_SRC] = &gcc_qupv3_i2c_s9_clk_src.clkr,
  3336. [GCC_QUPV3_I2C_S_AHB_CLK] = &gcc_qupv3_i2c_s_ahb_clk.clkr,
  3337. [GCC_QUPV3_WRAP1_CORE_2X_CLK] = &gcc_qupv3_wrap1_core_2x_clk.clkr,
  3338. [GCC_QUPV3_WRAP1_CORE_CLK] = &gcc_qupv3_wrap1_core_clk.clkr,
  3339. [GCC_QUPV3_WRAP1_QSPI_REF_CLK] = &gcc_qupv3_wrap1_qspi_ref_clk.clkr,
  3340. [GCC_QUPV3_WRAP1_QSPI_REF_CLK_SRC] = &gcc_qupv3_wrap1_qspi_ref_clk_src.clkr,
  3341. [GCC_QUPV3_WRAP1_S0_CLK] = &gcc_qupv3_wrap1_s0_clk.clkr,
  3342. [GCC_QUPV3_WRAP1_S0_CLK_SRC] = &gcc_qupv3_wrap1_s0_clk_src.clkr,
  3343. [GCC_QUPV3_WRAP1_S1_CLK] = &gcc_qupv3_wrap1_s1_clk.clkr,
  3344. [GCC_QUPV3_WRAP1_S1_CLK_SRC] = &gcc_qupv3_wrap1_s1_clk_src.clkr,
  3345. [GCC_QUPV3_WRAP1_S2_CLK] = &gcc_qupv3_wrap1_s2_clk.clkr,
  3346. [GCC_QUPV3_WRAP1_S2_CLK_SRC] = &gcc_qupv3_wrap1_s2_clk_src.clkr,
  3347. [GCC_QUPV3_WRAP1_S3_CLK] = &gcc_qupv3_wrap1_s3_clk.clkr,
  3348. [GCC_QUPV3_WRAP1_S3_CLK_SRC] = &gcc_qupv3_wrap1_s3_clk_src.clkr,
  3349. [GCC_QUPV3_WRAP1_S4_CLK] = &gcc_qupv3_wrap1_s4_clk.clkr,
  3350. [GCC_QUPV3_WRAP1_S4_CLK_SRC] = &gcc_qupv3_wrap1_s4_clk_src.clkr,
  3351. [GCC_QUPV3_WRAP1_S5_CLK] = &gcc_qupv3_wrap1_s5_clk.clkr,
  3352. [GCC_QUPV3_WRAP1_S5_CLK_SRC] = &gcc_qupv3_wrap1_s5_clk_src.clkr,
  3353. [GCC_QUPV3_WRAP1_S6_CLK] = &gcc_qupv3_wrap1_s6_clk.clkr,
  3354. [GCC_QUPV3_WRAP1_S6_CLK_SRC] = &gcc_qupv3_wrap1_s6_clk_src.clkr,
  3355. [GCC_QUPV3_WRAP1_S7_CLK] = &gcc_qupv3_wrap1_s7_clk.clkr,
  3356. [GCC_QUPV3_WRAP1_S7_CLK_SRC] = &gcc_qupv3_wrap1_s7_clk_src.clkr,
  3357. [GCC_QUPV3_WRAP2_CORE_2X_CLK] = &gcc_qupv3_wrap2_core_2x_clk.clkr,
  3358. [GCC_QUPV3_WRAP2_CORE_CLK] = &gcc_qupv3_wrap2_core_clk.clkr,
  3359. [GCC_QUPV3_WRAP2_IBI_CTRL_0_CLK_SRC] = &gcc_qupv3_wrap2_ibi_ctrl_0_clk_src.clkr,
  3360. [GCC_QUPV3_WRAP2_IBI_CTRL_2_CLK] = &gcc_qupv3_wrap2_ibi_ctrl_2_clk.clkr,
  3361. [GCC_QUPV3_WRAP2_IBI_CTRL_3_CLK] = &gcc_qupv3_wrap2_ibi_ctrl_3_clk.clkr,
  3362. [GCC_QUPV3_WRAP2_S0_CLK] = &gcc_qupv3_wrap2_s0_clk.clkr,
  3363. [GCC_QUPV3_WRAP2_S0_CLK_SRC] = &gcc_qupv3_wrap2_s0_clk_src.clkr,
  3364. [GCC_QUPV3_WRAP2_S1_CLK] = &gcc_qupv3_wrap2_s1_clk.clkr,
  3365. [GCC_QUPV3_WRAP2_S1_CLK_SRC] = &gcc_qupv3_wrap2_s1_clk_src.clkr,
  3366. [GCC_QUPV3_WRAP2_S2_CLK] = &gcc_qupv3_wrap2_s2_clk.clkr,
  3367. [GCC_QUPV3_WRAP2_S2_CLK_SRC] = &gcc_qupv3_wrap2_s2_clk_src.clkr,
  3368. [GCC_QUPV3_WRAP2_S3_CLK] = &gcc_qupv3_wrap2_s3_clk.clkr,
  3369. [GCC_QUPV3_WRAP2_S3_CLK_SRC] = &gcc_qupv3_wrap2_s3_clk_src.clkr,
  3370. [GCC_QUPV3_WRAP2_S4_CLK] = &gcc_qupv3_wrap2_s4_clk.clkr,
  3371. [GCC_QUPV3_WRAP2_S4_CLK_SRC] = &gcc_qupv3_wrap2_s4_clk_src.clkr,
  3372. [GCC_QUPV3_WRAP2_S5_CLK] = &gcc_qupv3_wrap2_s5_clk.clkr,
  3373. [GCC_QUPV3_WRAP2_S5_CLK_SRC] = &gcc_qupv3_wrap2_s5_clk_src.clkr,
  3374. [GCC_QUPV3_WRAP2_S6_CLK] = &gcc_qupv3_wrap2_s6_clk.clkr,
  3375. [GCC_QUPV3_WRAP2_S6_CLK_SRC] = &gcc_qupv3_wrap2_s6_clk_src.clkr,
  3376. [GCC_QUPV3_WRAP2_S7_CLK] = &gcc_qupv3_wrap2_s7_clk.clkr,
  3377. [GCC_QUPV3_WRAP2_S7_CLK_SRC] = &gcc_qupv3_wrap2_s7_clk_src.clkr,
  3378. [GCC_QUPV3_WRAP3_CORE_2X_CLK] = &gcc_qupv3_wrap3_core_2x_clk.clkr,
  3379. [GCC_QUPV3_WRAP3_CORE_CLK] = &gcc_qupv3_wrap3_core_clk.clkr,
  3380. [GCC_QUPV3_WRAP3_QSPI_REF_CLK] = &gcc_qupv3_wrap3_qspi_ref_clk.clkr,
  3381. [GCC_QUPV3_WRAP3_QSPI_REF_CLK_SRC] = &gcc_qupv3_wrap3_qspi_ref_clk_src.clkr,
  3382. [GCC_QUPV3_WRAP3_S0_CLK] = &gcc_qupv3_wrap3_s0_clk.clkr,
  3383. [GCC_QUPV3_WRAP3_S0_CLK_SRC] = &gcc_qupv3_wrap3_s0_clk_src.clkr,
  3384. [GCC_QUPV3_WRAP_1_M_AHB_CLK] = &gcc_qupv3_wrap_1_m_ahb_clk.clkr,
  3385. [GCC_QUPV3_WRAP_1_S_AHB_CLK] = &gcc_qupv3_wrap_1_s_ahb_clk.clkr,
  3386. [GCC_QUPV3_WRAP_2_IBI_2_AHB_CLK] = &gcc_qupv3_wrap_2_ibi_2_ahb_clk.clkr,
  3387. [GCC_QUPV3_WRAP_2_IBI_3_AHB_CLK] = &gcc_qupv3_wrap_2_ibi_3_ahb_clk.clkr,
  3388. [GCC_QUPV3_WRAP_2_M_AHB_CLK] = &gcc_qupv3_wrap_2_m_ahb_clk.clkr,
  3389. [GCC_QUPV3_WRAP_2_S_AHB_CLK] = &gcc_qupv3_wrap_2_s_ahb_clk.clkr,
  3390. [GCC_QUPV3_WRAP_3_M_AHB_CLK] = &gcc_qupv3_wrap_3_m_ahb_clk.clkr,
  3391. [GCC_QUPV3_WRAP_3_S_AHB_CLK] = &gcc_qupv3_wrap_3_s_ahb_clk.clkr,
  3392. [GCC_SDCC2_AHB_CLK] = &gcc_sdcc2_ahb_clk.clkr,
  3393. [GCC_SDCC2_APPS_CLK] = &gcc_sdcc2_apps_clk.clkr,
  3394. [GCC_SDCC2_APPS_CLK_SRC] = &gcc_sdcc2_apps_clk_src.clkr,
  3395. [GCC_SDCC4_AHB_CLK] = &gcc_sdcc4_ahb_clk.clkr,
  3396. [GCC_SDCC4_APPS_CLK] = &gcc_sdcc4_apps_clk.clkr,
  3397. [GCC_SDCC4_APPS_CLK_SRC] = &gcc_sdcc4_apps_clk_src.clkr,
  3398. [GCC_UFS_PHY_AHB_CLK] = &gcc_ufs_phy_ahb_clk.clkr,
  3399. [GCC_UFS_PHY_AXI_CLK] = &gcc_ufs_phy_axi_clk.clkr,
  3400. [GCC_UFS_PHY_AXI_CLK_SRC] = &gcc_ufs_phy_axi_clk_src.clkr,
  3401. [GCC_UFS_PHY_AXI_HW_CTL_CLK] = &gcc_ufs_phy_axi_hw_ctl_clk.clkr,
  3402. [GCC_UFS_PHY_ICE_CORE_CLK] = &gcc_ufs_phy_ice_core_clk.clkr,
  3403. [GCC_UFS_PHY_ICE_CORE_CLK_SRC] = &gcc_ufs_phy_ice_core_clk_src.clkr,
  3404. [GCC_UFS_PHY_ICE_CORE_HW_CTL_CLK] = &gcc_ufs_phy_ice_core_hw_ctl_clk.clkr,
  3405. [GCC_UFS_PHY_PHY_AUX_CLK] = &gcc_ufs_phy_phy_aux_clk.clkr,
  3406. [GCC_UFS_PHY_PHY_AUX_CLK_SRC] = &gcc_ufs_phy_phy_aux_clk_src.clkr,
  3407. [GCC_UFS_PHY_PHY_AUX_HW_CTL_CLK] = &gcc_ufs_phy_phy_aux_hw_ctl_clk.clkr,
  3408. [GCC_UFS_PHY_RX_SYMBOL_0_CLK] = &gcc_ufs_phy_rx_symbol_0_clk.clkr,
  3409. [GCC_UFS_PHY_RX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_rx_symbol_0_clk_src.clkr,
  3410. [GCC_UFS_PHY_RX_SYMBOL_1_CLK] = &gcc_ufs_phy_rx_symbol_1_clk.clkr,
  3411. [GCC_UFS_PHY_RX_SYMBOL_1_CLK_SRC] = &gcc_ufs_phy_rx_symbol_1_clk_src.clkr,
  3412. [GCC_UFS_PHY_TX_SYMBOL_0_CLK] = &gcc_ufs_phy_tx_symbol_0_clk.clkr,
  3413. [GCC_UFS_PHY_TX_SYMBOL_0_CLK_SRC] = &gcc_ufs_phy_tx_symbol_0_clk_src.clkr,
  3414. [GCC_UFS_PHY_UNIPRO_CORE_CLK] = &gcc_ufs_phy_unipro_core_clk.clkr,
  3415. [GCC_UFS_PHY_UNIPRO_CORE_CLK_SRC] = &gcc_ufs_phy_unipro_core_clk_src.clkr,
  3416. [GCC_UFS_PHY_UNIPRO_CORE_HW_CTL_CLK] = &gcc_ufs_phy_unipro_core_hw_ctl_clk.clkr,
  3417. [GCC_USB30_PRIM_MASTER_CLK] = &gcc_usb30_prim_master_clk.clkr,
  3418. [GCC_USB30_PRIM_MASTER_CLK_SRC] = &gcc_usb30_prim_master_clk_src.clkr,
  3419. [GCC_USB30_PRIM_MOCK_UTMI_CLK] = &gcc_usb30_prim_mock_utmi_clk.clkr,
  3420. [GCC_USB30_PRIM_MOCK_UTMI_CLK_SRC] = &gcc_usb30_prim_mock_utmi_clk_src.clkr,
  3421. [GCC_USB30_PRIM_MOCK_UTMI_POSTDIV_CLK_SRC] = &gcc_usb30_prim_mock_utmi_postdiv_clk_src.clkr,
  3422. [GCC_USB30_PRIM_SLEEP_CLK] = &gcc_usb30_prim_sleep_clk.clkr,
  3423. [GCC_USB3_PRIM_PHY_AUX_CLK] = &gcc_usb3_prim_phy_aux_clk.clkr,
  3424. [GCC_USB3_PRIM_PHY_AUX_CLK_SRC] = &gcc_usb3_prim_phy_aux_clk_src.clkr,
  3425. [GCC_USB3_PRIM_PHY_COM_AUX_CLK] = &gcc_usb3_prim_phy_com_aux_clk.clkr,
  3426. [GCC_USB3_PRIM_PHY_PIPE_CLK] = &gcc_usb3_prim_phy_pipe_clk.clkr,
  3427. [GCC_USB3_PRIM_PHY_PIPE_CLK_SRC] = &gcc_usb3_prim_phy_pipe_clk_src.clkr,
  3428. [GCC_VIDEO_AXI0_CLK] = &gcc_video_axi0_clk.clkr,
  3429. [GCC_VIDEO_AXI1_CLK] = &gcc_video_axi1_clk.clkr,
  3430. [GCC_GPLL0_AO] = &gcc_gpll0_ao.clkr,
  3431. [GCC_GPLL0_OUT_EVEN_AO] = &gcc_gpll0_out_even_ao.clkr,
  3432. [GCC_GPLL1_AO] = &gcc_gpll1_ao.clkr,
  3433. [GCC_GPLL3_AO] = &gcc_gpll3_ao.clkr,
  3434. [GCC_GPLL4_AO] = &gcc_gpll4_ao.clkr,
  3435. [GCC_GPLL6_AO] = &gcc_gpll6_ao.clkr,
  3436. };
  3437. static const struct qcom_reset_map gcc_sm8650_resets[] = {
  3438. [GCC_CAMERA_BCR] = { 0x26000 },
  3439. [GCC_DISPLAY_BCR] = { 0x27000 },
  3440. [GCC_GPU_BCR] = { 0x71000 },
  3441. [GCC_PCIE_0_BCR] = { 0x6b000 },
  3442. [GCC_PCIE_0_LINK_DOWN_BCR] = { 0x6c014 },
  3443. [GCC_PCIE_0_NOCSR_COM_PHY_BCR] = { 0x6c020 },
  3444. [GCC_PCIE_0_PHY_BCR] = { 0x6c01c },
  3445. [GCC_PCIE_0_PHY_NOCSR_COM_PHY_BCR] = { 0x6c028 },
  3446. [GCC_PCIE_1_BCR] = { 0x8d000 },
  3447. [GCC_PCIE_1_LINK_DOWN_BCR] = { 0x8e014 },
  3448. [GCC_PCIE_1_NOCSR_COM_PHY_BCR] = { 0x8e020 },
  3449. [GCC_PCIE_1_PHY_BCR] = { 0x8e01c },
  3450. [GCC_PCIE_1_PHY_NOCSR_COM_PHY_BCR] = { 0x8e024 },
  3451. [GCC_PCIE_PHY_BCR] = { 0x6f000 },
  3452. [GCC_PCIE_PHY_CFG_AHB_BCR] = { 0x6f00c },
  3453. [GCC_PCIE_PHY_COM_BCR] = { 0x6f010 },
  3454. [GCC_PDM_BCR] = { 0x33000 },
  3455. [GCC_QUPV3_WRAPPER_1_BCR] = { 0x18000 },
  3456. [GCC_QUPV3_WRAPPER_2_BCR] = { 0x1e000 },
  3457. [GCC_QUPV3_WRAPPER_3_BCR] = { 0x19000 },
  3458. [GCC_QUPV3_WRAPPER_I2C_BCR] = { 0x17000 },
  3459. [GCC_QUSB2PHY_PRIM_BCR] = { 0x12000 },
  3460. [GCC_QUSB2PHY_SEC_BCR] = { 0x12004 },
  3461. [GCC_SDCC2_BCR] = { 0x14000 },
  3462. [GCC_SDCC4_BCR] = { 0x16000 },
  3463. [GCC_UFS_PHY_BCR] = { 0x77000 },
  3464. [GCC_USB30_PRIM_BCR] = { 0x39000 },
  3465. [GCC_USB3_DP_PHY_PRIM_BCR] = { 0x50008 },
  3466. [GCC_USB3_DP_PHY_SEC_BCR] = { 0x50014 },
  3467. [GCC_USB3_PHY_PRIM_BCR] = { 0x50000 },
  3468. [GCC_USB3_PHY_SEC_BCR] = { 0x5000c },
  3469. [GCC_USB3PHY_PHY_PRIM_BCR] = { 0x50004 },
  3470. [GCC_USB3PHY_PHY_SEC_BCR] = { 0x50010 },
  3471. [GCC_VIDEO_AXI0_CLK_ARES] = { .reg = 0x32018, .bit = 2, .udelay = 1000 },
  3472. [GCC_VIDEO_AXI1_CLK_ARES] = { .reg = 0x32024, .bit = 2, .udelay = 1000 },
  3473. [GCC_VIDEO_BCR] = { 0x32000 },
  3474. };
  3475. static const struct clk_rcg_dfs_data gcc_dfs_clocks[] = {
  3476. DEFINE_RCG_DFS(gcc_qupv3_wrap1_qspi_ref_clk_src),
  3477. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s0_clk_src),
  3478. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s1_clk_src),
  3479. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s3_clk_src),
  3480. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s4_clk_src),
  3481. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s5_clk_src),
  3482. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s6_clk_src),
  3483. DEFINE_RCG_DFS(gcc_qupv3_wrap1_s7_clk_src),
  3484. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s0_clk_src),
  3485. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s1_clk_src),
  3486. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s2_clk_src),
  3487. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s3_clk_src),
  3488. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s4_clk_src),
  3489. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s5_clk_src),
  3490. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s6_clk_src),
  3491. DEFINE_RCG_DFS(gcc_qupv3_wrap2_s7_clk_src),
  3492. DEFINE_RCG_DFS(gcc_qupv3_wrap3_qspi_ref_clk_src),
  3493. };
  3494. static struct gdsc *gcc_sm8650_gdscs[] = {
  3495. [PCIE_0_GDSC] = &pcie_0_gdsc,
  3496. [PCIE_0_PHY_GDSC] = &pcie_0_phy_gdsc,
  3497. [PCIE_1_GDSC] = &pcie_1_gdsc,
  3498. [PCIE_1_PHY_GDSC] = &pcie_1_phy_gdsc,
  3499. [UFS_PHY_GDSC] = &ufs_phy_gdsc,
  3500. [UFS_MEM_PHY_GDSC] = &ufs_mem_phy_gdsc,
  3501. [USB30_PRIM_GDSC] = &usb30_prim_gdsc,
  3502. [USB3_PHY_GDSC] = &usb3_phy_gdsc,
  3503. };
  3504. static const struct regmap_config gcc_sm8650_regmap_config = {
  3505. .reg_bits = 32,
  3506. .reg_stride = 4,
  3507. .val_bits = 32,
  3508. .max_register = 0x1f41f0,
  3509. .fast_io = true,
  3510. };
  3511. static const struct qcom_cc_desc gcc_sm8650_desc = {
  3512. .config = &gcc_sm8650_regmap_config,
  3513. .clks = gcc_sm8650_clocks,
  3514. .num_clks = ARRAY_SIZE(gcc_sm8650_clocks),
  3515. .resets = gcc_sm8650_resets,
  3516. .num_resets = ARRAY_SIZE(gcc_sm8650_resets),
  3517. .gdscs = gcc_sm8650_gdscs,
  3518. .num_gdscs = ARRAY_SIZE(gcc_sm8650_gdscs),
  3519. };
  3520. static const struct of_device_id gcc_sm8650_match_table[] = {
  3521. { .compatible = "qcom,sm8650-gcc" },
  3522. { }
  3523. };
  3524. MODULE_DEVICE_TABLE(of, gcc_sm8650_match_table);
  3525. static int gcc_sm8650_probe(struct platform_device *pdev)
  3526. {
  3527. struct regmap *regmap;
  3528. int ret;
  3529. regmap = qcom_cc_map(pdev, &gcc_sm8650_desc);
  3530. if (IS_ERR(regmap))
  3531. return PTR_ERR(regmap);
  3532. ret = qcom_cc_register_rcg_dfs(regmap, gcc_dfs_clocks,
  3533. ARRAY_SIZE(gcc_dfs_clocks));
  3534. if (ret)
  3535. return ret;
  3536. /* Keep some clocks always-on */
  3537. qcom_branch_set_clk_en(regmap, 0x26004); /* GCC_CAMERA_AHB_CLK */
  3538. qcom_branch_set_clk_en(regmap, 0x26028); /* GCC_CAMERA_XO_CLK */
  3539. qcom_branch_set_clk_en(regmap, 0x27004); /* GCC_DISP_AHB_CLK */
  3540. qcom_branch_set_clk_en(regmap, 0x27018); /* GCC_DISP_XO_CLK */
  3541. qcom_branch_set_clk_en(regmap, 0x71004); /* GCC_GPU_CFG_AHB_CLK */
  3542. qcom_branch_set_clk_en(regmap, 0x32004); /* GCC_VIDEO_AHB_CLK */
  3543. qcom_branch_set_clk_en(regmap, 0x32030); /* GCC_VIDEO_XO_CLK */
  3544. qcom_branch_set_force_mem_core(regmap, gcc_ufs_phy_ice_core_clk, true);
  3545. /* Clear GDSC_SLEEP_ENA_VOTE to stop votes being auto-removed in sleep. */
  3546. regmap_write(regmap, 0x52150, 0x0);
  3547. return qcom_cc_really_probe(&pdev->dev, &gcc_sm8650_desc, regmap);
  3548. }
  3549. static struct platform_driver gcc_sm8650_driver = {
  3550. .probe = gcc_sm8650_probe,
  3551. .driver = {
  3552. .name = "gcc-sm8650",
  3553. .of_match_table = gcc_sm8650_match_table,
  3554. },
  3555. };
  3556. static int __init gcc_sm8650_init(void)
  3557. {
  3558. return platform_driver_register(&gcc_sm8650_driver);
  3559. }
  3560. subsys_initcall(gcc_sm8650_init);
  3561. static void __exit gcc_sm8650_exit(void)
  3562. {
  3563. platform_driver_unregister(&gcc_sm8650_driver);
  3564. }
  3565. module_exit(gcc_sm8650_exit);
  3566. MODULE_DESCRIPTION("QTI GCC SM8650 Driver");
  3567. MODULE_LICENSE("GPL");