gpucc-sdm845.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2018, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/module.h>
  7. #include <linux/platform_device.h>
  8. #include <linux/regmap.h>
  9. #include <dt-bindings/clock/qcom,gpucc-sdm845.h>
  10. #include "common.h"
  11. #include "clk-alpha-pll.h"
  12. #include "clk-branch.h"
  13. #include "clk-pll.h"
  14. #include "clk-rcg.h"
  15. #include "clk-regmap.h"
  16. #include "gdsc.h"
  17. #define CX_GMU_CBCR_SLEEP_MASK 0xf
  18. #define CX_GMU_CBCR_SLEEP_SHIFT 4
  19. #define CX_GMU_CBCR_WAKE_MASK 0xf
  20. #define CX_GMU_CBCR_WAKE_SHIFT 8
  21. enum {
  22. P_BI_TCXO,
  23. P_GPLL0_OUT_MAIN,
  24. P_GPLL0_OUT_MAIN_DIV,
  25. P_GPU_CC_PLL1_OUT_MAIN,
  26. };
  27. static const struct alpha_pll_config gpu_cc_pll1_config = {
  28. .l = 0x1a,
  29. .alpha = 0xaab,
  30. };
  31. static struct clk_alpha_pll gpu_cc_pll1 = {
  32. .offset = 0x100,
  33. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  34. .clkr = {
  35. .hw.init = &(struct clk_init_data){
  36. .name = "gpu_cc_pll1",
  37. .parent_data = &(const struct clk_parent_data){
  38. .fw_name = "bi_tcxo", .name = "bi_tcxo",
  39. },
  40. .num_parents = 1,
  41. .ops = &clk_alpha_pll_fabia_ops,
  42. },
  43. },
  44. };
  45. static const struct parent_map gpu_cc_parent_map_0[] = {
  46. { P_BI_TCXO, 0 },
  47. { P_GPU_CC_PLL1_OUT_MAIN, 3 },
  48. { P_GPLL0_OUT_MAIN, 5 },
  49. { P_GPLL0_OUT_MAIN_DIV, 6 },
  50. };
  51. static const struct clk_parent_data gpu_cc_parent_data_0[] = {
  52. { .fw_name = "bi_tcxo", .name = "bi_tcxo" },
  53. { .hw = &gpu_cc_pll1.clkr.hw },
  54. { .fw_name = "gcc_gpu_gpll0_clk_src", .name = "gcc_gpu_gpll0_clk_src" },
  55. { .fw_name = "gcc_gpu_gpll0_div_clk_src", .name = "gcc_gpu_gpll0_div_clk_src" },
  56. };
  57. static const struct freq_tbl ftbl_gpu_cc_gmu_clk_src[] = {
  58. F(19200000, P_BI_TCXO, 1, 0, 0),
  59. F(200000000, P_GPLL0_OUT_MAIN_DIV, 1.5, 0, 0),
  60. F(500000000, P_GPU_CC_PLL1_OUT_MAIN, 1, 0, 0),
  61. { }
  62. };
  63. static struct clk_rcg2 gpu_cc_gmu_clk_src = {
  64. .cmd_rcgr = 0x1120,
  65. .mnd_width = 0,
  66. .hid_width = 5,
  67. .parent_map = gpu_cc_parent_map_0,
  68. .freq_tbl = ftbl_gpu_cc_gmu_clk_src,
  69. .clkr.hw.init = &(struct clk_init_data){
  70. .name = "gpu_cc_gmu_clk_src",
  71. .parent_data = gpu_cc_parent_data_0,
  72. .num_parents = ARRAY_SIZE(gpu_cc_parent_data_0),
  73. .ops = &clk_rcg2_shared_ops,
  74. },
  75. };
  76. static struct clk_branch gpu_cc_cx_gmu_clk = {
  77. .halt_reg = 0x1098,
  78. .halt_check = BRANCH_HALT,
  79. .clkr = {
  80. .enable_reg = 0x1098,
  81. .enable_mask = BIT(0),
  82. .hw.init = &(struct clk_init_data){
  83. .name = "gpu_cc_cx_gmu_clk",
  84. .parent_hws = (const struct clk_hw*[]){
  85. &gpu_cc_gmu_clk_src.clkr.hw,
  86. },
  87. .num_parents = 1,
  88. .flags = CLK_SET_RATE_PARENT,
  89. .ops = &clk_branch2_ops,
  90. },
  91. },
  92. };
  93. static struct clk_branch gpu_cc_cxo_clk = {
  94. .halt_reg = 0x109c,
  95. .halt_check = BRANCH_HALT,
  96. .clkr = {
  97. .enable_reg = 0x109c,
  98. .enable_mask = BIT(0),
  99. .hw.init = &(struct clk_init_data){
  100. .name = "gpu_cc_cxo_clk",
  101. .ops = &clk_branch2_ops,
  102. },
  103. },
  104. };
  105. static struct gdsc gpu_cx_gdsc = {
  106. .gdscr = 0x106c,
  107. .gds_hw_ctrl = 0x1540,
  108. .clk_dis_wait_val = 0x8,
  109. .pd = {
  110. .name = "gpu_cx_gdsc",
  111. },
  112. .pwrsts = PWRSTS_OFF_ON,
  113. .flags = VOTABLE,
  114. };
  115. static struct gdsc gpu_gx_gdsc = {
  116. .gdscr = 0x100c,
  117. .clamp_io_ctrl = 0x1508,
  118. .pd = {
  119. .name = "gpu_gx_gdsc",
  120. .power_on = gdsc_gx_do_nothing_enable,
  121. },
  122. .pwrsts = PWRSTS_OFF_ON,
  123. .flags = CLAMP_IO | AON_RESET | POLL_CFG_GDSCR,
  124. };
  125. static struct clk_regmap *gpu_cc_sdm845_clocks[] = {
  126. [GPU_CC_CXO_CLK] = &gpu_cc_cxo_clk.clkr,
  127. [GPU_CC_CX_GMU_CLK] = &gpu_cc_cx_gmu_clk.clkr,
  128. [GPU_CC_GMU_CLK_SRC] = &gpu_cc_gmu_clk_src.clkr,
  129. [GPU_CC_PLL1] = &gpu_cc_pll1.clkr,
  130. };
  131. static struct gdsc *gpu_cc_sdm845_gdscs[] = {
  132. [GPU_CX_GDSC] = &gpu_cx_gdsc,
  133. [GPU_GX_GDSC] = &gpu_gx_gdsc,
  134. };
  135. static const struct regmap_config gpu_cc_sdm845_regmap_config = {
  136. .reg_bits = 32,
  137. .reg_stride = 4,
  138. .val_bits = 32,
  139. .max_register = 0x8008,
  140. .fast_io = true,
  141. };
  142. static const struct qcom_cc_desc gpu_cc_sdm845_desc = {
  143. .config = &gpu_cc_sdm845_regmap_config,
  144. .clks = gpu_cc_sdm845_clocks,
  145. .num_clks = ARRAY_SIZE(gpu_cc_sdm845_clocks),
  146. .gdscs = gpu_cc_sdm845_gdscs,
  147. .num_gdscs = ARRAY_SIZE(gpu_cc_sdm845_gdscs),
  148. };
  149. static const struct of_device_id gpu_cc_sdm845_match_table[] = {
  150. { .compatible = "qcom,sdm845-gpucc" },
  151. { }
  152. };
  153. MODULE_DEVICE_TABLE(of, gpu_cc_sdm845_match_table);
  154. static int gpu_cc_sdm845_probe(struct platform_device *pdev)
  155. {
  156. struct regmap *regmap;
  157. unsigned int value, mask;
  158. regmap = qcom_cc_map(pdev, &gpu_cc_sdm845_desc);
  159. if (IS_ERR(regmap))
  160. return PTR_ERR(regmap);
  161. clk_fabia_pll_configure(&gpu_cc_pll1, regmap, &gpu_cc_pll1_config);
  162. /*
  163. * Configure gpu_cc_cx_gmu_clk with recommended
  164. * wakeup/sleep settings
  165. */
  166. mask = CX_GMU_CBCR_WAKE_MASK << CX_GMU_CBCR_WAKE_SHIFT;
  167. mask |= CX_GMU_CBCR_SLEEP_MASK << CX_GMU_CBCR_SLEEP_SHIFT;
  168. value = 0xf << CX_GMU_CBCR_WAKE_SHIFT | 0xf << CX_GMU_CBCR_SLEEP_SHIFT;
  169. regmap_update_bits(regmap, 0x1098, mask, value);
  170. return qcom_cc_really_probe(&pdev->dev, &gpu_cc_sdm845_desc, regmap);
  171. }
  172. static struct platform_driver gpu_cc_sdm845_driver = {
  173. .probe = gpu_cc_sdm845_probe,
  174. .driver = {
  175. .name = "sdm845-gpucc",
  176. .of_match_table = gpu_cc_sdm845_match_table,
  177. },
  178. };
  179. module_platform_driver(gpu_cc_sdm845_driver);
  180. MODULE_DESCRIPTION("QTI GPUCC SDM845 Driver");
  181. MODULE_LICENSE("GPL v2");