mmcc-msm8998.c 75 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216221722182219222022212222222322242225222622272228222922302231223222332234223522362237223822392240224122422243224422452246224722482249225022512252225322542255225622572258225922602261226222632264226522662267226822692270227122722273227422752276227722782279228022812282228322842285228622872288228922902291229222932294229522962297229822992300230123022303230423052306230723082309231023112312231323142315231623172318231923202321232223232324232523262327232823292330233123322333233423352336233723382339234023412342234323442345234623472348234923502351235223532354235523562357235823592360236123622363236423652366236723682369237023712372237323742375237623772378237923802381238223832384238523862387238823892390239123922393239423952396239723982399240024012402240324042405240624072408240924102411241224132414241524162417241824192420242124222423242424252426242724282429243024312432243324342435243624372438243924402441244224432444244524462447244824492450245124522453245424552456245724582459246024612462246324642465246624672468246924702471247224732474247524762477247824792480248124822483248424852486248724882489249024912492249324942495249624972498249925002501250225032504250525062507250825092510251125122513251425152516251725182519252025212522252325242525252625272528252925302531253225332534253525362537253825392540254125422543254425452546254725482549255025512552255325542555255625572558255925602561256225632564256525662567256825692570257125722573257425752576257725782579258025812582258325842585258625872588258925902591259225932594259525962597259825992600260126022603260426052606260726082609261026112612261326142615261626172618261926202621262226232624262526262627262826292630263126322633263426352636263726382639264026412642264326442645264626472648264926502651265226532654265526562657265826592660266126622663266426652666266726682669267026712672267326742675267626772678267926802681268226832684268526862687268826892690269126922693269426952696269726982699270027012702270327042705270627072708270927102711271227132714271527162717271827192720272127222723272427252726272727282729273027312732273327342735273627372738273927402741274227432744274527462747274827492750275127522753275427552756275727582759276027612762276327642765276627672768276927702771277227732774277527762777277827792780278127822783278427852786278727882789279027912792279327942795279627972798279928002801280228032804280528062807280828092810281128122813281428152816281728182819282028212822282328242825282628272828282928302831283228332834283528362837283828392840284128422843284428452846284728482849285028512852285328542855285628572858285928602861286228632864286528662867286828692870287128722873287428752876287728782879288028812882
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2019, The Linux Foundation. All rights reserved.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/bitops.h>
  7. #include <linux/err.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/clk-provider.h>
  12. #include <linux/regmap.h>
  13. #include <linux/reset-controller.h>
  14. #include <dt-bindings/clock/qcom,mmcc-msm8998.h>
  15. #include "common.h"
  16. #include "clk-regmap.h"
  17. #include "clk-regmap-divider.h"
  18. #include "clk-alpha-pll.h"
  19. #include "clk-rcg.h"
  20. #include "clk-branch.h"
  21. #include "reset.h"
  22. #include "gdsc.h"
  23. enum {
  24. P_XO,
  25. P_GPLL0,
  26. P_GPLL0_DIV,
  27. P_MMPLL0_OUT_EVEN,
  28. P_MMPLL1_OUT_EVEN,
  29. P_MMPLL3_OUT_EVEN,
  30. P_MMPLL4_OUT_EVEN,
  31. P_MMPLL5_OUT_EVEN,
  32. P_MMPLL6_OUT_EVEN,
  33. P_MMPLL7_OUT_EVEN,
  34. P_MMPLL10_OUT_EVEN,
  35. P_DSI0PLL,
  36. P_DSI1PLL,
  37. P_DSI0PLL_BYTE,
  38. P_DSI1PLL_BYTE,
  39. P_HDMIPLL,
  40. P_DPVCO,
  41. P_DPLINK,
  42. };
  43. static const struct clk_div_table post_div_table_fabia_even[] = {
  44. { 0x0, 1 },
  45. { 0x1, 2 },
  46. { 0x3, 4 },
  47. { 0x7, 8 },
  48. { }
  49. };
  50. static struct clk_alpha_pll mmpll0 = {
  51. .offset = 0xc000,
  52. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  53. .clkr = {
  54. .enable_reg = 0x1e0,
  55. .enable_mask = BIT(0),
  56. .hw.init = &(struct clk_init_data){
  57. .name = "mmpll0",
  58. .parent_data = &(const struct clk_parent_data){
  59. .fw_name = "xo"
  60. },
  61. .num_parents = 1,
  62. .ops = &clk_alpha_pll_fixed_fabia_ops,
  63. },
  64. },
  65. };
  66. static struct clk_alpha_pll_postdiv mmpll0_out_even = {
  67. .offset = 0xc000,
  68. .post_div_shift = 8,
  69. .post_div_table = post_div_table_fabia_even,
  70. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  71. .width = 4,
  72. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  73. .clkr.hw.init = &(struct clk_init_data){
  74. .name = "mmpll0_out_even",
  75. .parent_hws = (const struct clk_hw *[]){ &mmpll0.clkr.hw },
  76. .num_parents = 1,
  77. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  78. },
  79. };
  80. static struct clk_alpha_pll mmpll1 = {
  81. .offset = 0xc050,
  82. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  83. .clkr = {
  84. .enable_reg = 0x1e0,
  85. .enable_mask = BIT(1),
  86. .hw.init = &(struct clk_init_data){
  87. .name = "mmpll1",
  88. .parent_data = &(const struct clk_parent_data){
  89. .fw_name = "xo"
  90. },
  91. .num_parents = 1,
  92. .ops = &clk_alpha_pll_fixed_fabia_ops,
  93. },
  94. },
  95. };
  96. static struct clk_alpha_pll_postdiv mmpll1_out_even = {
  97. .offset = 0xc050,
  98. .post_div_shift = 8,
  99. .post_div_table = post_div_table_fabia_even,
  100. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  101. .width = 4,
  102. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  103. .clkr.hw.init = &(struct clk_init_data){
  104. .name = "mmpll1_out_even",
  105. .parent_hws = (const struct clk_hw *[]){ &mmpll1.clkr.hw },
  106. .num_parents = 1,
  107. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  108. },
  109. };
  110. static struct clk_alpha_pll mmpll3 = {
  111. .offset = 0x0,
  112. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  113. .clkr.hw.init = &(struct clk_init_data){
  114. .name = "mmpll3",
  115. .parent_data = &(const struct clk_parent_data){
  116. .fw_name = "xo"
  117. },
  118. .num_parents = 1,
  119. .ops = &clk_alpha_pll_fixed_fabia_ops,
  120. },
  121. };
  122. static struct clk_alpha_pll_postdiv mmpll3_out_even = {
  123. .offset = 0x0,
  124. .post_div_shift = 8,
  125. .post_div_table = post_div_table_fabia_even,
  126. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  127. .width = 4,
  128. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  129. .clkr.hw.init = &(struct clk_init_data){
  130. .name = "mmpll3_out_even",
  131. .parent_hws = (const struct clk_hw *[]){ &mmpll3.clkr.hw },
  132. .num_parents = 1,
  133. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  134. },
  135. };
  136. static struct clk_alpha_pll mmpll4 = {
  137. .offset = 0x50,
  138. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  139. .clkr.hw.init = &(struct clk_init_data){
  140. .name = "mmpll4",
  141. .parent_data = &(const struct clk_parent_data){
  142. .fw_name = "xo"
  143. },
  144. .num_parents = 1,
  145. .ops = &clk_alpha_pll_fixed_fabia_ops,
  146. },
  147. };
  148. static struct clk_alpha_pll_postdiv mmpll4_out_even = {
  149. .offset = 0x50,
  150. .post_div_shift = 8,
  151. .post_div_table = post_div_table_fabia_even,
  152. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  153. .width = 4,
  154. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  155. .clkr.hw.init = &(struct clk_init_data){
  156. .name = "mmpll4_out_even",
  157. .parent_hws = (const struct clk_hw *[]){ &mmpll4.clkr.hw },
  158. .num_parents = 1,
  159. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  160. },
  161. };
  162. static struct clk_alpha_pll mmpll5 = {
  163. .offset = 0xa0,
  164. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  165. .clkr.hw.init = &(struct clk_init_data){
  166. .name = "mmpll5",
  167. .parent_data = &(const struct clk_parent_data){
  168. .fw_name = "xo"
  169. },
  170. .num_parents = 1,
  171. .ops = &clk_alpha_pll_fixed_fabia_ops,
  172. },
  173. };
  174. static struct clk_alpha_pll_postdiv mmpll5_out_even = {
  175. .offset = 0xa0,
  176. .post_div_shift = 8,
  177. .post_div_table = post_div_table_fabia_even,
  178. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  179. .width = 4,
  180. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  181. .clkr.hw.init = &(struct clk_init_data){
  182. .name = "mmpll5_out_even",
  183. .parent_hws = (const struct clk_hw *[]){ &mmpll5.clkr.hw },
  184. .num_parents = 1,
  185. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  186. },
  187. };
  188. static struct clk_alpha_pll mmpll6 = {
  189. .offset = 0xf0,
  190. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  191. .clkr.hw.init = &(struct clk_init_data){
  192. .name = "mmpll6",
  193. .parent_data = &(const struct clk_parent_data){
  194. .fw_name = "xo"
  195. },
  196. .num_parents = 1,
  197. .ops = &clk_alpha_pll_fixed_fabia_ops,
  198. },
  199. };
  200. static struct clk_alpha_pll_postdiv mmpll6_out_even = {
  201. .offset = 0xf0,
  202. .post_div_shift = 8,
  203. .post_div_table = post_div_table_fabia_even,
  204. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  205. .width = 4,
  206. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  207. .clkr.hw.init = &(struct clk_init_data){
  208. .name = "mmpll6_out_even",
  209. .parent_hws = (const struct clk_hw *[]){ &mmpll6.clkr.hw },
  210. .num_parents = 1,
  211. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  212. },
  213. };
  214. static struct clk_alpha_pll mmpll7 = {
  215. .offset = 0x140,
  216. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  217. .clkr.hw.init = &(struct clk_init_data){
  218. .name = "mmpll7",
  219. .parent_data = &(const struct clk_parent_data){
  220. .fw_name = "xo"
  221. },
  222. .num_parents = 1,
  223. .ops = &clk_alpha_pll_fixed_fabia_ops,
  224. },
  225. };
  226. static struct clk_alpha_pll_postdiv mmpll7_out_even = {
  227. .offset = 0x140,
  228. .post_div_shift = 8,
  229. .post_div_table = post_div_table_fabia_even,
  230. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  231. .width = 4,
  232. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  233. .clkr.hw.init = &(struct clk_init_data){
  234. .name = "mmpll7_out_even",
  235. .parent_hws = (const struct clk_hw *[]){ &mmpll7.clkr.hw },
  236. .num_parents = 1,
  237. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  238. },
  239. };
  240. static struct clk_alpha_pll mmpll10 = {
  241. .offset = 0x190,
  242. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  243. .clkr.hw.init = &(struct clk_init_data){
  244. .name = "mmpll10",
  245. .parent_data = &(const struct clk_parent_data){
  246. .fw_name = "xo"
  247. },
  248. .num_parents = 1,
  249. .ops = &clk_alpha_pll_fixed_fabia_ops,
  250. },
  251. };
  252. static struct clk_alpha_pll_postdiv mmpll10_out_even = {
  253. .offset = 0x190,
  254. .post_div_shift = 8,
  255. .post_div_table = post_div_table_fabia_even,
  256. .num_post_div = ARRAY_SIZE(post_div_table_fabia_even),
  257. .width = 4,
  258. .regs = clk_alpha_pll_regs[CLK_ALPHA_PLL_TYPE_FABIA],
  259. .clkr.hw.init = &(struct clk_init_data){
  260. .name = "mmpll10_out_even",
  261. .parent_hws = (const struct clk_hw *[]){ &mmpll10.clkr.hw },
  262. .num_parents = 1,
  263. .ops = &clk_alpha_pll_postdiv_fabia_ops,
  264. },
  265. };
  266. static const struct parent_map mmss_xo_hdmi_map[] = {
  267. { P_XO, 0 },
  268. { P_HDMIPLL, 1 },
  269. };
  270. static const struct clk_parent_data mmss_xo_hdmi[] = {
  271. { .fw_name = "xo" },
  272. { .fw_name = "hdmipll" },
  273. };
  274. static const struct parent_map mmss_xo_dsi0pll_dsi1pll_map[] = {
  275. { P_XO, 0 },
  276. { P_DSI0PLL, 1 },
  277. { P_DSI1PLL, 2 },
  278. };
  279. static const struct clk_parent_data mmss_xo_dsi0pll_dsi1pll[] = {
  280. { .fw_name = "xo" },
  281. { .fw_name = "dsi0dsi" },
  282. { .fw_name = "dsi1dsi" },
  283. };
  284. static const struct parent_map mmss_xo_dsibyte_map[] = {
  285. { P_XO, 0 },
  286. { P_DSI0PLL_BYTE, 1 },
  287. { P_DSI1PLL_BYTE, 2 },
  288. };
  289. static const struct clk_parent_data mmss_xo_dsibyte[] = {
  290. { .fw_name = "xo" },
  291. { .fw_name = "dsi0byte" },
  292. { .fw_name = "dsi1byte" },
  293. };
  294. static const struct parent_map mmss_xo_dp_map[] = {
  295. { P_XO, 0 },
  296. { P_DPLINK, 1 },
  297. { P_DPVCO, 2 },
  298. };
  299. static const struct clk_parent_data mmss_xo_dp[] = {
  300. { .fw_name = "xo" },
  301. { .fw_name = "dplink" },
  302. { .fw_name = "dpvco" },
  303. };
  304. static const struct parent_map mmss_xo_gpll0_gpll0_div_map[] = {
  305. { P_XO, 0 },
  306. { P_GPLL0, 5 },
  307. { P_GPLL0_DIV, 6 },
  308. };
  309. static const struct clk_parent_data mmss_xo_gpll0_gpll0_div[] = {
  310. { .fw_name = "xo" },
  311. { .fw_name = "gpll0" },
  312. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  313. };
  314. static const struct parent_map mmss_xo_mmpll0_gpll0_gpll0_div_map[] = {
  315. { P_XO, 0 },
  316. { P_MMPLL0_OUT_EVEN, 1 },
  317. { P_GPLL0, 5 },
  318. { P_GPLL0_DIV, 6 },
  319. };
  320. static const struct clk_parent_data mmss_xo_mmpll0_gpll0_gpll0_div[] = {
  321. { .fw_name = "xo" },
  322. { .hw = &mmpll0_out_even.clkr.hw },
  323. { .fw_name = "gpll0" },
  324. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  325. };
  326. static const struct parent_map mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map[] = {
  327. { P_XO, 0 },
  328. { P_MMPLL0_OUT_EVEN, 1 },
  329. { P_MMPLL1_OUT_EVEN, 2 },
  330. { P_GPLL0, 5 },
  331. { P_GPLL0_DIV, 6 },
  332. };
  333. static const struct clk_parent_data mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div[] = {
  334. { .fw_name = "xo" },
  335. { .hw = &mmpll0_out_even.clkr.hw },
  336. { .hw = &mmpll1_out_even.clkr.hw },
  337. { .fw_name = "gpll0" },
  338. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  339. };
  340. static const struct parent_map mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map[] = {
  341. { P_XO, 0 },
  342. { P_MMPLL0_OUT_EVEN, 1 },
  343. { P_MMPLL5_OUT_EVEN, 2 },
  344. { P_GPLL0, 5 },
  345. { P_GPLL0_DIV, 6 },
  346. };
  347. static const struct clk_parent_data mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div[] = {
  348. { .fw_name = "xo" },
  349. { .hw = &mmpll0_out_even.clkr.hw },
  350. { .hw = &mmpll5_out_even.clkr.hw },
  351. { .fw_name = "gpll0" },
  352. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  353. };
  354. static const struct parent_map mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map[] = {
  355. { P_XO, 0 },
  356. { P_MMPLL0_OUT_EVEN, 1 },
  357. { P_MMPLL3_OUT_EVEN, 3 },
  358. { P_MMPLL6_OUT_EVEN, 4 },
  359. { P_GPLL0, 5 },
  360. { P_GPLL0_DIV, 6 },
  361. };
  362. static const struct clk_parent_data mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div[] = {
  363. { .fw_name = "xo" },
  364. { .hw = &mmpll0_out_even.clkr.hw },
  365. { .hw = &mmpll3_out_even.clkr.hw },
  366. { .hw = &mmpll6_out_even.clkr.hw },
  367. { .fw_name = "gpll0" },
  368. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  369. };
  370. static const struct parent_map mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  371. { P_XO, 0 },
  372. { P_MMPLL4_OUT_EVEN, 1 },
  373. { P_MMPLL7_OUT_EVEN, 2 },
  374. { P_MMPLL10_OUT_EVEN, 3 },
  375. { P_GPLL0, 5 },
  376. { P_GPLL0_DIV, 6 },
  377. };
  378. static const struct clk_parent_data mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  379. { .fw_name = "xo" },
  380. { .hw = &mmpll4_out_even.clkr.hw },
  381. { .hw = &mmpll7_out_even.clkr.hw },
  382. { .hw = &mmpll10_out_even.clkr.hw },
  383. { .fw_name = "gpll0" },
  384. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  385. };
  386. static const struct parent_map mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  387. { P_XO, 0 },
  388. { P_MMPLL0_OUT_EVEN, 1 },
  389. { P_MMPLL7_OUT_EVEN, 2 },
  390. { P_MMPLL10_OUT_EVEN, 3 },
  391. { P_GPLL0, 5 },
  392. { P_GPLL0_DIV, 6 },
  393. };
  394. static const struct clk_parent_data mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  395. { .fw_name = "xo" },
  396. { .hw = &mmpll0_out_even.clkr.hw },
  397. { .hw = &mmpll7_out_even.clkr.hw },
  398. { .hw = &mmpll10_out_even.clkr.hw },
  399. { .fw_name = "gpll0" },
  400. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  401. };
  402. static const struct parent_map mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map[] = {
  403. { P_XO, 0 },
  404. { P_MMPLL0_OUT_EVEN, 1 },
  405. { P_MMPLL4_OUT_EVEN, 2 },
  406. { P_MMPLL7_OUT_EVEN, 3 },
  407. { P_MMPLL10_OUT_EVEN, 4 },
  408. { P_GPLL0, 5 },
  409. { P_GPLL0_DIV, 6 },
  410. };
  411. static const struct clk_parent_data mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div[] = {
  412. { .fw_name = "xo" },
  413. { .hw = &mmpll0_out_even.clkr.hw },
  414. { .hw = &mmpll4_out_even.clkr.hw },
  415. { .hw = &mmpll7_out_even.clkr.hw },
  416. { .hw = &mmpll10_out_even.clkr.hw },
  417. { .fw_name = "gpll0" },
  418. { .fw_name = "gpll0_div", .name = "gcc_mmss_gpll0_div_clk" },
  419. };
  420. static struct clk_rcg2 byte0_clk_src = {
  421. .cmd_rcgr = 0x2120,
  422. .hid_width = 5,
  423. .parent_map = mmss_xo_dsibyte_map,
  424. .clkr.hw.init = &(struct clk_init_data){
  425. .name = "byte0_clk_src",
  426. .parent_data = mmss_xo_dsibyte,
  427. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  428. .ops = &clk_byte2_ops,
  429. .flags = CLK_SET_RATE_PARENT,
  430. },
  431. };
  432. static struct clk_rcg2 byte1_clk_src = {
  433. .cmd_rcgr = 0x2140,
  434. .hid_width = 5,
  435. .parent_map = mmss_xo_dsibyte_map,
  436. .clkr.hw.init = &(struct clk_init_data){
  437. .name = "byte1_clk_src",
  438. .parent_data = mmss_xo_dsibyte,
  439. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  440. .ops = &clk_byte2_ops,
  441. .flags = CLK_SET_RATE_PARENT,
  442. },
  443. };
  444. static const struct freq_tbl ftbl_cci_clk_src[] = {
  445. F(37500000, P_GPLL0, 16, 0, 0),
  446. F(50000000, P_GPLL0, 12, 0, 0),
  447. F(100000000, P_GPLL0, 6, 0, 0),
  448. { }
  449. };
  450. static struct clk_rcg2 cci_clk_src = {
  451. .cmd_rcgr = 0x3300,
  452. .hid_width = 5,
  453. .parent_map = mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div_map,
  454. .freq_tbl = ftbl_cci_clk_src,
  455. .clkr.hw.init = &(struct clk_init_data){
  456. .name = "cci_clk_src",
  457. .parent_data = mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div,
  458. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll7_mmpll10_gpll0_gpll0_div),
  459. .ops = &clk_rcg2_ops,
  460. },
  461. };
  462. static const struct freq_tbl ftbl_cpp_clk_src[] = {
  463. F(100000000, P_GPLL0, 6, 0, 0),
  464. F(200000000, P_GPLL0, 3, 0, 0),
  465. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  466. F(404000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  467. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  468. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  469. F(600000000, P_GPLL0, 1, 0, 0),
  470. { }
  471. };
  472. static struct clk_rcg2 cpp_clk_src = {
  473. .cmd_rcgr = 0x3640,
  474. .hid_width = 5,
  475. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  476. .freq_tbl = ftbl_cpp_clk_src,
  477. .clkr.hw.init = &(struct clk_init_data){
  478. .name = "cpp_clk_src",
  479. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  480. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  481. .ops = &clk_rcg2_ops,
  482. },
  483. };
  484. static const struct freq_tbl ftbl_csi_clk_src[] = {
  485. F(164571429, P_MMPLL10_OUT_EVEN, 3.5, 0, 0),
  486. F(256000000, P_MMPLL4_OUT_EVEN, 3, 0, 0),
  487. F(274290000, P_MMPLL7_OUT_EVEN, 3.5, 0, 0),
  488. F(300000000, P_GPLL0, 2, 0, 0),
  489. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  490. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  491. { }
  492. };
  493. static struct clk_rcg2 csi0_clk_src = {
  494. .cmd_rcgr = 0x3090,
  495. .hid_width = 5,
  496. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  497. .freq_tbl = ftbl_csi_clk_src,
  498. .clkr.hw.init = &(struct clk_init_data){
  499. .name = "csi0_clk_src",
  500. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  501. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  502. .ops = &clk_rcg2_ops,
  503. },
  504. };
  505. static struct clk_rcg2 csi1_clk_src = {
  506. .cmd_rcgr = 0x3100,
  507. .hid_width = 5,
  508. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  509. .freq_tbl = ftbl_csi_clk_src,
  510. .clkr.hw.init = &(struct clk_init_data){
  511. .name = "csi1_clk_src",
  512. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  513. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  514. .ops = &clk_rcg2_ops,
  515. },
  516. };
  517. static struct clk_rcg2 csi2_clk_src = {
  518. .cmd_rcgr = 0x3160,
  519. .hid_width = 5,
  520. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  521. .freq_tbl = ftbl_csi_clk_src,
  522. .clkr.hw.init = &(struct clk_init_data){
  523. .name = "csi2_clk_src",
  524. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  525. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  526. .ops = &clk_rcg2_ops,
  527. },
  528. };
  529. static struct clk_rcg2 csi3_clk_src = {
  530. .cmd_rcgr = 0x31c0,
  531. .hid_width = 5,
  532. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  533. .freq_tbl = ftbl_csi_clk_src,
  534. .clkr.hw.init = &(struct clk_init_data){
  535. .name = "csi3_clk_src",
  536. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  537. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  538. .ops = &clk_rcg2_ops,
  539. },
  540. };
  541. static const struct freq_tbl ftbl_csiphy_clk_src[] = {
  542. F(164571429, P_MMPLL10_OUT_EVEN, 3.5, 0, 0),
  543. F(256000000, P_MMPLL4_OUT_EVEN, 3, 0, 0),
  544. F(274290000, P_MMPLL7_OUT_EVEN, 3.5, 0, 0),
  545. F(300000000, P_GPLL0, 2, 0, 0),
  546. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  547. { }
  548. };
  549. static struct clk_rcg2 csiphy_clk_src = {
  550. .cmd_rcgr = 0x3800,
  551. .hid_width = 5,
  552. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  553. .freq_tbl = ftbl_csiphy_clk_src,
  554. .clkr.hw.init = &(struct clk_init_data){
  555. .name = "csiphy_clk_src",
  556. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  557. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  558. .ops = &clk_rcg2_ops,
  559. },
  560. };
  561. static const struct freq_tbl ftbl_csiphytimer_clk_src[] = {
  562. F(200000000, P_GPLL0, 3, 0, 0),
  563. F(269333333, P_MMPLL0_OUT_EVEN, 3, 0, 0),
  564. { }
  565. };
  566. static struct clk_rcg2 csi0phytimer_clk_src = {
  567. .cmd_rcgr = 0x3000,
  568. .hid_width = 5,
  569. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  570. .freq_tbl = ftbl_csiphytimer_clk_src,
  571. .clkr.hw.init = &(struct clk_init_data){
  572. .name = "csi0phytimer_clk_src",
  573. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  574. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  575. .ops = &clk_rcg2_ops,
  576. },
  577. };
  578. static struct clk_rcg2 csi1phytimer_clk_src = {
  579. .cmd_rcgr = 0x3030,
  580. .hid_width = 5,
  581. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  582. .freq_tbl = ftbl_csiphytimer_clk_src,
  583. .clkr.hw.init = &(struct clk_init_data){
  584. .name = "csi1phytimer_clk_src",
  585. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  586. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  587. .ops = &clk_rcg2_ops,
  588. },
  589. };
  590. static struct clk_rcg2 csi2phytimer_clk_src = {
  591. .cmd_rcgr = 0x3060,
  592. .hid_width = 5,
  593. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  594. .freq_tbl = ftbl_csiphytimer_clk_src,
  595. .clkr.hw.init = &(struct clk_init_data){
  596. .name = "csi2phytimer_clk_src",
  597. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  598. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  599. .ops = &clk_rcg2_ops,
  600. },
  601. };
  602. static const struct freq_tbl ftbl_dp_aux_clk_src[] = {
  603. F(19200000, P_XO, 1, 0, 0),
  604. { }
  605. };
  606. static struct clk_rcg2 dp_aux_clk_src = {
  607. .cmd_rcgr = 0x2260,
  608. .hid_width = 5,
  609. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  610. .freq_tbl = ftbl_dp_aux_clk_src,
  611. .clkr.hw.init = &(struct clk_init_data){
  612. .name = "dp_aux_clk_src",
  613. .parent_data = mmss_xo_gpll0_gpll0_div,
  614. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  615. .ops = &clk_rcg2_ops,
  616. },
  617. };
  618. static const struct freq_tbl ftbl_dp_crypto_clk_src[] = {
  619. F(101250, P_DPLINK, 1, 5, 16),
  620. F(168750, P_DPLINK, 1, 5, 16),
  621. F(337500, P_DPLINK, 1, 5, 16),
  622. { }
  623. };
  624. static struct clk_rcg2 dp_crypto_clk_src = {
  625. .cmd_rcgr = 0x2220,
  626. .hid_width = 5,
  627. .parent_map = mmss_xo_dp_map,
  628. .freq_tbl = ftbl_dp_crypto_clk_src,
  629. .clkr.hw.init = &(struct clk_init_data){
  630. .name = "dp_crypto_clk_src",
  631. .parent_data = mmss_xo_dp,
  632. .num_parents = ARRAY_SIZE(mmss_xo_dp),
  633. .ops = &clk_rcg2_ops,
  634. },
  635. };
  636. static const struct freq_tbl ftbl_dp_link_clk_src[] = {
  637. F(162000, P_DPLINK, 2, 0, 0),
  638. F(270000, P_DPLINK, 2, 0, 0),
  639. F(540000, P_DPLINK, 2, 0, 0),
  640. { }
  641. };
  642. static struct clk_rcg2 dp_link_clk_src = {
  643. .cmd_rcgr = 0x2200,
  644. .hid_width = 5,
  645. .parent_map = mmss_xo_dp_map,
  646. .freq_tbl = ftbl_dp_link_clk_src,
  647. .clkr.hw.init = &(struct clk_init_data){
  648. .name = "dp_link_clk_src",
  649. .parent_data = mmss_xo_dp,
  650. .num_parents = ARRAY_SIZE(mmss_xo_dp),
  651. .ops = &clk_rcg2_ops,
  652. },
  653. };
  654. static const struct freq_tbl ftbl_dp_pixel_clk_src[] = {
  655. F(154000000, P_DPVCO, 1, 0, 0),
  656. F(337500000, P_DPVCO, 2, 0, 0),
  657. F(675000000, P_DPVCO, 2, 0, 0),
  658. { }
  659. };
  660. static struct clk_rcg2 dp_pixel_clk_src = {
  661. .cmd_rcgr = 0x2240,
  662. .hid_width = 5,
  663. .parent_map = mmss_xo_dp_map,
  664. .freq_tbl = ftbl_dp_pixel_clk_src,
  665. .clkr.hw.init = &(struct clk_init_data){
  666. .name = "dp_pixel_clk_src",
  667. .parent_data = mmss_xo_dp,
  668. .num_parents = ARRAY_SIZE(mmss_xo_dp),
  669. .ops = &clk_rcg2_ops,
  670. },
  671. };
  672. static const struct freq_tbl ftbl_esc_clk_src[] = {
  673. F(19200000, P_XO, 1, 0, 0),
  674. { }
  675. };
  676. static struct clk_rcg2 esc0_clk_src = {
  677. .cmd_rcgr = 0x2160,
  678. .hid_width = 5,
  679. .parent_map = mmss_xo_dsibyte_map,
  680. .freq_tbl = ftbl_esc_clk_src,
  681. .clkr.hw.init = &(struct clk_init_data){
  682. .name = "esc0_clk_src",
  683. .parent_data = mmss_xo_dsibyte,
  684. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  685. .ops = &clk_rcg2_ops,
  686. },
  687. };
  688. static struct clk_rcg2 esc1_clk_src = {
  689. .cmd_rcgr = 0x2180,
  690. .hid_width = 5,
  691. .parent_map = mmss_xo_dsibyte_map,
  692. .freq_tbl = ftbl_esc_clk_src,
  693. .clkr.hw.init = &(struct clk_init_data){
  694. .name = "esc1_clk_src",
  695. .parent_data = mmss_xo_dsibyte,
  696. .num_parents = ARRAY_SIZE(mmss_xo_dsibyte),
  697. .ops = &clk_rcg2_ops,
  698. },
  699. };
  700. static const struct freq_tbl ftbl_extpclk_clk_src[] = {
  701. { .src = P_HDMIPLL },
  702. { }
  703. };
  704. static struct clk_rcg2 extpclk_clk_src = {
  705. .cmd_rcgr = 0x2060,
  706. .hid_width = 5,
  707. .parent_map = mmss_xo_hdmi_map,
  708. .freq_tbl = ftbl_extpclk_clk_src,
  709. .clkr.hw.init = &(struct clk_init_data){
  710. .name = "extpclk_clk_src",
  711. .parent_data = mmss_xo_hdmi,
  712. .num_parents = ARRAY_SIZE(mmss_xo_hdmi),
  713. .ops = &clk_byte_ops,
  714. .flags = CLK_SET_RATE_PARENT,
  715. },
  716. };
  717. static const struct freq_tbl ftbl_fd_core_clk_src[] = {
  718. F(100000000, P_GPLL0, 6, 0, 0),
  719. F(200000000, P_GPLL0, 3, 0, 0),
  720. F(404000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  721. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  722. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  723. { }
  724. };
  725. static struct clk_rcg2 fd_core_clk_src = {
  726. .cmd_rcgr = 0x3b00,
  727. .hid_width = 5,
  728. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  729. .freq_tbl = ftbl_fd_core_clk_src,
  730. .clkr.hw.init = &(struct clk_init_data){
  731. .name = "fd_core_clk_src",
  732. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  733. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  734. .ops = &clk_rcg2_ops,
  735. },
  736. };
  737. static const struct freq_tbl ftbl_hdmi_clk_src[] = {
  738. F(19200000, P_XO, 1, 0, 0),
  739. { }
  740. };
  741. static struct clk_rcg2 hdmi_clk_src = {
  742. .cmd_rcgr = 0x2100,
  743. .hid_width = 5,
  744. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  745. .freq_tbl = ftbl_hdmi_clk_src,
  746. .clkr.hw.init = &(struct clk_init_data){
  747. .name = "hdmi_clk_src",
  748. .parent_data = mmss_xo_gpll0_gpll0_div,
  749. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  750. .ops = &clk_rcg2_ops,
  751. },
  752. };
  753. static const struct freq_tbl ftbl_jpeg0_clk_src[] = {
  754. F(75000000, P_GPLL0, 8, 0, 0),
  755. F(150000000, P_GPLL0, 4, 0, 0),
  756. F(320000000, P_MMPLL7_OUT_EVEN, 3, 0, 0),
  757. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  758. { }
  759. };
  760. static struct clk_rcg2 jpeg0_clk_src = {
  761. .cmd_rcgr = 0x3500,
  762. .hid_width = 5,
  763. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  764. .freq_tbl = ftbl_jpeg0_clk_src,
  765. .clkr.hw.init = &(struct clk_init_data){
  766. .name = "jpeg0_clk_src",
  767. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  768. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  769. .ops = &clk_rcg2_ops,
  770. },
  771. };
  772. static const struct freq_tbl ftbl_maxi_clk_src[] = {
  773. F(19200000, P_XO, 1, 0, 0),
  774. F(75000000, P_GPLL0_DIV, 4, 0, 0),
  775. F(171428571, P_GPLL0, 3.5, 0, 0),
  776. F(323200000, P_MMPLL0_OUT_EVEN, 2.5, 0, 0),
  777. F(406000000, P_MMPLL1_OUT_EVEN, 2, 0, 0),
  778. { }
  779. };
  780. static struct clk_rcg2 maxi_clk_src = {
  781. .cmd_rcgr = 0xf020,
  782. .hid_width = 5,
  783. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  784. .freq_tbl = ftbl_maxi_clk_src,
  785. .clkr.hw.init = &(struct clk_init_data){
  786. .name = "maxi_clk_src",
  787. .parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  788. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
  789. .ops = &clk_rcg2_ops,
  790. },
  791. };
  792. static const struct freq_tbl ftbl_mclk_clk_src[] = {
  793. F(4800000, P_XO, 4, 0, 0),
  794. F(6000000, P_GPLL0_DIV, 10, 1, 5),
  795. F(8000000, P_GPLL0_DIV, 1, 2, 75),
  796. F(9600000, P_XO, 2, 0, 0),
  797. F(16666667, P_GPLL0_DIV, 2, 1, 9),
  798. F(19200000, P_XO, 1, 0, 0),
  799. F(24000000, P_GPLL0_DIV, 1, 2, 25),
  800. F(33333333, P_GPLL0_DIV, 1, 2, 9),
  801. F(48000000, P_GPLL0, 1, 2, 25),
  802. F(66666667, P_GPLL0, 1, 2, 9),
  803. { }
  804. };
  805. static struct clk_rcg2 mclk0_clk_src = {
  806. .cmd_rcgr = 0x3360,
  807. .hid_width = 5,
  808. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  809. .freq_tbl = ftbl_mclk_clk_src,
  810. .clkr.hw.init = &(struct clk_init_data){
  811. .name = "mclk0_clk_src",
  812. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  813. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  814. .ops = &clk_rcg2_ops,
  815. },
  816. };
  817. static struct clk_rcg2 mclk1_clk_src = {
  818. .cmd_rcgr = 0x3390,
  819. .hid_width = 5,
  820. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  821. .freq_tbl = ftbl_mclk_clk_src,
  822. .clkr.hw.init = &(struct clk_init_data){
  823. .name = "mclk1_clk_src",
  824. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  825. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  826. .ops = &clk_rcg2_ops,
  827. },
  828. };
  829. static struct clk_rcg2 mclk2_clk_src = {
  830. .cmd_rcgr = 0x33c0,
  831. .hid_width = 5,
  832. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  833. .freq_tbl = ftbl_mclk_clk_src,
  834. .clkr.hw.init = &(struct clk_init_data){
  835. .name = "mclk2_clk_src",
  836. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  837. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  838. .ops = &clk_rcg2_ops,
  839. },
  840. };
  841. static struct clk_rcg2 mclk3_clk_src = {
  842. .cmd_rcgr = 0x33f0,
  843. .hid_width = 5,
  844. .parent_map = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  845. .freq_tbl = ftbl_mclk_clk_src,
  846. .clkr.hw.init = &(struct clk_init_data){
  847. .name = "mclk3_clk_src",
  848. .parent_data = mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  849. .num_parents = ARRAY_SIZE(mmss_xo_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  850. .ops = &clk_rcg2_ops,
  851. },
  852. };
  853. static const struct freq_tbl ftbl_mdp_clk_src[] = {
  854. F(85714286, P_GPLL0, 7, 0, 0),
  855. F(100000000, P_GPLL0, 6, 0, 0),
  856. F(150000000, P_GPLL0, 4, 0, 0),
  857. F(171428571, P_GPLL0, 3.5, 0, 0),
  858. F(200000000, P_GPLL0, 3, 0, 0),
  859. F(275000000, P_MMPLL5_OUT_EVEN, 3, 0, 0),
  860. F(300000000, P_GPLL0, 2, 0, 0),
  861. F(330000000, P_MMPLL5_OUT_EVEN, 2.5, 0, 0),
  862. F(412500000, P_MMPLL5_OUT_EVEN, 2, 0, 0),
  863. { }
  864. };
  865. static struct clk_rcg2 mdp_clk_src = {
  866. .cmd_rcgr = 0x2040,
  867. .hid_width = 5,
  868. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  869. .freq_tbl = ftbl_mdp_clk_src,
  870. .clkr.hw.init = &(struct clk_init_data){
  871. .name = "mdp_clk_src",
  872. .parent_data = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  873. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div),
  874. .ops = &clk_rcg2_ops,
  875. },
  876. };
  877. static const struct freq_tbl ftbl_vsync_clk_src[] = {
  878. F(19200000, P_XO, 1, 0, 0),
  879. { }
  880. };
  881. static struct clk_rcg2 vsync_clk_src = {
  882. .cmd_rcgr = 0x2080,
  883. .hid_width = 5,
  884. .parent_map = mmss_xo_gpll0_gpll0_div_map,
  885. .freq_tbl = ftbl_vsync_clk_src,
  886. .clkr.hw.init = &(struct clk_init_data){
  887. .name = "vsync_clk_src",
  888. .parent_data = mmss_xo_gpll0_gpll0_div,
  889. .num_parents = ARRAY_SIZE(mmss_xo_gpll0_gpll0_div),
  890. .ops = &clk_rcg2_ops,
  891. },
  892. };
  893. static const struct freq_tbl ftbl_ahb_clk_src[] = {
  894. F(19200000, P_XO, 1, 0, 0),
  895. F(40000000, P_GPLL0, 15, 0, 0),
  896. F(80800000, P_MMPLL0_OUT_EVEN, 10, 0, 0),
  897. { }
  898. };
  899. static struct clk_rcg2 ahb_clk_src = {
  900. .cmd_rcgr = 0x5000,
  901. .hid_width = 5,
  902. .parent_map = mmss_xo_mmpll0_gpll0_gpll0_div_map,
  903. .freq_tbl = ftbl_ahb_clk_src,
  904. .clkr.hw.init = &(struct clk_init_data){
  905. .name = "ahb_clk_src",
  906. .parent_data = mmss_xo_mmpll0_gpll0_gpll0_div,
  907. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_gpll0_gpll0_div),
  908. .ops = &clk_rcg2_ops,
  909. },
  910. };
  911. static const struct freq_tbl ftbl_axi_clk_src[] = {
  912. F(75000000, P_GPLL0, 8, 0, 0),
  913. F(171428571, P_GPLL0, 3.5, 0, 0),
  914. F(240000000, P_GPLL0, 2.5, 0, 0),
  915. F(323200000, P_MMPLL0_OUT_EVEN, 2.5, 0, 0),
  916. F(406000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  917. { }
  918. };
  919. /* RO to linux */
  920. static struct clk_rcg2 axi_clk_src = {
  921. .cmd_rcgr = 0xd000,
  922. .hid_width = 5,
  923. .parent_map = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div_map,
  924. .freq_tbl = ftbl_axi_clk_src,
  925. .clkr.hw.init = &(struct clk_init_data){
  926. .name = "axi_clk_src",
  927. .parent_data = mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div,
  928. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll1_gpll0_gpll0_div),
  929. .ops = &clk_rcg2_ops,
  930. },
  931. };
  932. static struct clk_rcg2 pclk0_clk_src = {
  933. .cmd_rcgr = 0x2000,
  934. .mnd_width = 8,
  935. .hid_width = 5,
  936. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  937. .clkr.hw.init = &(struct clk_init_data){
  938. .name = "pclk0_clk_src",
  939. .parent_data = mmss_xo_dsi0pll_dsi1pll,
  940. .num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
  941. .ops = &clk_pixel_ops,
  942. .flags = CLK_SET_RATE_PARENT,
  943. },
  944. };
  945. static struct clk_rcg2 pclk1_clk_src = {
  946. .cmd_rcgr = 0x2020,
  947. .mnd_width = 8,
  948. .hid_width = 5,
  949. .parent_map = mmss_xo_dsi0pll_dsi1pll_map,
  950. .clkr.hw.init = &(struct clk_init_data){
  951. .name = "pclk1_clk_src",
  952. .parent_data = mmss_xo_dsi0pll_dsi1pll,
  953. .num_parents = ARRAY_SIZE(mmss_xo_dsi0pll_dsi1pll),
  954. .ops = &clk_pixel_ops,
  955. .flags = CLK_SET_RATE_PARENT,
  956. },
  957. };
  958. static const struct freq_tbl ftbl_rot_clk_src[] = {
  959. F(171428571, P_GPLL0, 3.5, 0, 0),
  960. F(275000000, P_MMPLL5_OUT_EVEN, 3, 0, 0),
  961. F(330000000, P_MMPLL5_OUT_EVEN, 2.5, 0, 0),
  962. F(412500000, P_MMPLL5_OUT_EVEN, 2, 0, 0),
  963. { }
  964. };
  965. static struct clk_rcg2 rot_clk_src = {
  966. .cmd_rcgr = 0x21a0,
  967. .hid_width = 5,
  968. .parent_map = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div_map,
  969. .freq_tbl = ftbl_rot_clk_src,
  970. .clkr.hw.init = &(struct clk_init_data){
  971. .name = "rot_clk_src",
  972. .parent_data = mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div,
  973. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll5_gpll0_gpll0_div),
  974. .ops = &clk_rcg2_ops,
  975. },
  976. };
  977. static const struct freq_tbl ftbl_video_core_clk_src[] = {
  978. F(200000000, P_GPLL0, 3, 0, 0),
  979. F(269330000, P_MMPLL0_OUT_EVEN, 3, 0, 0),
  980. F(355200000, P_MMPLL6_OUT_EVEN, 2.5, 0, 0),
  981. F(444000000, P_MMPLL6_OUT_EVEN, 2, 0, 0),
  982. F(533000000, P_MMPLL3_OUT_EVEN, 2, 0, 0),
  983. { }
  984. };
  985. static struct clk_rcg2 video_core_clk_src = {
  986. .cmd_rcgr = 0x1000,
  987. .hid_width = 5,
  988. .parent_map = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map,
  989. .freq_tbl = ftbl_video_core_clk_src,
  990. .clkr.hw.init = &(struct clk_init_data){
  991. .name = "video_core_clk_src",
  992. .parent_data = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div,
  993. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div),
  994. .ops = &clk_rcg2_ops,
  995. },
  996. };
  997. static struct clk_rcg2 video_subcore0_clk_src = {
  998. .cmd_rcgr = 0x1060,
  999. .hid_width = 5,
  1000. .parent_map = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map,
  1001. .freq_tbl = ftbl_video_core_clk_src,
  1002. .clkr.hw.init = &(struct clk_init_data){
  1003. .name = "video_subcore0_clk_src",
  1004. .parent_data = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div,
  1005. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div),
  1006. .ops = &clk_rcg2_ops,
  1007. },
  1008. };
  1009. static struct clk_rcg2 video_subcore1_clk_src = {
  1010. .cmd_rcgr = 0x1080,
  1011. .hid_width = 5,
  1012. .parent_map = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div_map,
  1013. .freq_tbl = ftbl_video_core_clk_src,
  1014. .clkr.hw.init = &(struct clk_init_data){
  1015. .name = "video_subcore1_clk_src",
  1016. .parent_data = mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div,
  1017. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll3_mmpll6_gpll0_gpll0_div),
  1018. .ops = &clk_rcg2_ops,
  1019. },
  1020. };
  1021. static const struct freq_tbl ftbl_vfe_clk_src[] = {
  1022. F(200000000, P_GPLL0, 3, 0, 0),
  1023. F(300000000, P_GPLL0, 2, 0, 0),
  1024. F(320000000, P_MMPLL7_OUT_EVEN, 3, 0, 0),
  1025. F(384000000, P_MMPLL4_OUT_EVEN, 2, 0, 0),
  1026. F(404000000, P_MMPLL0_OUT_EVEN, 2, 0, 0),
  1027. F(480000000, P_MMPLL7_OUT_EVEN, 2, 0, 0),
  1028. F(576000000, P_MMPLL10_OUT_EVEN, 1, 0, 0),
  1029. F(600000000, P_GPLL0, 1, 0, 0),
  1030. { }
  1031. };
  1032. static struct clk_rcg2 vfe0_clk_src = {
  1033. .cmd_rcgr = 0x3600,
  1034. .hid_width = 5,
  1035. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  1036. .freq_tbl = ftbl_vfe_clk_src,
  1037. .clkr.hw.init = &(struct clk_init_data){
  1038. .name = "vfe0_clk_src",
  1039. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  1040. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  1041. .ops = &clk_rcg2_ops,
  1042. },
  1043. };
  1044. static struct clk_rcg2 vfe1_clk_src = {
  1045. .cmd_rcgr = 0x3620,
  1046. .hid_width = 5,
  1047. .parent_map = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div_map,
  1048. .freq_tbl = ftbl_vfe_clk_src,
  1049. .clkr.hw.init = &(struct clk_init_data){
  1050. .name = "vfe1_clk_src",
  1051. .parent_data = mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div,
  1052. .num_parents = ARRAY_SIZE(mmss_xo_mmpll0_mmpll4_mmpll7_mmpll10_gpll0_gpll0_div),
  1053. .ops = &clk_rcg2_ops,
  1054. },
  1055. };
  1056. static struct clk_branch misc_ahb_clk = {
  1057. .halt_reg = 0x328,
  1058. .hwcg_reg = 0x328,
  1059. .hwcg_bit = 1,
  1060. .clkr = {
  1061. .enable_reg = 0x328,
  1062. .enable_mask = BIT(0),
  1063. .hw.init = &(struct clk_init_data){
  1064. .name = "misc_ahb_clk",
  1065. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1066. .num_parents = 1,
  1067. .ops = &clk_branch2_ops,
  1068. .flags = CLK_SET_RATE_PARENT,
  1069. },
  1070. },
  1071. };
  1072. static struct clk_branch video_core_clk = {
  1073. .halt_reg = 0x1028,
  1074. .clkr = {
  1075. .enable_reg = 0x1028,
  1076. .enable_mask = BIT(0),
  1077. .hw.init = &(struct clk_init_data){
  1078. .name = "video_core_clk",
  1079. .parent_hws = (const struct clk_hw *[]){ &video_core_clk_src.clkr.hw },
  1080. .num_parents = 1,
  1081. .ops = &clk_branch2_ops,
  1082. .flags = CLK_SET_RATE_PARENT,
  1083. },
  1084. },
  1085. };
  1086. static struct clk_branch video_ahb_clk = {
  1087. .halt_reg = 0x1030,
  1088. .hwcg_reg = 0x1030,
  1089. .hwcg_bit = 1,
  1090. .clkr = {
  1091. .enable_reg = 0x1030,
  1092. .enable_mask = BIT(0),
  1093. .hw.init = &(struct clk_init_data){
  1094. .name = "video_ahb_clk",
  1095. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1096. .num_parents = 1,
  1097. .ops = &clk_branch2_ops,
  1098. .flags = CLK_SET_RATE_PARENT,
  1099. },
  1100. },
  1101. };
  1102. static struct clk_branch video_axi_clk = {
  1103. .halt_reg = 0x1034,
  1104. .clkr = {
  1105. .enable_reg = 0x1034,
  1106. .enable_mask = BIT(0),
  1107. .hw.init = &(struct clk_init_data){
  1108. .name = "video_axi_clk",
  1109. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1110. .num_parents = 1,
  1111. .ops = &clk_branch2_ops,
  1112. },
  1113. },
  1114. };
  1115. static struct clk_branch video_maxi_clk = {
  1116. .halt_reg = 0x1038,
  1117. .clkr = {
  1118. .enable_reg = 0x1038,
  1119. .enable_mask = BIT(0),
  1120. .hw.init = &(struct clk_init_data){
  1121. .name = "video_maxi_clk",
  1122. .parent_hws = (const struct clk_hw *[]){ &maxi_clk_src.clkr.hw },
  1123. .num_parents = 1,
  1124. .ops = &clk_branch2_ops,
  1125. .flags = CLK_SET_RATE_PARENT,
  1126. },
  1127. },
  1128. };
  1129. static struct clk_branch video_subcore0_clk = {
  1130. .halt_reg = 0x1048,
  1131. .clkr = {
  1132. .enable_reg = 0x1048,
  1133. .enable_mask = BIT(0),
  1134. .hw.init = &(struct clk_init_data){
  1135. .name = "video_subcore0_clk",
  1136. .parent_hws = (const struct clk_hw *[]){ &video_subcore0_clk_src.clkr.hw },
  1137. .num_parents = 1,
  1138. .ops = &clk_branch2_ops,
  1139. .flags = CLK_SET_RATE_PARENT,
  1140. },
  1141. },
  1142. };
  1143. static struct clk_branch video_subcore1_clk = {
  1144. .halt_reg = 0x104c,
  1145. .clkr = {
  1146. .enable_reg = 0x104c,
  1147. .enable_mask = BIT(0),
  1148. .hw.init = &(struct clk_init_data){
  1149. .name = "video_subcore1_clk",
  1150. .parent_hws = (const struct clk_hw *[]){ &video_subcore1_clk_src.clkr.hw },
  1151. .num_parents = 1,
  1152. .ops = &clk_branch2_ops,
  1153. .flags = CLK_SET_RATE_PARENT,
  1154. },
  1155. },
  1156. };
  1157. static struct clk_branch mdss_ahb_clk = {
  1158. .halt_reg = 0x2308,
  1159. .hwcg_reg = 0x2308,
  1160. .hwcg_bit = 1,
  1161. .clkr = {
  1162. .enable_reg = 0x2308,
  1163. .enable_mask = BIT(0),
  1164. .hw.init = &(struct clk_init_data){
  1165. .name = "mdss_ahb_clk",
  1166. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1167. .num_parents = 1,
  1168. .ops = &clk_branch2_ops,
  1169. .flags = CLK_SET_RATE_PARENT,
  1170. },
  1171. },
  1172. };
  1173. static struct clk_branch mdss_hdmi_dp_ahb_clk = {
  1174. .halt_reg = 0x230c,
  1175. .clkr = {
  1176. .enable_reg = 0x230c,
  1177. .enable_mask = BIT(0),
  1178. .hw.init = &(struct clk_init_data){
  1179. .name = "mdss_hdmi_dp_ahb_clk",
  1180. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1181. .num_parents = 1,
  1182. .ops = &clk_branch2_ops,
  1183. .flags = CLK_SET_RATE_PARENT,
  1184. },
  1185. },
  1186. };
  1187. static struct clk_branch mdss_axi_clk = {
  1188. .halt_reg = 0x2310,
  1189. .clkr = {
  1190. .enable_reg = 0x2310,
  1191. .enable_mask = BIT(0),
  1192. .hw.init = &(struct clk_init_data){
  1193. .name = "mdss_axi_clk",
  1194. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1195. .num_parents = 1,
  1196. .ops = &clk_branch2_ops,
  1197. },
  1198. },
  1199. };
  1200. static struct clk_branch mdss_pclk0_clk = {
  1201. .halt_reg = 0x2314,
  1202. .clkr = {
  1203. .enable_reg = 0x2314,
  1204. .enable_mask = BIT(0),
  1205. .hw.init = &(struct clk_init_data){
  1206. .name = "mdss_pclk0_clk",
  1207. .parent_hws = (const struct clk_hw *[]){ &pclk0_clk_src.clkr.hw },
  1208. .num_parents = 1,
  1209. .ops = &clk_branch2_ops,
  1210. .flags = CLK_SET_RATE_PARENT,
  1211. },
  1212. },
  1213. };
  1214. static struct clk_branch mdss_pclk1_clk = {
  1215. .halt_reg = 0x2318,
  1216. .clkr = {
  1217. .enable_reg = 0x2318,
  1218. .enable_mask = BIT(0),
  1219. .hw.init = &(struct clk_init_data){
  1220. .name = "mdss_pclk1_clk",
  1221. .parent_hws = (const struct clk_hw *[]){ &pclk1_clk_src.clkr.hw },
  1222. .num_parents = 1,
  1223. .ops = &clk_branch2_ops,
  1224. .flags = CLK_SET_RATE_PARENT,
  1225. },
  1226. },
  1227. };
  1228. static struct clk_branch mdss_mdp_clk = {
  1229. .halt_reg = 0x231c,
  1230. .clkr = {
  1231. .enable_reg = 0x231c,
  1232. .enable_mask = BIT(0),
  1233. .hw.init = &(struct clk_init_data){
  1234. .name = "mdss_mdp_clk",
  1235. .parent_hws = (const struct clk_hw *[]){ &mdp_clk_src.clkr.hw },
  1236. .num_parents = 1,
  1237. .ops = &clk_branch2_ops,
  1238. .flags = CLK_SET_RATE_PARENT,
  1239. },
  1240. },
  1241. };
  1242. static struct clk_branch mdss_mdp_lut_clk = {
  1243. .halt_reg = 0x2320,
  1244. .clkr = {
  1245. .enable_reg = 0x2320,
  1246. .enable_mask = BIT(0),
  1247. .hw.init = &(struct clk_init_data){
  1248. .name = "mdss_mdp_lut_clk",
  1249. .parent_hws = (const struct clk_hw *[]){ &mdp_clk_src.clkr.hw },
  1250. .num_parents = 1,
  1251. .ops = &clk_branch2_ops,
  1252. .flags = CLK_SET_RATE_PARENT,
  1253. },
  1254. },
  1255. };
  1256. static struct clk_branch mdss_extpclk_clk = {
  1257. .halt_reg = 0x2324,
  1258. .clkr = {
  1259. .enable_reg = 0x2324,
  1260. .enable_mask = BIT(0),
  1261. .hw.init = &(struct clk_init_data){
  1262. .name = "mdss_extpclk_clk",
  1263. .parent_hws = (const struct clk_hw *[]){ &extpclk_clk_src.clkr.hw },
  1264. .num_parents = 1,
  1265. .ops = &clk_branch2_ops,
  1266. .flags = CLK_SET_RATE_PARENT,
  1267. },
  1268. },
  1269. };
  1270. static struct clk_branch mdss_vsync_clk = {
  1271. .halt_reg = 0x2328,
  1272. .clkr = {
  1273. .enable_reg = 0x2328,
  1274. .enable_mask = BIT(0),
  1275. .hw.init = &(struct clk_init_data){
  1276. .name = "mdss_vsync_clk",
  1277. .parent_hws = (const struct clk_hw *[]){ &vsync_clk_src.clkr.hw },
  1278. .num_parents = 1,
  1279. .ops = &clk_branch2_ops,
  1280. .flags = CLK_SET_RATE_PARENT,
  1281. },
  1282. },
  1283. };
  1284. static struct clk_branch mdss_hdmi_clk = {
  1285. .halt_reg = 0x2338,
  1286. .clkr = {
  1287. .enable_reg = 0x2338,
  1288. .enable_mask = BIT(0),
  1289. .hw.init = &(struct clk_init_data){
  1290. .name = "mdss_hdmi_clk",
  1291. .parent_hws = (const struct clk_hw *[]){ &hdmi_clk_src.clkr.hw },
  1292. .num_parents = 1,
  1293. .ops = &clk_branch2_ops,
  1294. .flags = CLK_SET_RATE_PARENT,
  1295. },
  1296. },
  1297. };
  1298. static struct clk_branch mdss_byte0_clk = {
  1299. .halt_reg = 0x233c,
  1300. .clkr = {
  1301. .enable_reg = 0x233c,
  1302. .enable_mask = BIT(0),
  1303. .hw.init = &(struct clk_init_data){
  1304. .name = "mdss_byte0_clk",
  1305. .parent_hws = (const struct clk_hw *[]){ &byte0_clk_src.clkr.hw },
  1306. .num_parents = 1,
  1307. .ops = &clk_branch2_ops,
  1308. .flags = CLK_SET_RATE_PARENT,
  1309. },
  1310. },
  1311. };
  1312. static struct clk_branch mdss_byte1_clk = {
  1313. .halt_reg = 0x2340,
  1314. .clkr = {
  1315. .enable_reg = 0x2340,
  1316. .enable_mask = BIT(0),
  1317. .hw.init = &(struct clk_init_data){
  1318. .name = "mdss_byte1_clk",
  1319. .parent_hws = (const struct clk_hw *[]){ &byte1_clk_src.clkr.hw },
  1320. .num_parents = 1,
  1321. .ops = &clk_branch2_ops,
  1322. .flags = CLK_SET_RATE_PARENT,
  1323. },
  1324. },
  1325. };
  1326. static struct clk_branch mdss_esc0_clk = {
  1327. .halt_reg = 0x2344,
  1328. .clkr = {
  1329. .enable_reg = 0x2344,
  1330. .enable_mask = BIT(0),
  1331. .hw.init = &(struct clk_init_data){
  1332. .name = "mdss_esc0_clk",
  1333. .parent_hws = (const struct clk_hw *[]){ &esc0_clk_src.clkr.hw },
  1334. .num_parents = 1,
  1335. .ops = &clk_branch2_ops,
  1336. .flags = CLK_SET_RATE_PARENT,
  1337. },
  1338. },
  1339. };
  1340. static struct clk_branch mdss_esc1_clk = {
  1341. .halt_reg = 0x2348,
  1342. .clkr = {
  1343. .enable_reg = 0x2348,
  1344. .enable_mask = BIT(0),
  1345. .hw.init = &(struct clk_init_data){
  1346. .name = "mdss_esc1_clk",
  1347. .parent_hws = (const struct clk_hw *[]){ &esc1_clk_src.clkr.hw },
  1348. .num_parents = 1,
  1349. .ops = &clk_branch2_ops,
  1350. .flags = CLK_SET_RATE_PARENT,
  1351. },
  1352. },
  1353. };
  1354. static struct clk_branch mdss_rot_clk = {
  1355. .halt_reg = 0x2350,
  1356. .clkr = {
  1357. .enable_reg = 0x2350,
  1358. .enable_mask = BIT(0),
  1359. .hw.init = &(struct clk_init_data){
  1360. .name = "mdss_rot_clk",
  1361. .parent_hws = (const struct clk_hw *[]){ &rot_clk_src.clkr.hw },
  1362. .num_parents = 1,
  1363. .ops = &clk_branch2_ops,
  1364. .flags = CLK_SET_RATE_PARENT,
  1365. },
  1366. },
  1367. };
  1368. static struct clk_branch mdss_dp_link_clk = {
  1369. .halt_reg = 0x2354,
  1370. .clkr = {
  1371. .enable_reg = 0x2354,
  1372. .enable_mask = BIT(0),
  1373. .hw.init = &(struct clk_init_data){
  1374. .name = "mdss_dp_link_clk",
  1375. .parent_hws = (const struct clk_hw *[]){ &dp_link_clk_src.clkr.hw },
  1376. .num_parents = 1,
  1377. .ops = &clk_branch2_ops,
  1378. .flags = CLK_SET_RATE_PARENT,
  1379. },
  1380. },
  1381. };
  1382. static struct clk_branch mdss_dp_link_intf_clk = {
  1383. .halt_reg = 0x2358,
  1384. .clkr = {
  1385. .enable_reg = 0x2358,
  1386. .enable_mask = BIT(0),
  1387. .hw.init = &(struct clk_init_data){
  1388. .name = "mdss_dp_link_intf_clk",
  1389. .parent_hws = (const struct clk_hw *[]){ &dp_link_clk_src.clkr.hw },
  1390. .num_parents = 1,
  1391. .ops = &clk_branch2_ops,
  1392. .flags = CLK_SET_RATE_PARENT,
  1393. },
  1394. },
  1395. };
  1396. static struct clk_branch mdss_dp_crypto_clk = {
  1397. .halt_reg = 0x235c,
  1398. .clkr = {
  1399. .enable_reg = 0x235c,
  1400. .enable_mask = BIT(0),
  1401. .hw.init = &(struct clk_init_data){
  1402. .name = "mdss_dp_crypto_clk",
  1403. .parent_hws = (const struct clk_hw *[]){ &dp_crypto_clk_src.clkr.hw },
  1404. .num_parents = 1,
  1405. .ops = &clk_branch2_ops,
  1406. .flags = CLK_SET_RATE_PARENT,
  1407. },
  1408. },
  1409. };
  1410. static struct clk_branch mdss_dp_pixel_clk = {
  1411. .halt_reg = 0x2360,
  1412. .clkr = {
  1413. .enable_reg = 0x2360,
  1414. .enable_mask = BIT(0),
  1415. .hw.init = &(struct clk_init_data){
  1416. .name = "mdss_dp_pixel_clk",
  1417. .parent_hws = (const struct clk_hw *[]){ &dp_pixel_clk_src.clkr.hw },
  1418. .num_parents = 1,
  1419. .ops = &clk_branch2_ops,
  1420. .flags = CLK_SET_RATE_PARENT,
  1421. },
  1422. },
  1423. };
  1424. static struct clk_branch mdss_dp_aux_clk = {
  1425. .halt_reg = 0x2364,
  1426. .clkr = {
  1427. .enable_reg = 0x2364,
  1428. .enable_mask = BIT(0),
  1429. .hw.init = &(struct clk_init_data){
  1430. .name = "mdss_dp_aux_clk",
  1431. .parent_hws = (const struct clk_hw *[]){ &dp_aux_clk_src.clkr.hw },
  1432. .num_parents = 1,
  1433. .ops = &clk_branch2_ops,
  1434. .flags = CLK_SET_RATE_PARENT,
  1435. },
  1436. },
  1437. };
  1438. static struct clk_branch mdss_byte0_intf_clk = {
  1439. .halt_reg = 0x2374,
  1440. .clkr = {
  1441. .enable_reg = 0x2374,
  1442. .enable_mask = BIT(0),
  1443. .hw.init = &(struct clk_init_data){
  1444. .name = "mdss_byte0_intf_clk",
  1445. .parent_hws = (const struct clk_hw *[]){ &byte0_clk_src.clkr.hw },
  1446. .num_parents = 1,
  1447. .ops = &clk_branch2_ops,
  1448. .flags = CLK_SET_RATE_PARENT,
  1449. },
  1450. },
  1451. };
  1452. static struct clk_branch mdss_byte1_intf_clk = {
  1453. .halt_reg = 0x2378,
  1454. .clkr = {
  1455. .enable_reg = 0x2378,
  1456. .enable_mask = BIT(0),
  1457. .hw.init = &(struct clk_init_data){
  1458. .name = "mdss_byte1_intf_clk",
  1459. .parent_hws = (const struct clk_hw *[]){ &byte1_clk_src.clkr.hw },
  1460. .num_parents = 1,
  1461. .ops = &clk_branch2_ops,
  1462. .flags = CLK_SET_RATE_PARENT,
  1463. },
  1464. },
  1465. };
  1466. static struct clk_branch camss_csi0phytimer_clk = {
  1467. .halt_reg = 0x3024,
  1468. .clkr = {
  1469. .enable_reg = 0x3024,
  1470. .enable_mask = BIT(0),
  1471. .hw.init = &(struct clk_init_data){
  1472. .name = "camss_csi0phytimer_clk",
  1473. .parent_hws = (const struct clk_hw *[]){ &csi0phytimer_clk_src.clkr.hw },
  1474. .num_parents = 1,
  1475. .ops = &clk_branch2_ops,
  1476. .flags = CLK_SET_RATE_PARENT,
  1477. },
  1478. },
  1479. };
  1480. static struct clk_branch camss_csi1phytimer_clk = {
  1481. .halt_reg = 0x3054,
  1482. .clkr = {
  1483. .enable_reg = 0x3054,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(struct clk_init_data){
  1486. .name = "camss_csi1phytimer_clk",
  1487. .parent_hws = (const struct clk_hw *[]){ &csi1phytimer_clk_src.clkr.hw },
  1488. .num_parents = 1,
  1489. .ops = &clk_branch2_ops,
  1490. .flags = CLK_SET_RATE_PARENT,
  1491. },
  1492. },
  1493. };
  1494. static struct clk_branch camss_csi2phytimer_clk = {
  1495. .halt_reg = 0x3084,
  1496. .clkr = {
  1497. .enable_reg = 0x3084,
  1498. .enable_mask = BIT(0),
  1499. .hw.init = &(struct clk_init_data){
  1500. .name = "camss_csi2phytimer_clk",
  1501. .parent_hws = (const struct clk_hw *[]){ &csi2phytimer_clk_src.clkr.hw },
  1502. .num_parents = 1,
  1503. .ops = &clk_branch2_ops,
  1504. .flags = CLK_SET_RATE_PARENT,
  1505. },
  1506. },
  1507. };
  1508. static struct clk_branch camss_csi0_clk = {
  1509. .halt_reg = 0x30b4,
  1510. .clkr = {
  1511. .enable_reg = 0x30b4,
  1512. .enable_mask = BIT(0),
  1513. .hw.init = &(struct clk_init_data){
  1514. .name = "camss_csi0_clk",
  1515. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1516. .num_parents = 1,
  1517. .ops = &clk_branch2_ops,
  1518. .flags = CLK_SET_RATE_PARENT,
  1519. },
  1520. },
  1521. };
  1522. static struct clk_branch camss_csi0_ahb_clk = {
  1523. .halt_reg = 0x30bc,
  1524. .clkr = {
  1525. .enable_reg = 0x30bc,
  1526. .enable_mask = BIT(0),
  1527. .hw.init = &(struct clk_init_data){
  1528. .name = "camss_csi0_ahb_clk",
  1529. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1530. .num_parents = 1,
  1531. .ops = &clk_branch2_ops,
  1532. .flags = CLK_SET_RATE_PARENT,
  1533. },
  1534. },
  1535. };
  1536. static struct clk_branch camss_csi0rdi_clk = {
  1537. .halt_reg = 0x30d4,
  1538. .clkr = {
  1539. .enable_reg = 0x30d4,
  1540. .enable_mask = BIT(0),
  1541. .hw.init = &(struct clk_init_data){
  1542. .name = "camss_csi0rdi_clk",
  1543. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1544. .num_parents = 1,
  1545. .ops = &clk_branch2_ops,
  1546. .flags = CLK_SET_RATE_PARENT,
  1547. },
  1548. },
  1549. };
  1550. static struct clk_branch camss_csi0pix_clk = {
  1551. .halt_reg = 0x30e4,
  1552. .clkr = {
  1553. .enable_reg = 0x30e4,
  1554. .enable_mask = BIT(0),
  1555. .hw.init = &(struct clk_init_data){
  1556. .name = "camss_csi0pix_clk",
  1557. .parent_hws = (const struct clk_hw *[]){ &csi0_clk_src.clkr.hw },
  1558. .num_parents = 1,
  1559. .ops = &clk_branch2_ops,
  1560. .flags = CLK_SET_RATE_PARENT,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch camss_csi1_clk = {
  1565. .halt_reg = 0x3124,
  1566. .clkr = {
  1567. .enable_reg = 0x3124,
  1568. .enable_mask = BIT(0),
  1569. .hw.init = &(struct clk_init_data){
  1570. .name = "camss_csi1_clk",
  1571. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1572. .num_parents = 1,
  1573. .ops = &clk_branch2_ops,
  1574. .flags = CLK_SET_RATE_PARENT,
  1575. },
  1576. },
  1577. };
  1578. static struct clk_branch camss_csi1_ahb_clk = {
  1579. .halt_reg = 0x3128,
  1580. .clkr = {
  1581. .enable_reg = 0x3128,
  1582. .enable_mask = BIT(0),
  1583. .hw.init = &(struct clk_init_data){
  1584. .name = "camss_csi1_ahb_clk",
  1585. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1586. .num_parents = 1,
  1587. .ops = &clk_branch2_ops,
  1588. .flags = CLK_SET_RATE_PARENT,
  1589. },
  1590. },
  1591. };
  1592. static struct clk_branch camss_csi1rdi_clk = {
  1593. .halt_reg = 0x3144,
  1594. .clkr = {
  1595. .enable_reg = 0x3144,
  1596. .enable_mask = BIT(0),
  1597. .hw.init = &(struct clk_init_data){
  1598. .name = "camss_csi1rdi_clk",
  1599. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1600. .num_parents = 1,
  1601. .ops = &clk_branch2_ops,
  1602. .flags = CLK_SET_RATE_PARENT,
  1603. },
  1604. },
  1605. };
  1606. static struct clk_branch camss_csi1pix_clk = {
  1607. .halt_reg = 0x3154,
  1608. .clkr = {
  1609. .enable_reg = 0x3154,
  1610. .enable_mask = BIT(0),
  1611. .hw.init = &(struct clk_init_data){
  1612. .name = "camss_csi1pix_clk",
  1613. .parent_hws = (const struct clk_hw *[]){ &csi1_clk_src.clkr.hw },
  1614. .num_parents = 1,
  1615. .ops = &clk_branch2_ops,
  1616. .flags = CLK_SET_RATE_PARENT,
  1617. },
  1618. },
  1619. };
  1620. static struct clk_branch camss_csi2_clk = {
  1621. .halt_reg = 0x3184,
  1622. .clkr = {
  1623. .enable_reg = 0x3184,
  1624. .enable_mask = BIT(0),
  1625. .hw.init = &(struct clk_init_data){
  1626. .name = "camss_csi2_clk",
  1627. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1628. .num_parents = 1,
  1629. .ops = &clk_branch2_ops,
  1630. .flags = CLK_SET_RATE_PARENT,
  1631. },
  1632. },
  1633. };
  1634. static struct clk_branch camss_csi2_ahb_clk = {
  1635. .halt_reg = 0x3188,
  1636. .clkr = {
  1637. .enable_reg = 0x3188,
  1638. .enable_mask = BIT(0),
  1639. .hw.init = &(struct clk_init_data){
  1640. .name = "camss_csi2_ahb_clk",
  1641. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1642. .num_parents = 1,
  1643. .ops = &clk_branch2_ops,
  1644. .flags = CLK_SET_RATE_PARENT,
  1645. },
  1646. },
  1647. };
  1648. static struct clk_branch camss_csi2rdi_clk = {
  1649. .halt_reg = 0x31a4,
  1650. .clkr = {
  1651. .enable_reg = 0x31a4,
  1652. .enable_mask = BIT(0),
  1653. .hw.init = &(struct clk_init_data){
  1654. .name = "camss_csi2rdi_clk",
  1655. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1656. .num_parents = 1,
  1657. .ops = &clk_branch2_ops,
  1658. .flags = CLK_SET_RATE_PARENT,
  1659. },
  1660. },
  1661. };
  1662. static struct clk_branch camss_csi2pix_clk = {
  1663. .halt_reg = 0x31b4,
  1664. .clkr = {
  1665. .enable_reg = 0x31b4,
  1666. .enable_mask = BIT(0),
  1667. .hw.init = &(struct clk_init_data){
  1668. .name = "camss_csi2pix_clk",
  1669. .parent_hws = (const struct clk_hw *[]){ &csi2_clk_src.clkr.hw },
  1670. .num_parents = 1,
  1671. .ops = &clk_branch2_ops,
  1672. .flags = CLK_SET_RATE_PARENT,
  1673. },
  1674. },
  1675. };
  1676. static struct clk_branch camss_csi3_clk = {
  1677. .halt_reg = 0x31e4,
  1678. .clkr = {
  1679. .enable_reg = 0x31e4,
  1680. .enable_mask = BIT(0),
  1681. .hw.init = &(struct clk_init_data){
  1682. .name = "camss_csi3_clk",
  1683. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1684. .num_parents = 1,
  1685. .ops = &clk_branch2_ops,
  1686. .flags = CLK_SET_RATE_PARENT,
  1687. },
  1688. },
  1689. };
  1690. static struct clk_branch camss_csi3_ahb_clk = {
  1691. .halt_reg = 0x31e8,
  1692. .clkr = {
  1693. .enable_reg = 0x31e8,
  1694. .enable_mask = BIT(0),
  1695. .hw.init = &(struct clk_init_data){
  1696. .name = "camss_csi3_ahb_clk",
  1697. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1698. .num_parents = 1,
  1699. .ops = &clk_branch2_ops,
  1700. .flags = CLK_SET_RATE_PARENT,
  1701. },
  1702. },
  1703. };
  1704. static struct clk_branch camss_csi3rdi_clk = {
  1705. .halt_reg = 0x3204,
  1706. .clkr = {
  1707. .enable_reg = 0x3204,
  1708. .enable_mask = BIT(0),
  1709. .hw.init = &(struct clk_init_data){
  1710. .name = "camss_csi3rdi_clk",
  1711. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1712. .num_parents = 1,
  1713. .ops = &clk_branch2_ops,
  1714. .flags = CLK_SET_RATE_PARENT,
  1715. },
  1716. },
  1717. };
  1718. static struct clk_branch camss_csi3pix_clk = {
  1719. .halt_reg = 0x3214,
  1720. .clkr = {
  1721. .enable_reg = 0x3214,
  1722. .enable_mask = BIT(0),
  1723. .hw.init = &(struct clk_init_data){
  1724. .name = "camss_csi3pix_clk",
  1725. .parent_hws = (const struct clk_hw *[]){ &csi3_clk_src.clkr.hw },
  1726. .num_parents = 1,
  1727. .ops = &clk_branch2_ops,
  1728. .flags = CLK_SET_RATE_PARENT,
  1729. },
  1730. },
  1731. };
  1732. static struct clk_branch camss_ispif_ahb_clk = {
  1733. .halt_reg = 0x3224,
  1734. .clkr = {
  1735. .enable_reg = 0x3224,
  1736. .enable_mask = BIT(0),
  1737. .hw.init = &(struct clk_init_data){
  1738. .name = "camss_ispif_ahb_clk",
  1739. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1740. .num_parents = 1,
  1741. .ops = &clk_branch2_ops,
  1742. .flags = CLK_SET_RATE_PARENT,
  1743. },
  1744. },
  1745. };
  1746. static struct clk_branch camss_cci_clk = {
  1747. .halt_reg = 0x3344,
  1748. .clkr = {
  1749. .enable_reg = 0x3344,
  1750. .enable_mask = BIT(0),
  1751. .hw.init = &(struct clk_init_data){
  1752. .name = "camss_cci_clk",
  1753. .parent_hws = (const struct clk_hw *[]){ &cci_clk_src.clkr.hw },
  1754. .num_parents = 1,
  1755. .ops = &clk_branch2_ops,
  1756. .flags = CLK_SET_RATE_PARENT,
  1757. },
  1758. },
  1759. };
  1760. static struct clk_branch camss_cci_ahb_clk = {
  1761. .halt_reg = 0x3348,
  1762. .clkr = {
  1763. .enable_reg = 0x3348,
  1764. .enable_mask = BIT(0),
  1765. .hw.init = &(struct clk_init_data){
  1766. .name = "camss_cci_ahb_clk",
  1767. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1768. .num_parents = 1,
  1769. .ops = &clk_branch2_ops,
  1770. .flags = CLK_SET_RATE_PARENT,
  1771. },
  1772. },
  1773. };
  1774. static struct clk_branch camss_mclk0_clk = {
  1775. .halt_reg = 0x3384,
  1776. .clkr = {
  1777. .enable_reg = 0x3384,
  1778. .enable_mask = BIT(0),
  1779. .hw.init = &(struct clk_init_data){
  1780. .name = "camss_mclk0_clk",
  1781. .parent_hws = (const struct clk_hw *[]){ &mclk0_clk_src.clkr.hw },
  1782. .num_parents = 1,
  1783. .ops = &clk_branch2_ops,
  1784. .flags = CLK_SET_RATE_PARENT,
  1785. },
  1786. },
  1787. };
  1788. static struct clk_branch camss_mclk1_clk = {
  1789. .halt_reg = 0x33b4,
  1790. .clkr = {
  1791. .enable_reg = 0x33b4,
  1792. .enable_mask = BIT(0),
  1793. .hw.init = &(struct clk_init_data){
  1794. .name = "camss_mclk1_clk",
  1795. .parent_hws = (const struct clk_hw *[]){ &mclk1_clk_src.clkr.hw },
  1796. .num_parents = 1,
  1797. .ops = &clk_branch2_ops,
  1798. .flags = CLK_SET_RATE_PARENT,
  1799. },
  1800. },
  1801. };
  1802. static struct clk_branch camss_mclk2_clk = {
  1803. .halt_reg = 0x33e4,
  1804. .clkr = {
  1805. .enable_reg = 0x33e4,
  1806. .enable_mask = BIT(0),
  1807. .hw.init = &(struct clk_init_data){
  1808. .name = "camss_mclk2_clk",
  1809. .parent_hws = (const struct clk_hw *[]){ &mclk2_clk_src.clkr.hw },
  1810. .num_parents = 1,
  1811. .ops = &clk_branch2_ops,
  1812. .flags = CLK_SET_RATE_PARENT,
  1813. },
  1814. },
  1815. };
  1816. static struct clk_branch camss_mclk3_clk = {
  1817. .halt_reg = 0x3414,
  1818. .clkr = {
  1819. .enable_reg = 0x3414,
  1820. .enable_mask = BIT(0),
  1821. .hw.init = &(struct clk_init_data){
  1822. .name = "camss_mclk3_clk",
  1823. .parent_hws = (const struct clk_hw *[]){ &mclk3_clk_src.clkr.hw },
  1824. .num_parents = 1,
  1825. .ops = &clk_branch2_ops,
  1826. .flags = CLK_SET_RATE_PARENT,
  1827. },
  1828. },
  1829. };
  1830. static struct clk_branch camss_top_ahb_clk = {
  1831. .halt_reg = 0x3484,
  1832. .clkr = {
  1833. .enable_reg = 0x3484,
  1834. .enable_mask = BIT(0),
  1835. .hw.init = &(struct clk_init_data){
  1836. .name = "camss_top_ahb_clk",
  1837. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1838. .num_parents = 1,
  1839. .ops = &clk_branch2_ops,
  1840. .flags = CLK_SET_RATE_PARENT,
  1841. },
  1842. },
  1843. };
  1844. static struct clk_branch camss_ahb_clk = {
  1845. .halt_reg = 0x348c,
  1846. .clkr = {
  1847. .enable_reg = 0x348c,
  1848. .enable_mask = BIT(0),
  1849. .hw.init = &(struct clk_init_data){
  1850. .name = "camss_ahb_clk",
  1851. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1852. .num_parents = 1,
  1853. .ops = &clk_branch2_ops,
  1854. .flags = CLK_SET_RATE_PARENT,
  1855. },
  1856. },
  1857. };
  1858. static struct clk_branch camss_micro_ahb_clk = {
  1859. .halt_reg = 0x3494,
  1860. .clkr = {
  1861. .enable_reg = 0x3494,
  1862. .enable_mask = BIT(0),
  1863. .hw.init = &(struct clk_init_data){
  1864. .name = "camss_micro_ahb_clk",
  1865. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1866. .num_parents = 1,
  1867. .ops = &clk_branch2_ops,
  1868. .flags = CLK_SET_RATE_PARENT,
  1869. },
  1870. },
  1871. };
  1872. static struct clk_branch camss_jpeg0_clk = {
  1873. .halt_reg = 0x35a8,
  1874. .clkr = {
  1875. .enable_reg = 0x35a8,
  1876. .enable_mask = BIT(0),
  1877. .hw.init = &(struct clk_init_data){
  1878. .name = "camss_jpeg0_clk",
  1879. .parent_hws = (const struct clk_hw *[]){ &jpeg0_clk_src.clkr.hw },
  1880. .num_parents = 1,
  1881. .ops = &clk_branch2_ops,
  1882. .flags = CLK_SET_RATE_PARENT,
  1883. },
  1884. },
  1885. };
  1886. static struct clk_branch camss_jpeg_ahb_clk = {
  1887. .halt_reg = 0x35b4,
  1888. .clkr = {
  1889. .enable_reg = 0x35b4,
  1890. .enable_mask = BIT(0),
  1891. .hw.init = &(struct clk_init_data){
  1892. .name = "camss_jpeg_ahb_clk",
  1893. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1894. .num_parents = 1,
  1895. .ops = &clk_branch2_ops,
  1896. .flags = CLK_SET_RATE_PARENT,
  1897. },
  1898. },
  1899. };
  1900. static struct clk_branch camss_jpeg_axi_clk = {
  1901. .halt_reg = 0x35b8,
  1902. .clkr = {
  1903. .enable_reg = 0x35b8,
  1904. .enable_mask = BIT(0),
  1905. .hw.init = &(struct clk_init_data){
  1906. .name = "camss_jpeg_axi_clk",
  1907. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  1908. .num_parents = 1,
  1909. .ops = &clk_branch2_ops,
  1910. },
  1911. },
  1912. };
  1913. static struct clk_branch camss_vfe0_ahb_clk = {
  1914. .halt_reg = 0x3668,
  1915. .clkr = {
  1916. .enable_reg = 0x3668,
  1917. .enable_mask = BIT(0),
  1918. .hw.init = &(struct clk_init_data){
  1919. .name = "camss_vfe0_ahb_clk",
  1920. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1921. .num_parents = 1,
  1922. .ops = &clk_branch2_ops,
  1923. .flags = CLK_SET_RATE_PARENT,
  1924. },
  1925. },
  1926. };
  1927. static struct clk_branch camss_vfe1_ahb_clk = {
  1928. .halt_reg = 0x3678,
  1929. .clkr = {
  1930. .enable_reg = 0x3678,
  1931. .enable_mask = BIT(0),
  1932. .hw.init = &(struct clk_init_data){
  1933. .name = "camss_vfe1_ahb_clk",
  1934. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1935. .num_parents = 1,
  1936. .ops = &clk_branch2_ops,
  1937. .flags = CLK_SET_RATE_PARENT,
  1938. },
  1939. },
  1940. };
  1941. static struct clk_branch camss_vfe0_clk = {
  1942. .halt_reg = 0x36a8,
  1943. .clkr = {
  1944. .enable_reg = 0x36a8,
  1945. .enable_mask = BIT(0),
  1946. .hw.init = &(struct clk_init_data){
  1947. .name = "camss_vfe0_clk",
  1948. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  1949. .num_parents = 1,
  1950. .ops = &clk_branch2_ops,
  1951. .flags = CLK_SET_RATE_PARENT,
  1952. },
  1953. },
  1954. };
  1955. static struct clk_branch camss_vfe1_clk = {
  1956. .halt_reg = 0x36ac,
  1957. .clkr = {
  1958. .enable_reg = 0x36ac,
  1959. .enable_mask = BIT(0),
  1960. .hw.init = &(struct clk_init_data){
  1961. .name = "camss_vfe1_clk",
  1962. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  1963. .num_parents = 1,
  1964. .ops = &clk_branch2_ops,
  1965. .flags = CLK_SET_RATE_PARENT,
  1966. },
  1967. },
  1968. };
  1969. static struct clk_branch camss_cpp_clk = {
  1970. .halt_reg = 0x36b0,
  1971. .clkr = {
  1972. .enable_reg = 0x36b0,
  1973. .enable_mask = BIT(0),
  1974. .hw.init = &(struct clk_init_data){
  1975. .name = "camss_cpp_clk",
  1976. .parent_hws = (const struct clk_hw *[]){ &cpp_clk_src.clkr.hw },
  1977. .num_parents = 1,
  1978. .ops = &clk_branch2_ops,
  1979. .flags = CLK_SET_RATE_PARENT,
  1980. },
  1981. },
  1982. };
  1983. static struct clk_branch camss_cpp_ahb_clk = {
  1984. .halt_reg = 0x36b4,
  1985. .clkr = {
  1986. .enable_reg = 0x36b4,
  1987. .enable_mask = BIT(0),
  1988. .hw.init = &(struct clk_init_data){
  1989. .name = "camss_cpp_ahb_clk",
  1990. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  1991. .num_parents = 1,
  1992. .ops = &clk_branch2_ops,
  1993. .flags = CLK_SET_RATE_PARENT,
  1994. },
  1995. },
  1996. };
  1997. static struct clk_branch camss_vfe_vbif_ahb_clk = {
  1998. .halt_reg = 0x36b8,
  1999. .clkr = {
  2000. .enable_reg = 0x36b8,
  2001. .enable_mask = BIT(0),
  2002. .hw.init = &(struct clk_init_data){
  2003. .name = "camss_vfe_vbif_ahb_clk",
  2004. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2005. .num_parents = 1,
  2006. .ops = &clk_branch2_ops,
  2007. .flags = CLK_SET_RATE_PARENT,
  2008. },
  2009. },
  2010. };
  2011. static struct clk_branch camss_vfe_vbif_axi_clk = {
  2012. .halt_reg = 0x36bc,
  2013. .clkr = {
  2014. .enable_reg = 0x36bc,
  2015. .enable_mask = BIT(0),
  2016. .hw.init = &(struct clk_init_data){
  2017. .name = "camss_vfe_vbif_axi_clk",
  2018. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  2019. .num_parents = 1,
  2020. .ops = &clk_branch2_ops,
  2021. },
  2022. },
  2023. };
  2024. static struct clk_branch camss_cpp_axi_clk = {
  2025. .halt_reg = 0x36c4,
  2026. .clkr = {
  2027. .enable_reg = 0x36c4,
  2028. .enable_mask = BIT(0),
  2029. .hw.init = &(struct clk_init_data){
  2030. .name = "camss_cpp_axi_clk",
  2031. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  2032. .num_parents = 1,
  2033. .ops = &clk_branch2_ops,
  2034. },
  2035. },
  2036. };
  2037. static struct clk_branch camss_cpp_vbif_ahb_clk = {
  2038. .halt_reg = 0x36c8,
  2039. .clkr = {
  2040. .enable_reg = 0x36c8,
  2041. .enable_mask = BIT(0),
  2042. .hw.init = &(struct clk_init_data){
  2043. .name = "camss_cpp_vbif_ahb_clk",
  2044. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2045. .num_parents = 1,
  2046. .ops = &clk_branch2_ops,
  2047. .flags = CLK_SET_RATE_PARENT,
  2048. },
  2049. },
  2050. };
  2051. static struct clk_branch camss_csi_vfe0_clk = {
  2052. .halt_reg = 0x3704,
  2053. .clkr = {
  2054. .enable_reg = 0x3704,
  2055. .enable_mask = BIT(0),
  2056. .hw.init = &(struct clk_init_data){
  2057. .name = "camss_csi_vfe0_clk",
  2058. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  2059. .num_parents = 1,
  2060. .ops = &clk_branch2_ops,
  2061. .flags = CLK_SET_RATE_PARENT,
  2062. },
  2063. },
  2064. };
  2065. static struct clk_branch camss_csi_vfe1_clk = {
  2066. .halt_reg = 0x3714,
  2067. .clkr = {
  2068. .enable_reg = 0x3714,
  2069. .enable_mask = BIT(0),
  2070. .hw.init = &(struct clk_init_data){
  2071. .name = "camss_csi_vfe1_clk",
  2072. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  2073. .num_parents = 1,
  2074. .ops = &clk_branch2_ops,
  2075. .flags = CLK_SET_RATE_PARENT,
  2076. },
  2077. },
  2078. };
  2079. static struct clk_branch camss_vfe0_stream_clk = {
  2080. .halt_reg = 0x3720,
  2081. .clkr = {
  2082. .enable_reg = 0x3720,
  2083. .enable_mask = BIT(0),
  2084. .hw.init = &(struct clk_init_data){
  2085. .name = "camss_vfe0_stream_clk",
  2086. .parent_hws = (const struct clk_hw *[]){ &vfe0_clk_src.clkr.hw },
  2087. .num_parents = 1,
  2088. .ops = &clk_branch2_ops,
  2089. .flags = CLK_SET_RATE_PARENT,
  2090. },
  2091. },
  2092. };
  2093. static struct clk_branch camss_vfe1_stream_clk = {
  2094. .halt_reg = 0x3724,
  2095. .clkr = {
  2096. .enable_reg = 0x3724,
  2097. .enable_mask = BIT(0),
  2098. .hw.init = &(struct clk_init_data){
  2099. .name = "camss_vfe1_stream_clk",
  2100. .parent_hws = (const struct clk_hw *[]){ &vfe1_clk_src.clkr.hw },
  2101. .num_parents = 1,
  2102. .ops = &clk_branch2_ops,
  2103. .flags = CLK_SET_RATE_PARENT,
  2104. },
  2105. },
  2106. };
  2107. static struct clk_branch camss_cphy_csid0_clk = {
  2108. .halt_reg = 0x3730,
  2109. .clkr = {
  2110. .enable_reg = 0x3730,
  2111. .enable_mask = BIT(0),
  2112. .hw.init = &(struct clk_init_data){
  2113. .name = "camss_cphy_csid0_clk",
  2114. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2115. .num_parents = 1,
  2116. .ops = &clk_branch2_ops,
  2117. .flags = CLK_SET_RATE_PARENT,
  2118. },
  2119. },
  2120. };
  2121. static struct clk_branch camss_cphy_csid1_clk = {
  2122. .halt_reg = 0x3734,
  2123. .clkr = {
  2124. .enable_reg = 0x3734,
  2125. .enable_mask = BIT(0),
  2126. .hw.init = &(struct clk_init_data){
  2127. .name = "camss_cphy_csid1_clk",
  2128. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2129. .num_parents = 1,
  2130. .ops = &clk_branch2_ops,
  2131. .flags = CLK_SET_RATE_PARENT,
  2132. },
  2133. },
  2134. };
  2135. static struct clk_branch camss_cphy_csid2_clk = {
  2136. .halt_reg = 0x3738,
  2137. .clkr = {
  2138. .enable_reg = 0x3738,
  2139. .enable_mask = BIT(0),
  2140. .hw.init = &(struct clk_init_data){
  2141. .name = "camss_cphy_csid2_clk",
  2142. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2143. .num_parents = 1,
  2144. .ops = &clk_branch2_ops,
  2145. .flags = CLK_SET_RATE_PARENT,
  2146. },
  2147. },
  2148. };
  2149. static struct clk_branch camss_cphy_csid3_clk = {
  2150. .halt_reg = 0x373c,
  2151. .clkr = {
  2152. .enable_reg = 0x373c,
  2153. .enable_mask = BIT(0),
  2154. .hw.init = &(struct clk_init_data){
  2155. .name = "camss_cphy_csid3_clk",
  2156. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2157. .num_parents = 1,
  2158. .ops = &clk_branch2_ops,
  2159. .flags = CLK_SET_RATE_PARENT,
  2160. },
  2161. },
  2162. };
  2163. static struct clk_branch camss_csiphy0_clk = {
  2164. .halt_reg = 0x3740,
  2165. .clkr = {
  2166. .enable_reg = 0x3740,
  2167. .enable_mask = BIT(0),
  2168. .hw.init = &(struct clk_init_data){
  2169. .name = "camss_csiphy0_clk",
  2170. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2171. .num_parents = 1,
  2172. .ops = &clk_branch2_ops,
  2173. .flags = CLK_SET_RATE_PARENT,
  2174. },
  2175. },
  2176. };
  2177. static struct clk_branch camss_csiphy1_clk = {
  2178. .halt_reg = 0x3744,
  2179. .clkr = {
  2180. .enable_reg = 0x3744,
  2181. .enable_mask = BIT(0),
  2182. .hw.init = &(struct clk_init_data){
  2183. .name = "camss_csiphy1_clk",
  2184. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2185. .num_parents = 1,
  2186. .ops = &clk_branch2_ops,
  2187. .flags = CLK_SET_RATE_PARENT,
  2188. },
  2189. },
  2190. };
  2191. static struct clk_branch camss_csiphy2_clk = {
  2192. .halt_reg = 0x3748,
  2193. .clkr = {
  2194. .enable_reg = 0x3748,
  2195. .enable_mask = BIT(0),
  2196. .hw.init = &(struct clk_init_data){
  2197. .name = "camss_csiphy2_clk",
  2198. .parent_hws = (const struct clk_hw *[]){ &csiphy_clk_src.clkr.hw },
  2199. .num_parents = 1,
  2200. .ops = &clk_branch2_ops,
  2201. .flags = CLK_SET_RATE_PARENT,
  2202. },
  2203. },
  2204. };
  2205. static struct clk_branch fd_core_clk = {
  2206. .halt_reg = 0x3b68,
  2207. .clkr = {
  2208. .enable_reg = 0x3b68,
  2209. .enable_mask = BIT(0),
  2210. .hw.init = &(struct clk_init_data){
  2211. .name = "fd_core_clk",
  2212. .parent_hws = (const struct clk_hw *[]){ &fd_core_clk_src.clkr.hw },
  2213. .num_parents = 1,
  2214. .ops = &clk_branch2_ops,
  2215. .flags = CLK_SET_RATE_PARENT,
  2216. },
  2217. },
  2218. };
  2219. static struct clk_branch fd_core_uar_clk = {
  2220. .halt_reg = 0x3b6c,
  2221. .clkr = {
  2222. .enable_reg = 0x3b6c,
  2223. .enable_mask = BIT(0),
  2224. .hw.init = &(struct clk_init_data){
  2225. .name = "fd_core_uar_clk",
  2226. .parent_hws = (const struct clk_hw *[]){ &fd_core_clk_src.clkr.hw },
  2227. .num_parents = 1,
  2228. .ops = &clk_branch2_ops,
  2229. .flags = CLK_SET_RATE_PARENT,
  2230. },
  2231. },
  2232. };
  2233. static struct clk_branch fd_ahb_clk = {
  2234. .halt_reg = 0x3b74,
  2235. .clkr = {
  2236. .enable_reg = 0x3b74,
  2237. .enable_mask = BIT(0),
  2238. .hw.init = &(struct clk_init_data){
  2239. .name = "fd_ahb_clk",
  2240. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2241. .num_parents = 1,
  2242. .ops = &clk_branch2_ops,
  2243. .flags = CLK_SET_RATE_PARENT,
  2244. },
  2245. },
  2246. };
  2247. static struct clk_branch mnoc_ahb_clk = {
  2248. .halt_reg = 0x5024,
  2249. .halt_check = BRANCH_HALT_SKIP,
  2250. .clkr = {
  2251. .enable_reg = 0x5024,
  2252. .enable_mask = BIT(0),
  2253. .hw.init = &(struct clk_init_data){
  2254. .name = "mnoc_ahb_clk",
  2255. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2256. .num_parents = 1,
  2257. .ops = &clk_branch2_ops,
  2258. .flags = CLK_SET_RATE_PARENT,
  2259. },
  2260. },
  2261. };
  2262. static struct clk_branch bimc_smmu_ahb_clk = {
  2263. .halt_reg = 0xe004,
  2264. .halt_check = BRANCH_HALT_SKIP,
  2265. .hwcg_reg = 0xe004,
  2266. .hwcg_bit = 1,
  2267. .clkr = {
  2268. .enable_reg = 0xe004,
  2269. .enable_mask = BIT(0),
  2270. .hw.init = &(struct clk_init_data){
  2271. .name = "bimc_smmu_ahb_clk",
  2272. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2273. .num_parents = 1,
  2274. .ops = &clk_branch2_ops,
  2275. .flags = CLK_SET_RATE_PARENT,
  2276. },
  2277. },
  2278. };
  2279. static struct clk_branch bimc_smmu_axi_clk = {
  2280. .halt_reg = 0xe008,
  2281. .halt_check = BRANCH_HALT_SKIP,
  2282. .hwcg_reg = 0xe008,
  2283. .hwcg_bit = 1,
  2284. .clkr = {
  2285. .enable_reg = 0xe008,
  2286. .enable_mask = BIT(0),
  2287. .hw.init = &(struct clk_init_data){
  2288. .name = "bimc_smmu_axi_clk",
  2289. .parent_hws = (const struct clk_hw *[]){ &axi_clk_src.clkr.hw },
  2290. .num_parents = 1,
  2291. .ops = &clk_branch2_ops,
  2292. },
  2293. },
  2294. };
  2295. static struct clk_branch mnoc_maxi_clk = {
  2296. .halt_reg = 0xf004,
  2297. .clkr = {
  2298. .enable_reg = 0xf004,
  2299. .enable_mask = BIT(0),
  2300. .hw.init = &(struct clk_init_data){
  2301. .name = "mnoc_maxi_clk",
  2302. .parent_hws = (const struct clk_hw *[]){ &maxi_clk_src.clkr.hw },
  2303. .num_parents = 1,
  2304. .ops = &clk_branch2_ops,
  2305. .flags = CLK_SET_RATE_PARENT,
  2306. },
  2307. },
  2308. };
  2309. static struct clk_branch vmem_maxi_clk = {
  2310. .halt_reg = 0xf064,
  2311. .clkr = {
  2312. .enable_reg = 0xf064,
  2313. .enable_mask = BIT(0),
  2314. .hw.init = &(struct clk_init_data){
  2315. .name = "vmem_maxi_clk",
  2316. .parent_hws = (const struct clk_hw *[]){ &maxi_clk_src.clkr.hw },
  2317. .num_parents = 1,
  2318. .ops = &clk_branch2_ops,
  2319. .flags = CLK_SET_RATE_PARENT,
  2320. },
  2321. },
  2322. };
  2323. static struct clk_branch vmem_ahb_clk = {
  2324. .halt_reg = 0xf068,
  2325. .clkr = {
  2326. .enable_reg = 0xf068,
  2327. .enable_mask = BIT(0),
  2328. .hw.init = &(struct clk_init_data){
  2329. .name = "vmem_ahb_clk",
  2330. .parent_hws = (const struct clk_hw *[]){ &ahb_clk_src.clkr.hw },
  2331. .num_parents = 1,
  2332. .ops = &clk_branch2_ops,
  2333. .flags = CLK_SET_RATE_PARENT,
  2334. },
  2335. },
  2336. };
  2337. static struct gdsc video_top_gdsc = {
  2338. .gdscr = 0x1024,
  2339. .cxcs = (unsigned int []){ 0x1028, 0x1034, 0x1038 },
  2340. .cxc_count = 3,
  2341. .pd = {
  2342. .name = "video_top",
  2343. },
  2344. .pwrsts = PWRSTS_OFF_ON,
  2345. };
  2346. static struct gdsc video_subcore0_gdsc = {
  2347. .gdscr = 0x1040,
  2348. .cxcs = (unsigned int []){ 0x1048 },
  2349. .cxc_count = 1,
  2350. .pd = {
  2351. .name = "video_subcore0",
  2352. },
  2353. .parent = &video_top_gdsc.pd,
  2354. .pwrsts = PWRSTS_OFF_ON,
  2355. .flags = HW_CTRL,
  2356. };
  2357. static struct gdsc video_subcore1_gdsc = {
  2358. .gdscr = 0x1044,
  2359. .cxcs = (unsigned int []){ 0x104c },
  2360. .cxc_count = 1,
  2361. .pd = {
  2362. .name = "video_subcore1",
  2363. },
  2364. .parent = &video_top_gdsc.pd,
  2365. .pwrsts = PWRSTS_OFF_ON,
  2366. .flags = HW_CTRL,
  2367. };
  2368. static struct gdsc mdss_gdsc = {
  2369. .gdscr = 0x2304,
  2370. .cxcs = (unsigned int []){ 0x2310, 0x2350, 0x231c, 0x2320 },
  2371. .cxc_count = 4,
  2372. .pd = {
  2373. .name = "mdss",
  2374. },
  2375. .pwrsts = PWRSTS_OFF_ON,
  2376. };
  2377. static struct gdsc camss_top_gdsc = {
  2378. .gdscr = 0x34a0,
  2379. .cxcs = (unsigned int []){ 0x35b8, 0x36c4, 0x3704, 0x3714, 0x3494,
  2380. 0x35a8, 0x3868 },
  2381. .cxc_count = 7,
  2382. .pd = {
  2383. .name = "camss_top",
  2384. },
  2385. .pwrsts = PWRSTS_OFF_ON,
  2386. };
  2387. static struct gdsc camss_vfe0_gdsc = {
  2388. .gdscr = 0x3664,
  2389. .pd = {
  2390. .name = "camss_vfe0",
  2391. },
  2392. .parent = &camss_top_gdsc.pd,
  2393. .pwrsts = PWRSTS_OFF_ON,
  2394. };
  2395. static struct gdsc camss_vfe1_gdsc = {
  2396. .gdscr = 0x3674,
  2397. .pd = {
  2398. .name = "camss_vfe1_gdsc",
  2399. },
  2400. .parent = &camss_top_gdsc.pd,
  2401. .pwrsts = PWRSTS_OFF_ON,
  2402. };
  2403. static struct gdsc camss_cpp_gdsc = {
  2404. .gdscr = 0x36d4,
  2405. .pd = {
  2406. .name = "camss_cpp",
  2407. },
  2408. .parent = &camss_top_gdsc.pd,
  2409. .pwrsts = PWRSTS_OFF_ON,
  2410. };
  2411. static struct gdsc bimc_smmu_gdsc = {
  2412. .gdscr = 0xe020,
  2413. .gds_hw_ctrl = 0xe024,
  2414. .cxcs = (unsigned int []){ 0xe008 },
  2415. .cxc_count = 1,
  2416. .pd = {
  2417. .name = "bimc_smmu",
  2418. },
  2419. .pwrsts = PWRSTS_OFF_ON,
  2420. .flags = VOTABLE,
  2421. };
  2422. static struct clk_regmap *mmcc_msm8998_clocks[] = {
  2423. [MMPLL0] = &mmpll0.clkr,
  2424. [MMPLL0_OUT_EVEN] = &mmpll0_out_even.clkr,
  2425. [MMPLL1] = &mmpll1.clkr,
  2426. [MMPLL1_OUT_EVEN] = &mmpll1_out_even.clkr,
  2427. [MMPLL3] = &mmpll3.clkr,
  2428. [MMPLL3_OUT_EVEN] = &mmpll3_out_even.clkr,
  2429. [MMPLL4] = &mmpll4.clkr,
  2430. [MMPLL4_OUT_EVEN] = &mmpll4_out_even.clkr,
  2431. [MMPLL5] = &mmpll5.clkr,
  2432. [MMPLL5_OUT_EVEN] = &mmpll5_out_even.clkr,
  2433. [MMPLL6] = &mmpll6.clkr,
  2434. [MMPLL6_OUT_EVEN] = &mmpll6_out_even.clkr,
  2435. [MMPLL7] = &mmpll7.clkr,
  2436. [MMPLL7_OUT_EVEN] = &mmpll7_out_even.clkr,
  2437. [MMPLL10] = &mmpll10.clkr,
  2438. [MMPLL10_OUT_EVEN] = &mmpll10_out_even.clkr,
  2439. [BYTE0_CLK_SRC] = &byte0_clk_src.clkr,
  2440. [BYTE1_CLK_SRC] = &byte1_clk_src.clkr,
  2441. [CCI_CLK_SRC] = &cci_clk_src.clkr,
  2442. [CPP_CLK_SRC] = &cpp_clk_src.clkr,
  2443. [CSI0_CLK_SRC] = &csi0_clk_src.clkr,
  2444. [CSI1_CLK_SRC] = &csi1_clk_src.clkr,
  2445. [CSI2_CLK_SRC] = &csi2_clk_src.clkr,
  2446. [CSI3_CLK_SRC] = &csi3_clk_src.clkr,
  2447. [CSIPHY_CLK_SRC] = &csiphy_clk_src.clkr,
  2448. [CSI0PHYTIMER_CLK_SRC] = &csi0phytimer_clk_src.clkr,
  2449. [CSI1PHYTIMER_CLK_SRC] = &csi1phytimer_clk_src.clkr,
  2450. [CSI2PHYTIMER_CLK_SRC] = &csi2phytimer_clk_src.clkr,
  2451. [DP_AUX_CLK_SRC] = &dp_aux_clk_src.clkr,
  2452. [DP_CRYPTO_CLK_SRC] = &dp_crypto_clk_src.clkr,
  2453. [DP_LINK_CLK_SRC] = &dp_link_clk_src.clkr,
  2454. [DP_PIXEL_CLK_SRC] = &dp_pixel_clk_src.clkr,
  2455. [ESC0_CLK_SRC] = &esc0_clk_src.clkr,
  2456. [ESC1_CLK_SRC] = &esc1_clk_src.clkr,
  2457. [EXTPCLK_CLK_SRC] = &extpclk_clk_src.clkr,
  2458. [FD_CORE_CLK_SRC] = &fd_core_clk_src.clkr,
  2459. [HDMI_CLK_SRC] = &hdmi_clk_src.clkr,
  2460. [JPEG0_CLK_SRC] = &jpeg0_clk_src.clkr,
  2461. [MAXI_CLK_SRC] = &maxi_clk_src.clkr,
  2462. [MCLK0_CLK_SRC] = &mclk0_clk_src.clkr,
  2463. [MCLK1_CLK_SRC] = &mclk1_clk_src.clkr,
  2464. [MCLK2_CLK_SRC] = &mclk2_clk_src.clkr,
  2465. [MCLK3_CLK_SRC] = &mclk3_clk_src.clkr,
  2466. [MDP_CLK_SRC] = &mdp_clk_src.clkr,
  2467. [VSYNC_CLK_SRC] = &vsync_clk_src.clkr,
  2468. [AHB_CLK_SRC] = &ahb_clk_src.clkr,
  2469. [AXI_CLK_SRC] = &axi_clk_src.clkr,
  2470. [PCLK0_CLK_SRC] = &pclk0_clk_src.clkr,
  2471. [PCLK1_CLK_SRC] = &pclk1_clk_src.clkr,
  2472. [ROT_CLK_SRC] = &rot_clk_src.clkr,
  2473. [VIDEO_CORE_CLK_SRC] = &video_core_clk_src.clkr,
  2474. [VIDEO_SUBCORE0_CLK_SRC] = &video_subcore0_clk_src.clkr,
  2475. [VIDEO_SUBCORE1_CLK_SRC] = &video_subcore1_clk_src.clkr,
  2476. [VFE0_CLK_SRC] = &vfe0_clk_src.clkr,
  2477. [VFE1_CLK_SRC] = &vfe1_clk_src.clkr,
  2478. [MISC_AHB_CLK] = &misc_ahb_clk.clkr,
  2479. [VIDEO_CORE_CLK] = &video_core_clk.clkr,
  2480. [VIDEO_AHB_CLK] = &video_ahb_clk.clkr,
  2481. [VIDEO_AXI_CLK] = &video_axi_clk.clkr,
  2482. [VIDEO_MAXI_CLK] = &video_maxi_clk.clkr,
  2483. [VIDEO_SUBCORE0_CLK] = &video_subcore0_clk.clkr,
  2484. [VIDEO_SUBCORE1_CLK] = &video_subcore1_clk.clkr,
  2485. [MDSS_AHB_CLK] = &mdss_ahb_clk.clkr,
  2486. [MDSS_HDMI_DP_AHB_CLK] = &mdss_hdmi_dp_ahb_clk.clkr,
  2487. [MDSS_AXI_CLK] = &mdss_axi_clk.clkr,
  2488. [MDSS_PCLK0_CLK] = &mdss_pclk0_clk.clkr,
  2489. [MDSS_PCLK1_CLK] = &mdss_pclk1_clk.clkr,
  2490. [MDSS_MDP_CLK] = &mdss_mdp_clk.clkr,
  2491. [MDSS_MDP_LUT_CLK] = &mdss_mdp_lut_clk.clkr,
  2492. [MDSS_EXTPCLK_CLK] = &mdss_extpclk_clk.clkr,
  2493. [MDSS_VSYNC_CLK] = &mdss_vsync_clk.clkr,
  2494. [MDSS_HDMI_CLK] = &mdss_hdmi_clk.clkr,
  2495. [MDSS_BYTE0_CLK] = &mdss_byte0_clk.clkr,
  2496. [MDSS_BYTE1_CLK] = &mdss_byte1_clk.clkr,
  2497. [MDSS_ESC0_CLK] = &mdss_esc0_clk.clkr,
  2498. [MDSS_ESC1_CLK] = &mdss_esc1_clk.clkr,
  2499. [MDSS_ROT_CLK] = &mdss_rot_clk.clkr,
  2500. [MDSS_DP_LINK_CLK] = &mdss_dp_link_clk.clkr,
  2501. [MDSS_DP_LINK_INTF_CLK] = &mdss_dp_link_intf_clk.clkr,
  2502. [MDSS_DP_CRYPTO_CLK] = &mdss_dp_crypto_clk.clkr,
  2503. [MDSS_DP_PIXEL_CLK] = &mdss_dp_pixel_clk.clkr,
  2504. [MDSS_DP_AUX_CLK] = &mdss_dp_aux_clk.clkr,
  2505. [MDSS_BYTE0_INTF_CLK] = &mdss_byte0_intf_clk.clkr,
  2506. [MDSS_BYTE1_INTF_CLK] = &mdss_byte1_intf_clk.clkr,
  2507. [CAMSS_CSI0PHYTIMER_CLK] = &camss_csi0phytimer_clk.clkr,
  2508. [CAMSS_CSI1PHYTIMER_CLK] = &camss_csi1phytimer_clk.clkr,
  2509. [CAMSS_CSI2PHYTIMER_CLK] = &camss_csi2phytimer_clk.clkr,
  2510. [CAMSS_CSI0_CLK] = &camss_csi0_clk.clkr,
  2511. [CAMSS_CSI0_AHB_CLK] = &camss_csi0_ahb_clk.clkr,
  2512. [CAMSS_CSI0RDI_CLK] = &camss_csi0rdi_clk.clkr,
  2513. [CAMSS_CSI0PIX_CLK] = &camss_csi0pix_clk.clkr,
  2514. [CAMSS_CSI1_CLK] = &camss_csi1_clk.clkr,
  2515. [CAMSS_CSI1_AHB_CLK] = &camss_csi1_ahb_clk.clkr,
  2516. [CAMSS_CSI1RDI_CLK] = &camss_csi1rdi_clk.clkr,
  2517. [CAMSS_CSI1PIX_CLK] = &camss_csi1pix_clk.clkr,
  2518. [CAMSS_CSI2_CLK] = &camss_csi2_clk.clkr,
  2519. [CAMSS_CSI2_AHB_CLK] = &camss_csi2_ahb_clk.clkr,
  2520. [CAMSS_CSI2RDI_CLK] = &camss_csi2rdi_clk.clkr,
  2521. [CAMSS_CSI2PIX_CLK] = &camss_csi2pix_clk.clkr,
  2522. [CAMSS_CSI3_CLK] = &camss_csi3_clk.clkr,
  2523. [CAMSS_CSI3_AHB_CLK] = &camss_csi3_ahb_clk.clkr,
  2524. [CAMSS_CSI3RDI_CLK] = &camss_csi3rdi_clk.clkr,
  2525. [CAMSS_CSI3PIX_CLK] = &camss_csi3pix_clk.clkr,
  2526. [CAMSS_ISPIF_AHB_CLK] = &camss_ispif_ahb_clk.clkr,
  2527. [CAMSS_CCI_CLK] = &camss_cci_clk.clkr,
  2528. [CAMSS_CCI_AHB_CLK] = &camss_cci_ahb_clk.clkr,
  2529. [CAMSS_MCLK0_CLK] = &camss_mclk0_clk.clkr,
  2530. [CAMSS_MCLK1_CLK] = &camss_mclk1_clk.clkr,
  2531. [CAMSS_MCLK2_CLK] = &camss_mclk2_clk.clkr,
  2532. [CAMSS_MCLK3_CLK] = &camss_mclk3_clk.clkr,
  2533. [CAMSS_TOP_AHB_CLK] = &camss_top_ahb_clk.clkr,
  2534. [CAMSS_AHB_CLK] = &camss_ahb_clk.clkr,
  2535. [CAMSS_MICRO_AHB_CLK] = &camss_micro_ahb_clk.clkr,
  2536. [CAMSS_JPEG0_CLK] = &camss_jpeg0_clk.clkr,
  2537. [CAMSS_JPEG_AHB_CLK] = &camss_jpeg_ahb_clk.clkr,
  2538. [CAMSS_JPEG_AXI_CLK] = &camss_jpeg_axi_clk.clkr,
  2539. [CAMSS_VFE0_AHB_CLK] = &camss_vfe0_ahb_clk.clkr,
  2540. [CAMSS_VFE1_AHB_CLK] = &camss_vfe1_ahb_clk.clkr,
  2541. [CAMSS_VFE0_CLK] = &camss_vfe0_clk.clkr,
  2542. [CAMSS_VFE1_CLK] = &camss_vfe1_clk.clkr,
  2543. [CAMSS_CPP_CLK] = &camss_cpp_clk.clkr,
  2544. [CAMSS_CPP_AHB_CLK] = &camss_cpp_ahb_clk.clkr,
  2545. [CAMSS_VFE_VBIF_AHB_CLK] = &camss_vfe_vbif_ahb_clk.clkr,
  2546. [CAMSS_VFE_VBIF_AXI_CLK] = &camss_vfe_vbif_axi_clk.clkr,
  2547. [CAMSS_CPP_AXI_CLK] = &camss_cpp_axi_clk.clkr,
  2548. [CAMSS_CPP_VBIF_AHB_CLK] = &camss_cpp_vbif_ahb_clk.clkr,
  2549. [CAMSS_CSI_VFE0_CLK] = &camss_csi_vfe0_clk.clkr,
  2550. [CAMSS_CSI_VFE1_CLK] = &camss_csi_vfe1_clk.clkr,
  2551. [CAMSS_VFE0_STREAM_CLK] = &camss_vfe0_stream_clk.clkr,
  2552. [CAMSS_VFE1_STREAM_CLK] = &camss_vfe1_stream_clk.clkr,
  2553. [CAMSS_CPHY_CSID0_CLK] = &camss_cphy_csid0_clk.clkr,
  2554. [CAMSS_CPHY_CSID1_CLK] = &camss_cphy_csid1_clk.clkr,
  2555. [CAMSS_CPHY_CSID2_CLK] = &camss_cphy_csid2_clk.clkr,
  2556. [CAMSS_CPHY_CSID3_CLK] = &camss_cphy_csid3_clk.clkr,
  2557. [CAMSS_CSIPHY0_CLK] = &camss_csiphy0_clk.clkr,
  2558. [CAMSS_CSIPHY1_CLK] = &camss_csiphy1_clk.clkr,
  2559. [CAMSS_CSIPHY2_CLK] = &camss_csiphy2_clk.clkr,
  2560. [FD_CORE_CLK] = &fd_core_clk.clkr,
  2561. [FD_CORE_UAR_CLK] = &fd_core_uar_clk.clkr,
  2562. [FD_AHB_CLK] = &fd_ahb_clk.clkr,
  2563. [MNOC_AHB_CLK] = &mnoc_ahb_clk.clkr,
  2564. [BIMC_SMMU_AHB_CLK] = &bimc_smmu_ahb_clk.clkr,
  2565. [BIMC_SMMU_AXI_CLK] = &bimc_smmu_axi_clk.clkr,
  2566. [MNOC_MAXI_CLK] = &mnoc_maxi_clk.clkr,
  2567. [VMEM_MAXI_CLK] = &vmem_maxi_clk.clkr,
  2568. [VMEM_AHB_CLK] = &vmem_ahb_clk.clkr,
  2569. };
  2570. static struct gdsc *mmcc_msm8998_gdscs[] = {
  2571. [VIDEO_TOP_GDSC] = &video_top_gdsc,
  2572. [VIDEO_SUBCORE0_GDSC] = &video_subcore0_gdsc,
  2573. [VIDEO_SUBCORE1_GDSC] = &video_subcore1_gdsc,
  2574. [MDSS_GDSC] = &mdss_gdsc,
  2575. [CAMSS_TOP_GDSC] = &camss_top_gdsc,
  2576. [CAMSS_VFE0_GDSC] = &camss_vfe0_gdsc,
  2577. [CAMSS_VFE1_GDSC] = &camss_vfe1_gdsc,
  2578. [CAMSS_CPP_GDSC] = &camss_cpp_gdsc,
  2579. [BIMC_SMMU_GDSC] = &bimc_smmu_gdsc,
  2580. };
  2581. static const struct qcom_reset_map mmcc_msm8998_resets[] = {
  2582. [SPDM_BCR] = { 0x200 },
  2583. [SPDM_RM_BCR] = { 0x300 },
  2584. [MISC_BCR] = { 0x320 },
  2585. [VIDEO_TOP_BCR] = { 0x1020 },
  2586. [THROTTLE_VIDEO_BCR] = { 0x1180 },
  2587. [MDSS_BCR] = { 0x2300 },
  2588. [THROTTLE_MDSS_BCR] = { 0x2460 },
  2589. [CAMSS_PHY0_BCR] = { 0x3020 },
  2590. [CAMSS_PHY1_BCR] = { 0x3050 },
  2591. [CAMSS_PHY2_BCR] = { 0x3080 },
  2592. [CAMSS_CSI0_BCR] = { 0x30b0 },
  2593. [CAMSS_CSI0RDI_BCR] = { 0x30d0 },
  2594. [CAMSS_CSI0PIX_BCR] = { 0x30e0 },
  2595. [CAMSS_CSI1_BCR] = { 0x3120 },
  2596. [CAMSS_CSI1RDI_BCR] = { 0x3140 },
  2597. [CAMSS_CSI1PIX_BCR] = { 0x3150 },
  2598. [CAMSS_CSI2_BCR] = { 0x3180 },
  2599. [CAMSS_CSI2RDI_BCR] = { 0x31a0 },
  2600. [CAMSS_CSI2PIX_BCR] = { 0x31b0 },
  2601. [CAMSS_CSI3_BCR] = { 0x31e0 },
  2602. [CAMSS_CSI3RDI_BCR] = { 0x3200 },
  2603. [CAMSS_CSI3PIX_BCR] = { 0x3210 },
  2604. [CAMSS_ISPIF_BCR] = { 0x3220 },
  2605. [CAMSS_CCI_BCR] = { 0x3340 },
  2606. [CAMSS_TOP_BCR] = { 0x3480 },
  2607. [CAMSS_AHB_BCR] = { 0x3488 },
  2608. [CAMSS_MICRO_BCR] = { 0x3490 },
  2609. [CAMSS_JPEG_BCR] = { 0x35a0 },
  2610. [CAMSS_VFE0_BCR] = { 0x3660 },
  2611. [CAMSS_VFE1_BCR] = { 0x3670 },
  2612. [CAMSS_VFE_VBIF_BCR] = { 0x36a0 },
  2613. [CAMSS_CPP_TOP_BCR] = { 0x36c0 },
  2614. [CAMSS_CPP_BCR] = { 0x36d0 },
  2615. [CAMSS_CSI_VFE0_BCR] = { 0x3700 },
  2616. [CAMSS_CSI_VFE1_BCR] = { 0x3710 },
  2617. [CAMSS_FD_BCR] = { 0x3b60 },
  2618. [THROTTLE_CAMSS_BCR] = { 0x3c30 },
  2619. [MNOCAHB_BCR] = { 0x5020 },
  2620. [MNOCAXI_BCR] = { 0xd020 },
  2621. [BMIC_SMMU_BCR] = { 0xe000 },
  2622. [MNOC_MAXI_BCR] = { 0xf000 },
  2623. [VMEM_BCR] = { 0xf060 },
  2624. [BTO_BCR] = { 0x10004 },
  2625. };
  2626. static const struct regmap_config mmcc_msm8998_regmap_config = {
  2627. .reg_bits = 32,
  2628. .reg_stride = 4,
  2629. .val_bits = 32,
  2630. .max_register = 0x10004,
  2631. .fast_io = true,
  2632. };
  2633. static const struct qcom_cc_desc mmcc_msm8998_desc = {
  2634. .config = &mmcc_msm8998_regmap_config,
  2635. .clks = mmcc_msm8998_clocks,
  2636. .num_clks = ARRAY_SIZE(mmcc_msm8998_clocks),
  2637. .resets = mmcc_msm8998_resets,
  2638. .num_resets = ARRAY_SIZE(mmcc_msm8998_resets),
  2639. .gdscs = mmcc_msm8998_gdscs,
  2640. .num_gdscs = ARRAY_SIZE(mmcc_msm8998_gdscs),
  2641. };
  2642. static const struct of_device_id mmcc_msm8998_match_table[] = {
  2643. { .compatible = "qcom,mmcc-msm8998" },
  2644. { }
  2645. };
  2646. MODULE_DEVICE_TABLE(of, mmcc_msm8998_match_table);
  2647. static int mmcc_msm8998_probe(struct platform_device *pdev)
  2648. {
  2649. struct regmap *regmap;
  2650. regmap = qcom_cc_map(pdev, &mmcc_msm8998_desc);
  2651. if (IS_ERR(regmap))
  2652. return PTR_ERR(regmap);
  2653. return qcom_cc_really_probe(&pdev->dev, &mmcc_msm8998_desc, regmap);
  2654. }
  2655. static struct platform_driver mmcc_msm8998_driver = {
  2656. .probe = mmcc_msm8998_probe,
  2657. .driver = {
  2658. .name = "mmcc-msm8998",
  2659. .of_match_table = mmcc_msm8998_match_table,
  2660. },
  2661. };
  2662. module_platform_driver(mmcc_msm8998_driver);
  2663. MODULE_DESCRIPTION("QCOM MMCC MSM8998 Driver");
  2664. MODULE_LICENSE("GPL v2");