nsscc-qca8k.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2023, Qualcomm Innovation Center, Inc. All rights reserved.
  4. */
  5. #include <linux/clk-provider.h>
  6. #include <linux/kernel.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/regmap.h>
  10. #include <linux/phy.h>
  11. #include <linux/mdio.h>
  12. #include <linux/clk.h>
  13. #include <linux/gpio/consumer.h>
  14. #include <dt-bindings/clock/qcom,qca8k-nsscc.h>
  15. #include <dt-bindings/reset/qcom,qca8k-nsscc.h>
  16. #include "clk-branch.h"
  17. #include "clk-rcg.h"
  18. #include "clk-regmap.h"
  19. #include "clk-regmap-divider.h"
  20. #include "clk-regmap-mux.h"
  21. #include "common.h"
  22. #include "reset.h"
  23. #define QCA8K_CLK_REG_BASE 0x800000
  24. #define QCA8K_HIGH_ADDR_PREFIX 0x18
  25. #define QCA8K_LOW_ADDR_PREFIX 0x10
  26. #define QCA8K_CFG_PAGE_REG 0xc
  27. #define QCA8K_CLK_REG_MASK GENMASK(4, 0)
  28. #define QCA8K_CLK_PHY_ADDR_MASK GENMASK(7, 5)
  29. #define QCA8K_CLK_PAGE_MASK GENMASK(23, 8)
  30. #define QCA8K_REG_DATA_UPPER_16_BITS BIT(1)
  31. enum {
  32. DT_XO,
  33. DT_UNIPHY0_RX_CLK,
  34. DT_UNIPHY0_TX_CLK,
  35. DT_UNIPHY1_RX_CLK,
  36. DT_UNIPHY1_TX_CLK,
  37. DT_UNIPHY1_RX312P5M_CLK,
  38. DT_UNIPHY1_TX312P5M_CLK,
  39. };
  40. enum {
  41. P_XO,
  42. P_UNIPHY0_RX,
  43. P_UNIPHY0_TX,
  44. P_UNIPHY1_RX,
  45. P_UNIPHY1_TX,
  46. P_UNIPHY1_RX312P5M,
  47. P_UNIPHY1_TX312P5M,
  48. P_MAC4_RX_DIV,
  49. P_MAC4_TX_DIV,
  50. P_MAC5_RX_DIV,
  51. P_MAC5_TX_DIV,
  52. };
  53. static const struct clk_parent_data nss_cc_uniphy1_tx312p5m_data[] = {
  54. { .index = DT_XO },
  55. { .index = DT_UNIPHY1_TX312P5M_CLK },
  56. };
  57. static const struct parent_map nss_cc_uniphy1_tx312p5m_map[] = {
  58. { P_XO, 0 },
  59. { P_UNIPHY1_TX312P5M, 1 },
  60. };
  61. static struct clk_rcg2 nss_cc_switch_core_clk_src = {
  62. .cmd_rcgr = 0x0,
  63. .hid_width = 5,
  64. .parent_map = nss_cc_uniphy1_tx312p5m_map,
  65. .clkr.hw.init = &(const struct clk_init_data) {
  66. .name = "nss_cc_switch_core_clk_src",
  67. .parent_data = nss_cc_uniphy1_tx312p5m_data,
  68. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_tx312p5m_data),
  69. .ops = &clk_rcg2_mux_closest_ops,
  70. },
  71. };
  72. static struct clk_branch nss_cc_switch_core_clk = {
  73. .halt_reg = 0x8,
  74. .halt_check = BRANCH_HALT,
  75. .clkr = {
  76. .enable_reg = 0x8,
  77. .enable_mask = BIT(0),
  78. .hw.init = &(const struct clk_init_data) {
  79. .name = "nss_cc_switch_core_clk",
  80. .parent_hws = (const struct clk_hw *[]) {
  81. &nss_cc_switch_core_clk_src.clkr.hw,
  82. },
  83. .num_parents = 1,
  84. .flags = CLK_SET_RATE_PARENT,
  85. .ops = &clk_branch2_prepare_ops,
  86. },
  87. },
  88. };
  89. static struct clk_branch nss_cc_apb_bridge_clk = {
  90. .halt_reg = 0x10,
  91. .halt_check = BRANCH_HALT,
  92. .clkr = {
  93. .enable_reg = 0x10,
  94. .enable_mask = BIT(0),
  95. .hw.init = &(const struct clk_init_data) {
  96. .name = "nss_cc_apb_bridge_clk",
  97. .parent_hws = (const struct clk_hw *[]) {
  98. &nss_cc_switch_core_clk_src.clkr.hw,
  99. },
  100. .num_parents = 1,
  101. .flags = CLK_SET_RATE_PARENT,
  102. .ops = &clk_branch2_prepare_ops,
  103. },
  104. },
  105. };
  106. static const struct clk_parent_data nss_cc_uniphy1_tx_data[] = {
  107. { .index = DT_XO },
  108. { .index = DT_UNIPHY1_TX_CLK },
  109. };
  110. static const struct parent_map nss_cc_uniphy1_tx_map[] = {
  111. { P_XO, 0 },
  112. { P_UNIPHY1_TX, 2 },
  113. };
  114. static struct clk_rcg2 nss_cc_mac0_tx_clk_src = {
  115. .cmd_rcgr = 0x14,
  116. .hid_width = 5,
  117. .parent_map = nss_cc_uniphy1_tx_map,
  118. .clkr.hw.init = &(const struct clk_init_data) {
  119. .name = "nss_cc_mac0_tx_clk_src",
  120. .parent_data = nss_cc_uniphy1_tx_data,
  121. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_tx_data),
  122. .flags = CLK_SET_RATE_PARENT,
  123. .ops = &clk_rcg2_mux_closest_ops,
  124. },
  125. };
  126. static struct clk_regmap_div nss_cc_mac0_tx_div_clk_src = {
  127. .reg = 0x1c,
  128. .shift = 0,
  129. .width = 4,
  130. .clkr = {
  131. .hw.init = &(const struct clk_init_data) {
  132. .name = "nss_cc_mac0_tx_div_clk_src",
  133. .parent_hws = (const struct clk_hw *[]) {
  134. &nss_cc_mac0_tx_clk_src.clkr.hw,
  135. },
  136. .num_parents = 1,
  137. .flags = CLK_SET_RATE_PARENT,
  138. .ops = &clk_regmap_div_ops,
  139. },
  140. },
  141. };
  142. static struct clk_branch nss_cc_mac0_tx_clk = {
  143. .halt_reg = 0x20,
  144. .halt_check = BRANCH_HALT,
  145. .clkr = {
  146. .enable_reg = 0x20,
  147. .enable_mask = BIT(0),
  148. .hw.init = &(const struct clk_init_data) {
  149. .name = "nss_cc_mac0_tx_clk",
  150. .parent_hws = (const struct clk_hw *[]) {
  151. &nss_cc_mac0_tx_div_clk_src.clkr.hw,
  152. },
  153. .num_parents = 1,
  154. .flags = CLK_SET_RATE_PARENT,
  155. .ops = &clk_branch2_prepare_ops,
  156. },
  157. },
  158. };
  159. static struct clk_branch nss_cc_mac0_tx_srds1_clk = {
  160. .halt_reg = 0x24,
  161. .halt_check = BRANCH_HALT,
  162. .clkr = {
  163. .enable_reg = 0x24,
  164. .enable_mask = BIT(0),
  165. .hw.init = &(const struct clk_init_data) {
  166. .name = "nss_cc_mac0_tx_srds1_clk",
  167. .parent_hws = (const struct clk_hw *[]) {
  168. &nss_cc_mac0_tx_div_clk_src.clkr.hw,
  169. },
  170. .num_parents = 1,
  171. .flags = CLK_SET_RATE_PARENT,
  172. .ops = &clk_branch2_prepare_ops,
  173. },
  174. },
  175. };
  176. static const struct clk_parent_data nss_cc_uniphy1_rx_tx_data[] = {
  177. { .index = DT_XO },
  178. { .index = DT_UNIPHY1_RX_CLK },
  179. { .index = DT_UNIPHY1_TX_CLK },
  180. };
  181. static const struct parent_map nss_cc_uniphy1_rx_tx_map[] = {
  182. { P_XO, 0 },
  183. { P_UNIPHY1_RX, 1 },
  184. { P_UNIPHY1_TX, 2 },
  185. };
  186. static struct clk_rcg2 nss_cc_mac0_rx_clk_src = {
  187. .cmd_rcgr = 0x28,
  188. .hid_width = 5,
  189. .parent_map = nss_cc_uniphy1_rx_tx_map,
  190. .clkr.hw.init = &(const struct clk_init_data) {
  191. .name = "nss_cc_mac0_rx_clk_src",
  192. .parent_data = nss_cc_uniphy1_rx_tx_data,
  193. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_rx_tx_data),
  194. .flags = CLK_SET_RATE_PARENT,
  195. .ops = &clk_rcg2_mux_closest_ops,
  196. },
  197. };
  198. static struct clk_regmap_div nss_cc_mac0_rx_div_clk_src = {
  199. .reg = 0x30,
  200. .shift = 0,
  201. .width = 4,
  202. .clkr = {
  203. .hw.init = &(const struct clk_init_data) {
  204. .name = "nss_cc_mac0_rx_div_clk_src",
  205. .parent_hws = (const struct clk_hw *[]) {
  206. &nss_cc_mac0_rx_clk_src.clkr.hw,
  207. },
  208. .num_parents = 1,
  209. .flags = CLK_SET_RATE_PARENT,
  210. .ops = &clk_regmap_div_ops,
  211. },
  212. },
  213. };
  214. static struct clk_branch nss_cc_mac0_rx_clk = {
  215. .halt_reg = 0x34,
  216. .halt_check = BRANCH_HALT,
  217. .clkr = {
  218. .enable_reg = 0x34,
  219. .enable_mask = BIT(0),
  220. .hw.init = &(const struct clk_init_data) {
  221. .name = "nss_cc_mac0_rx_clk",
  222. .parent_hws = (const struct clk_hw *[]) {
  223. &nss_cc_mac0_rx_div_clk_src.clkr.hw,
  224. },
  225. .num_parents = 1,
  226. .flags = CLK_SET_RATE_PARENT,
  227. .ops = &clk_branch2_prepare_ops,
  228. },
  229. },
  230. };
  231. static struct clk_branch nss_cc_mac0_rx_srds1_clk = {
  232. .halt_reg = 0x3c,
  233. .halt_check = BRANCH_HALT,
  234. .clkr = {
  235. .enable_reg = 0x3c,
  236. .enable_mask = BIT(0),
  237. .hw.init = &(const struct clk_init_data) {
  238. .name = "nss_cc_mac0_rx_srds1_clk",
  239. .parent_hws = (const struct clk_hw *[]) {
  240. &nss_cc_mac0_rx_div_clk_src.clkr.hw,
  241. },
  242. .num_parents = 1,
  243. .flags = CLK_SET_RATE_PARENT,
  244. .ops = &clk_branch2_prepare_ops,
  245. },
  246. },
  247. };
  248. static const struct clk_parent_data nss_cc_uniphy1_rx_tx312p5m_data[] = {
  249. { .index = DT_XO },
  250. { .index = DT_UNIPHY1_TX312P5M_CLK },
  251. { .index = DT_UNIPHY1_RX312P5M_CLK },
  252. };
  253. static const struct parent_map nss_cc_uniphy1_rx_tx312p5m_map[] = {
  254. { P_XO, 0 },
  255. { P_UNIPHY1_TX312P5M, 6 },
  256. { P_UNIPHY1_RX312P5M, 7 },
  257. };
  258. static const struct freq_conf ftbl_nss_cc_mac1_tx_clk_src_25[] = {
  259. C(P_UNIPHY1_TX312P5M, 12.5, 0, 0),
  260. C(P_UNIPHY1_RX312P5M, 12.5, 0, 0),
  261. };
  262. static const struct freq_conf ftbl_nss_cc_mac1_tx_clk_src_125[] = {
  263. C(P_UNIPHY1_TX312P5M, 2.5, 0, 0),
  264. C(P_UNIPHY1_RX312P5M, 2.5, 0, 0),
  265. };
  266. static const struct freq_conf ftbl_nss_cc_mac1_tx_clk_src_312p5[] = {
  267. C(P_UNIPHY1_TX312P5M, 1, 0, 0),
  268. C(P_UNIPHY1_RX312P5M, 1, 0, 0),
  269. };
  270. static const struct freq_multi_tbl ftbl_nss_cc_mac1_tx_clk_src[] = {
  271. FM(25000000, ftbl_nss_cc_mac1_tx_clk_src_25),
  272. FMS(50000000, P_XO, 1, 0, 0),
  273. FM(125000000, ftbl_nss_cc_mac1_tx_clk_src_125),
  274. FM(312500000, ftbl_nss_cc_mac1_tx_clk_src_312p5),
  275. { }
  276. };
  277. static struct clk_rcg2 nss_cc_mac1_tx_clk_src = {
  278. .cmd_rcgr = 0x40,
  279. .freq_multi_tbl = ftbl_nss_cc_mac1_tx_clk_src,
  280. .hid_width = 5,
  281. .parent_map = nss_cc_uniphy1_rx_tx312p5m_map,
  282. .clkr.hw.init = &(const struct clk_init_data) {
  283. .name = "nss_cc_mac1_tx_clk_src",
  284. .parent_data = nss_cc_uniphy1_rx_tx312p5m_data,
  285. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_rx_tx312p5m_data),
  286. .ops = &clk_rcg2_fm_ops,
  287. },
  288. };
  289. static struct clk_regmap_div nss_cc_mac1_tx_div_clk_src = {
  290. .reg = 0x48,
  291. .shift = 0,
  292. .width = 4,
  293. .clkr = {
  294. .hw.init = &(const struct clk_init_data) {
  295. .name = "nss_cc_mac1_tx_div_clk_src",
  296. .parent_hws = (const struct clk_hw *[]) {
  297. &nss_cc_mac1_tx_clk_src.clkr.hw,
  298. },
  299. .num_parents = 1,
  300. .flags = CLK_SET_RATE_PARENT,
  301. .ops = &clk_regmap_div_ops,
  302. },
  303. },
  304. };
  305. static struct clk_regmap_div nss_cc_mac1_srds1_ch0_xgmii_rx_div_clk_src = {
  306. .reg = 0x4c,
  307. .shift = 0,
  308. .width = 4,
  309. .clkr = {
  310. .hw.init = &(const struct clk_init_data) {
  311. .name = "nss_cc_mac1_srds1_ch0_xgmii_rx_div_clk_src",
  312. .parent_hws = (const struct clk_hw *[]) {
  313. &nss_cc_mac1_tx_clk_src.clkr.hw,
  314. },
  315. .num_parents = 1,
  316. .flags = CLK_SET_RATE_PARENT,
  317. .ops = &clk_regmap_div_ops,
  318. },
  319. },
  320. };
  321. static struct clk_branch nss_cc_mac1_srds1_ch0_rx_clk = {
  322. .halt_reg = 0x50,
  323. .halt_check = BRANCH_HALT,
  324. .clkr = {
  325. .enable_reg = 0x50,
  326. .enable_mask = BIT(0),
  327. .hw.init = &(const struct clk_init_data) {
  328. .name = "nss_cc_mac1_srds1_ch0_rx_clk",
  329. .parent_hws = (const struct clk_hw *[]) {
  330. &nss_cc_mac1_tx_div_clk_src.clkr.hw,
  331. },
  332. .num_parents = 1,
  333. .flags = CLK_SET_RATE_PARENT,
  334. .ops = &clk_branch2_prepare_ops,
  335. },
  336. },
  337. };
  338. static struct clk_branch nss_cc_mac1_tx_clk = {
  339. .halt_reg = 0x54,
  340. .halt_check = BRANCH_HALT,
  341. .clkr = {
  342. .enable_reg = 0x54,
  343. .enable_mask = BIT(0),
  344. .hw.init = &(const struct clk_init_data) {
  345. .name = "nss_cc_mac1_tx_clk",
  346. .parent_hws = (const struct clk_hw *[]) {
  347. &nss_cc_mac1_tx_div_clk_src.clkr.hw,
  348. },
  349. .num_parents = 1,
  350. .flags = CLK_SET_RATE_PARENT,
  351. .ops = &clk_branch2_prepare_ops,
  352. },
  353. },
  354. };
  355. static struct clk_branch nss_cc_mac1_gephy0_tx_clk = {
  356. .halt_reg = 0x58,
  357. .halt_check = BRANCH_HALT,
  358. .clkr = {
  359. .enable_reg = 0x58,
  360. .enable_mask = BIT(0),
  361. .hw.init = &(const struct clk_init_data) {
  362. .name = "nss_cc_mac1_gephy0_tx_clk",
  363. .parent_hws = (const struct clk_hw *[]) {
  364. &nss_cc_mac1_tx_div_clk_src.clkr.hw,
  365. },
  366. .num_parents = 1,
  367. .flags = CLK_SET_RATE_PARENT,
  368. .ops = &clk_branch2_prepare_ops,
  369. },
  370. },
  371. };
  372. static struct clk_branch nss_cc_mac1_srds1_ch0_xgmii_rx_clk = {
  373. .halt_reg = 0x5c,
  374. .halt_check = BRANCH_HALT,
  375. .clkr = {
  376. .enable_reg = 0x5c,
  377. .enable_mask = BIT(0),
  378. .hw.init = &(const struct clk_init_data) {
  379. .name = "nss_cc_mac1_srds1_ch0_xgmii_rx_clk",
  380. .parent_hws = (const struct clk_hw *[]) {
  381. &nss_cc_mac1_srds1_ch0_xgmii_rx_div_clk_src.clkr.hw,
  382. },
  383. .num_parents = 1,
  384. .flags = CLK_SET_RATE_PARENT,
  385. .ops = &clk_branch2_prepare_ops,
  386. },
  387. },
  388. };
  389. static const struct clk_parent_data nss_cc_uniphy1_tx312p5m_prx_data[] = {
  390. { .index = DT_XO },
  391. { .index = DT_UNIPHY1_TX312P5M_CLK },
  392. };
  393. static const struct parent_map nss_cc_uniphy1_tx312p5m_prx_map[] = {
  394. { P_XO, 0 },
  395. { P_UNIPHY1_TX312P5M, 6 },
  396. };
  397. static const struct freq_tbl ftbl_nss_cc_mac1_rx_clk_src[] = {
  398. F(25000000, P_UNIPHY1_TX312P5M, 12.5, 0, 0),
  399. F(50000000, P_XO, 1, 0, 0),
  400. F(125000000, P_UNIPHY1_TX312P5M, 2.5, 0, 0),
  401. F(312500000, P_UNIPHY1_TX312P5M, 1, 0, 0),
  402. { }
  403. };
  404. static struct clk_rcg2 nss_cc_mac1_rx_clk_src = {
  405. .cmd_rcgr = 0x60,
  406. .freq_tbl = ftbl_nss_cc_mac1_rx_clk_src,
  407. .hid_width = 5,
  408. .parent_map = nss_cc_uniphy1_tx312p5m_prx_map,
  409. .clkr.hw.init = &(const struct clk_init_data) {
  410. .name = "nss_cc_mac1_rx_clk_src",
  411. .parent_data = nss_cc_uniphy1_tx312p5m_prx_data,
  412. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_tx312p5m_prx_data),
  413. .ops = &clk_rcg2_ops,
  414. },
  415. };
  416. static struct clk_regmap_div nss_cc_mac1_rx_div_clk_src = {
  417. .reg = 0x68,
  418. .shift = 0,
  419. .width = 4,
  420. .clkr = {
  421. .hw.init = &(const struct clk_init_data) {
  422. .name = "nss_cc_mac1_rx_div_clk_src",
  423. .parent_hws = (const struct clk_hw *[]) {
  424. &nss_cc_mac1_rx_clk_src.clkr.hw,
  425. },
  426. .num_parents = 1,
  427. .flags = CLK_SET_RATE_PARENT,
  428. .ops = &clk_regmap_div_ops,
  429. },
  430. },
  431. };
  432. static struct clk_regmap_div nss_cc_mac1_srds1_ch0_xgmii_tx_div_clk_src = {
  433. .reg = 0x6c,
  434. .shift = 0,
  435. .width = 4,
  436. .clkr = {
  437. .hw.init = &(const struct clk_init_data) {
  438. .name = "nss_cc_mac1_srds1_ch0_xgmii_tx_div_clk_src",
  439. .parent_hws = (const struct clk_hw *[]) {
  440. &nss_cc_mac1_rx_clk_src.clkr.hw,
  441. },
  442. .num_parents = 1,
  443. .flags = CLK_SET_RATE_PARENT,
  444. .ops = &clk_regmap_div_ops,
  445. },
  446. },
  447. };
  448. static struct clk_branch nss_cc_mac1_srds1_ch0_tx_clk = {
  449. .halt_reg = 0x70,
  450. .halt_check = BRANCH_HALT,
  451. .clkr = {
  452. .enable_reg = 0x70,
  453. .enable_mask = BIT(0),
  454. .hw.init = &(const struct clk_init_data) {
  455. .name = "nss_cc_mac1_srds1_ch0_tx_clk",
  456. .parent_hws = (const struct clk_hw *[]) {
  457. &nss_cc_mac1_rx_div_clk_src.clkr.hw,
  458. },
  459. .num_parents = 1,
  460. .flags = CLK_SET_RATE_PARENT,
  461. .ops = &clk_branch2_prepare_ops,
  462. },
  463. },
  464. };
  465. static struct clk_branch nss_cc_mac1_rx_clk = {
  466. .halt_reg = 0x74,
  467. .halt_check = BRANCH_HALT,
  468. .clkr = {
  469. .enable_reg = 0x74,
  470. .enable_mask = BIT(0),
  471. .hw.init = &(const struct clk_init_data) {
  472. .name = "nss_cc_mac1_rx_clk",
  473. .parent_hws = (const struct clk_hw *[]) {
  474. &nss_cc_mac1_rx_div_clk_src.clkr.hw,
  475. },
  476. .num_parents = 1,
  477. .flags = CLK_SET_RATE_PARENT,
  478. .ops = &clk_branch2_prepare_ops,
  479. },
  480. },
  481. };
  482. static struct clk_branch nss_cc_mac1_gephy0_rx_clk = {
  483. .halt_reg = 0x78,
  484. .halt_check = BRANCH_HALT,
  485. .clkr = {
  486. .enable_reg = 0x78,
  487. .enable_mask = BIT(0),
  488. .hw.init = &(const struct clk_init_data) {
  489. .name = "nss_cc_mac1_gephy0_rx_clk",
  490. .parent_hws = (const struct clk_hw *[]) {
  491. &nss_cc_mac1_rx_div_clk_src.clkr.hw,
  492. },
  493. .num_parents = 1,
  494. .flags = CLK_SET_RATE_PARENT,
  495. .ops = &clk_branch2_prepare_ops,
  496. },
  497. },
  498. };
  499. static struct clk_branch nss_cc_mac1_srds1_ch0_xgmii_tx_clk = {
  500. .halt_reg = 0x7c,
  501. .halt_check = BRANCH_HALT,
  502. .clkr = {
  503. .enable_reg = 0x7c,
  504. .enable_mask = BIT(0),
  505. .hw.init = &(const struct clk_init_data) {
  506. .name = "nss_cc_mac1_srds1_ch0_xgmii_tx_clk",
  507. .parent_hws = (const struct clk_hw *[]) {
  508. &nss_cc_mac1_srds1_ch0_xgmii_tx_div_clk_src.clkr.hw,
  509. },
  510. .num_parents = 1,
  511. .flags = CLK_SET_RATE_PARENT,
  512. .ops = &clk_branch2_prepare_ops,
  513. },
  514. },
  515. };
  516. static struct clk_rcg2 nss_cc_mac2_tx_clk_src = {
  517. .cmd_rcgr = 0x80,
  518. .freq_multi_tbl = ftbl_nss_cc_mac1_tx_clk_src,
  519. .hid_width = 5,
  520. .parent_map = nss_cc_uniphy1_rx_tx312p5m_map,
  521. .clkr.hw.init = &(const struct clk_init_data) {
  522. .name = "nss_cc_mac2_tx_clk_src",
  523. .parent_data = nss_cc_uniphy1_rx_tx312p5m_data,
  524. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_rx_tx312p5m_data),
  525. .ops = &clk_rcg2_fm_ops,
  526. },
  527. };
  528. static struct clk_regmap_div nss_cc_mac2_tx_div_clk_src = {
  529. .reg = 0x88,
  530. .shift = 0,
  531. .width = 4,
  532. .clkr = {
  533. .hw.init = &(const struct clk_init_data) {
  534. .name = "nss_cc_mac2_tx_div_clk_src",
  535. .parent_hws = (const struct clk_hw *[]) {
  536. &nss_cc_mac2_tx_clk_src.clkr.hw,
  537. },
  538. .num_parents = 1,
  539. .flags = CLK_SET_RATE_PARENT,
  540. .ops = &clk_regmap_div_ops,
  541. },
  542. },
  543. };
  544. static struct clk_regmap_div nss_cc_mac2_srds1_ch1_xgmii_rx_div_clk_src = {
  545. .reg = 0x8c,
  546. .shift = 0,
  547. .width = 4,
  548. .clkr = {
  549. .hw.init = &(const struct clk_init_data) {
  550. .name = "nss_cc_mac2_srds1_ch1_xgmii_rx_div_clk_src",
  551. .parent_hws = (const struct clk_hw *[]) {
  552. &nss_cc_mac2_tx_clk_src.clkr.hw,
  553. },
  554. .num_parents = 1,
  555. .flags = CLK_SET_RATE_PARENT,
  556. .ops = &clk_regmap_div_ops,
  557. },
  558. },
  559. };
  560. static struct clk_branch nss_cc_mac2_srds1_ch1_rx_clk = {
  561. .halt_reg = 0x90,
  562. .halt_check = BRANCH_HALT,
  563. .clkr = {
  564. .enable_reg = 0x90,
  565. .enable_mask = BIT(0),
  566. .hw.init = &(const struct clk_init_data) {
  567. .name = "nss_cc_mac2_srds1_ch1_rx_clk",
  568. .parent_hws = (const struct clk_hw *[]) {
  569. &nss_cc_mac2_tx_div_clk_src.clkr.hw,
  570. },
  571. .num_parents = 1,
  572. .flags = CLK_SET_RATE_PARENT,
  573. .ops = &clk_branch2_prepare_ops,
  574. },
  575. },
  576. };
  577. static struct clk_branch nss_cc_mac2_tx_clk = {
  578. .halt_reg = 0x94,
  579. .halt_check = BRANCH_HALT,
  580. .clkr = {
  581. .enable_reg = 0x94,
  582. .enable_mask = BIT(0),
  583. .hw.init = &(const struct clk_init_data) {
  584. .name = "nss_cc_mac2_tx_clk",
  585. .parent_hws = (const struct clk_hw *[]) {
  586. &nss_cc_mac2_tx_div_clk_src.clkr.hw,
  587. },
  588. .num_parents = 1,
  589. .flags = CLK_SET_RATE_PARENT,
  590. .ops = &clk_branch2_prepare_ops,
  591. },
  592. },
  593. };
  594. static struct clk_branch nss_cc_mac2_gephy1_tx_clk = {
  595. .halt_reg = 0x98,
  596. .halt_check = BRANCH_HALT,
  597. .clkr = {
  598. .enable_reg = 0x98,
  599. .enable_mask = BIT(0),
  600. .hw.init = &(const struct clk_init_data) {
  601. .name = "nss_cc_mac2_gephy1_tx_clk",
  602. .parent_hws = (const struct clk_hw *[]) {
  603. &nss_cc_mac2_tx_div_clk_src.clkr.hw,
  604. },
  605. .num_parents = 1,
  606. .flags = CLK_SET_RATE_PARENT,
  607. .ops = &clk_branch2_prepare_ops,
  608. },
  609. },
  610. };
  611. static struct clk_branch nss_cc_mac2_srds1_ch1_xgmii_rx_clk = {
  612. .halt_reg = 0x9c,
  613. .halt_check = BRANCH_HALT,
  614. .clkr = {
  615. .enable_reg = 0x9c,
  616. .enable_mask = BIT(0),
  617. .hw.init = &(const struct clk_init_data) {
  618. .name = "nss_cc_mac2_srds1_ch1_xgmii_rx_clk",
  619. .parent_hws = (const struct clk_hw *[]) {
  620. &nss_cc_mac2_srds1_ch1_xgmii_rx_div_clk_src.clkr.hw,
  621. },
  622. .num_parents = 1,
  623. .flags = CLK_SET_RATE_PARENT,
  624. .ops = &clk_branch2_prepare_ops,
  625. },
  626. },
  627. };
  628. static struct clk_rcg2 nss_cc_mac2_rx_clk_src = {
  629. .cmd_rcgr = 0xa0,
  630. .freq_tbl = ftbl_nss_cc_mac1_rx_clk_src,
  631. .hid_width = 5,
  632. .parent_map = nss_cc_uniphy1_tx312p5m_prx_map,
  633. .clkr.hw.init = &(const struct clk_init_data) {
  634. .name = "nss_cc_mac2_rx_clk_src",
  635. .parent_data = nss_cc_uniphy1_tx312p5m_prx_data,
  636. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_tx312p5m_prx_data),
  637. .ops = &clk_rcg2_ops,
  638. },
  639. };
  640. static struct clk_regmap_div nss_cc_mac2_rx_div_clk_src = {
  641. .reg = 0xa8,
  642. .shift = 0,
  643. .width = 4,
  644. .clkr = {
  645. .hw.init = &(const struct clk_init_data) {
  646. .name = "nss_cc_mac2_rx_div_clk_src",
  647. .parent_hws = (const struct clk_hw *[]) {
  648. &nss_cc_mac2_rx_clk_src.clkr.hw,
  649. },
  650. .num_parents = 1,
  651. .flags = CLK_SET_RATE_PARENT,
  652. .ops = &clk_regmap_div_ops,
  653. },
  654. },
  655. };
  656. static struct clk_regmap_div nss_cc_mac2_srds1_ch1_xgmii_tx_div_clk_src = {
  657. .reg = 0xac,
  658. .shift = 0,
  659. .width = 4,
  660. .clkr = {
  661. .hw.init = &(const struct clk_init_data) {
  662. .name = "nss_cc_mac2_srds1_ch1_xgmii_tx_div_clk_src",
  663. .parent_hws = (const struct clk_hw *[]) {
  664. &nss_cc_mac2_rx_clk_src.clkr.hw,
  665. },
  666. .num_parents = 1,
  667. .flags = CLK_SET_RATE_PARENT,
  668. .ops = &clk_regmap_div_ops,
  669. },
  670. },
  671. };
  672. static struct clk_branch nss_cc_mac2_srds1_ch1_tx_clk = {
  673. .halt_reg = 0xb0,
  674. .halt_check = BRANCH_HALT,
  675. .clkr = {
  676. .enable_reg = 0xb0,
  677. .enable_mask = BIT(0),
  678. .hw.init = &(const struct clk_init_data) {
  679. .name = "nss_cc_mac2_srds1_ch1_tx_clk",
  680. .parent_hws = (const struct clk_hw *[]) {
  681. &nss_cc_mac2_rx_div_clk_src.clkr.hw,
  682. },
  683. .num_parents = 1,
  684. .flags = CLK_SET_RATE_PARENT,
  685. .ops = &clk_branch2_prepare_ops,
  686. },
  687. },
  688. };
  689. static struct clk_branch nss_cc_mac2_rx_clk = {
  690. .halt_reg = 0xb4,
  691. .halt_check = BRANCH_HALT,
  692. .clkr = {
  693. .enable_reg = 0xb4,
  694. .enable_mask = BIT(0),
  695. .hw.init = &(const struct clk_init_data) {
  696. .name = "nss_cc_mac2_rx_clk",
  697. .parent_hws = (const struct clk_hw *[]) {
  698. &nss_cc_mac2_rx_div_clk_src.clkr.hw,
  699. },
  700. .num_parents = 1,
  701. .flags = CLK_SET_RATE_PARENT,
  702. .ops = &clk_branch2_prepare_ops,
  703. },
  704. },
  705. };
  706. static struct clk_branch nss_cc_mac2_gephy1_rx_clk = {
  707. .halt_reg = 0xb8,
  708. .halt_check = BRANCH_HALT,
  709. .clkr = {
  710. .enable_reg = 0xb8,
  711. .enable_mask = BIT(0),
  712. .hw.init = &(const struct clk_init_data) {
  713. .name = "nss_cc_mac2_gephy1_rx_clk",
  714. .parent_hws = (const struct clk_hw *[]) {
  715. &nss_cc_mac2_rx_div_clk_src.clkr.hw,
  716. },
  717. .num_parents = 1,
  718. .flags = CLK_SET_RATE_PARENT,
  719. .ops = &clk_branch2_prepare_ops,
  720. },
  721. },
  722. };
  723. static struct clk_branch nss_cc_mac2_srds1_ch1_xgmii_tx_clk = {
  724. .halt_reg = 0xbc,
  725. .halt_check = BRANCH_HALT,
  726. .clkr = {
  727. .enable_reg = 0xbc,
  728. .enable_mask = BIT(0),
  729. .hw.init = &(const struct clk_init_data) {
  730. .name = "nss_cc_mac2_srds1_ch1_xgmii_tx_clk",
  731. .parent_hws = (const struct clk_hw *[]) {
  732. &nss_cc_mac2_srds1_ch1_xgmii_tx_div_clk_src.clkr.hw,
  733. },
  734. .num_parents = 1,
  735. .flags = CLK_SET_RATE_PARENT,
  736. .ops = &clk_branch2_prepare_ops,
  737. },
  738. },
  739. };
  740. static struct clk_rcg2 nss_cc_mac3_tx_clk_src = {
  741. .cmd_rcgr = 0xc0,
  742. .freq_multi_tbl = ftbl_nss_cc_mac1_tx_clk_src,
  743. .hid_width = 5,
  744. .parent_map = nss_cc_uniphy1_rx_tx312p5m_map,
  745. .clkr.hw.init = &(const struct clk_init_data) {
  746. .name = "nss_cc_mac3_tx_clk_src",
  747. .parent_data = nss_cc_uniphy1_rx_tx312p5m_data,
  748. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_rx_tx312p5m_data),
  749. .ops = &clk_rcg2_fm_ops,
  750. },
  751. };
  752. static struct clk_regmap_div nss_cc_mac3_tx_div_clk_src = {
  753. .reg = 0xc8,
  754. .shift = 0,
  755. .width = 4,
  756. .clkr = {
  757. .hw.init = &(const struct clk_init_data) {
  758. .name = "nss_cc_mac3_tx_div_clk_src",
  759. .parent_hws = (const struct clk_hw *[]) {
  760. &nss_cc_mac3_tx_clk_src.clkr.hw,
  761. },
  762. .num_parents = 1,
  763. .flags = CLK_SET_RATE_PARENT,
  764. .ops = &clk_regmap_div_ops,
  765. },
  766. },
  767. };
  768. static struct clk_regmap_div nss_cc_mac3_srds1_ch2_xgmii_rx_div_clk_src = {
  769. .reg = 0xcc,
  770. .shift = 0,
  771. .width = 4,
  772. .clkr = {
  773. .hw.init = &(const struct clk_init_data) {
  774. .name = "nss_cc_mac3_srds1_ch2_xgmii_rx_div_clk_src",
  775. .parent_hws = (const struct clk_hw *[]) {
  776. &nss_cc_mac3_tx_clk_src.clkr.hw,
  777. },
  778. .num_parents = 1,
  779. .flags = CLK_SET_RATE_PARENT,
  780. .ops = &clk_regmap_div_ops,
  781. },
  782. },
  783. };
  784. static struct clk_branch nss_cc_mac3_srds1_ch2_rx_clk = {
  785. .halt_reg = 0xd0,
  786. .halt_check = BRANCH_HALT,
  787. .clkr = {
  788. .enable_reg = 0xd0,
  789. .enable_mask = BIT(0),
  790. .hw.init = &(const struct clk_init_data) {
  791. .name = "nss_cc_mac3_srds1_ch2_rx_clk",
  792. .parent_hws = (const struct clk_hw *[]) {
  793. &nss_cc_mac3_tx_div_clk_src.clkr.hw,
  794. },
  795. .num_parents = 1,
  796. .flags = CLK_SET_RATE_PARENT,
  797. .ops = &clk_branch2_prepare_ops,
  798. },
  799. },
  800. };
  801. static struct clk_branch nss_cc_mac3_tx_clk = {
  802. .halt_reg = 0xd4,
  803. .halt_check = BRANCH_HALT,
  804. .clkr = {
  805. .enable_reg = 0xd4,
  806. .enable_mask = BIT(0),
  807. .hw.init = &(const struct clk_init_data) {
  808. .name = "nss_cc_mac3_tx_clk",
  809. .parent_hws = (const struct clk_hw *[]) {
  810. &nss_cc_mac3_tx_div_clk_src.clkr.hw,
  811. },
  812. .num_parents = 1,
  813. .flags = CLK_SET_RATE_PARENT,
  814. .ops = &clk_branch2_prepare_ops,
  815. },
  816. },
  817. };
  818. static struct clk_branch nss_cc_mac3_gephy2_tx_clk = {
  819. .halt_reg = 0xd8,
  820. .halt_check = BRANCH_HALT,
  821. .clkr = {
  822. .enable_reg = 0xd8,
  823. .enable_mask = BIT(0),
  824. .hw.init = &(const struct clk_init_data) {
  825. .name = "nss_cc_mac3_gephy2_tx_clk",
  826. .parent_hws = (const struct clk_hw *[]) {
  827. &nss_cc_mac3_tx_div_clk_src.clkr.hw,
  828. },
  829. .num_parents = 1,
  830. .flags = CLK_SET_RATE_PARENT,
  831. .ops = &clk_branch2_prepare_ops,
  832. },
  833. },
  834. };
  835. static struct clk_branch nss_cc_mac3_srds1_ch2_xgmii_rx_clk = {
  836. .halt_reg = 0xdc,
  837. .halt_check = BRANCH_HALT,
  838. .clkr = {
  839. .enable_reg = 0xdc,
  840. .enable_mask = BIT(0),
  841. .hw.init = &(const struct clk_init_data) {
  842. .name = "nss_cc_mac3_srds1_ch2_xgmii_rx_clk",
  843. .parent_hws = (const struct clk_hw *[]) {
  844. &nss_cc_mac3_srds1_ch2_xgmii_rx_div_clk_src.clkr.hw,
  845. },
  846. .num_parents = 1,
  847. .flags = CLK_SET_RATE_PARENT,
  848. .ops = &clk_branch2_prepare_ops,
  849. },
  850. },
  851. };
  852. static struct clk_rcg2 nss_cc_mac3_rx_clk_src = {
  853. .cmd_rcgr = 0xe0,
  854. .freq_tbl = ftbl_nss_cc_mac1_rx_clk_src,
  855. .hid_width = 5,
  856. .parent_map = nss_cc_uniphy1_tx312p5m_prx_map,
  857. .clkr.hw.init = &(const struct clk_init_data) {
  858. .name = "nss_cc_mac3_rx_clk_src",
  859. .parent_data = nss_cc_uniphy1_tx312p5m_prx_data,
  860. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_tx312p5m_prx_data),
  861. .ops = &clk_rcg2_ops,
  862. },
  863. };
  864. static struct clk_regmap_div nss_cc_mac3_rx_div_clk_src = {
  865. .reg = 0xe8,
  866. .shift = 0,
  867. .width = 4,
  868. .clkr = {
  869. .hw.init = &(const struct clk_init_data) {
  870. .name = "nss_cc_mac3_rx_div_clk_src",
  871. .parent_hws = (const struct clk_hw *[]) {
  872. &nss_cc_mac3_rx_clk_src.clkr.hw,
  873. },
  874. .num_parents = 1,
  875. .flags = CLK_SET_RATE_PARENT,
  876. .ops = &clk_regmap_div_ops,
  877. },
  878. },
  879. };
  880. static struct clk_regmap_div nss_cc_mac3_srds1_ch2_xgmii_tx_div_clk_src = {
  881. .reg = 0xec,
  882. .shift = 0,
  883. .width = 4,
  884. .clkr = {
  885. .hw.init = &(const struct clk_init_data) {
  886. .name = "nss_cc_mac3_srds1_ch2_xgmii_tx_div_clk_src",
  887. .parent_hws = (const struct clk_hw *[]) {
  888. &nss_cc_mac3_rx_clk_src.clkr.hw,
  889. },
  890. .num_parents = 1,
  891. .flags = CLK_SET_RATE_PARENT,
  892. .ops = &clk_regmap_div_ops,
  893. },
  894. },
  895. };
  896. static struct clk_branch nss_cc_mac3_srds1_ch2_tx_clk = {
  897. .halt_reg = 0xf0,
  898. .halt_check = BRANCH_HALT,
  899. .clkr = {
  900. .enable_reg = 0xf0,
  901. .enable_mask = BIT(0),
  902. .hw.init = &(const struct clk_init_data) {
  903. .name = "nss_cc_mac3_srds1_ch2_tx_clk",
  904. .parent_hws = (const struct clk_hw *[]) {
  905. &nss_cc_mac3_rx_div_clk_src.clkr.hw,
  906. },
  907. .num_parents = 1,
  908. .flags = CLK_SET_RATE_PARENT,
  909. .ops = &clk_branch2_prepare_ops,
  910. },
  911. },
  912. };
  913. static struct clk_branch nss_cc_mac3_rx_clk = {
  914. .halt_reg = 0xf4,
  915. .halt_check = BRANCH_HALT,
  916. .clkr = {
  917. .enable_reg = 0xf4,
  918. .enable_mask = BIT(0),
  919. .hw.init = &(const struct clk_init_data) {
  920. .name = "nss_cc_mac3_rx_clk",
  921. .parent_hws = (const struct clk_hw *[]) {
  922. &nss_cc_mac3_rx_div_clk_src.clkr.hw,
  923. },
  924. .num_parents = 1,
  925. .flags = CLK_SET_RATE_PARENT,
  926. .ops = &clk_branch2_prepare_ops,
  927. },
  928. },
  929. };
  930. static struct clk_branch nss_cc_mac3_gephy2_rx_clk = {
  931. .halt_reg = 0xf8,
  932. .halt_check = BRANCH_HALT,
  933. .clkr = {
  934. .enable_reg = 0xf8,
  935. .enable_mask = BIT(0),
  936. .hw.init = &(const struct clk_init_data) {
  937. .name = "nss_cc_mac3_gephy2_rx_clk",
  938. .parent_hws = (const struct clk_hw *[]) {
  939. &nss_cc_mac3_rx_div_clk_src.clkr.hw,
  940. },
  941. .num_parents = 1,
  942. .flags = CLK_SET_RATE_PARENT,
  943. .ops = &clk_branch2_prepare_ops,
  944. },
  945. },
  946. };
  947. static struct clk_branch nss_cc_mac3_srds1_ch2_xgmii_tx_clk = {
  948. .halt_reg = 0xfc,
  949. .halt_check = BRANCH_HALT,
  950. .clkr = {
  951. .enable_reg = 0xfc,
  952. .enable_mask = BIT(0),
  953. .hw.init = &(const struct clk_init_data) {
  954. .name = "nss_cc_mac3_srds1_ch2_xgmii_tx_clk",
  955. .parent_hws = (const struct clk_hw *[]) {
  956. &nss_cc_mac3_srds1_ch2_xgmii_tx_div_clk_src.clkr.hw,
  957. },
  958. .num_parents = 1,
  959. .flags = CLK_SET_RATE_PARENT,
  960. .ops = &clk_branch2_prepare_ops,
  961. },
  962. },
  963. };
  964. static const struct clk_parent_data nss_cc_uniphy0_rx_uniphy1_rx_tx312p5m_data[] = {
  965. { .index = DT_XO },
  966. { .index = DT_UNIPHY0_RX_CLK },
  967. { .index = DT_UNIPHY1_TX312P5M_CLK },
  968. { .index = DT_UNIPHY1_RX312P5M_CLK },
  969. };
  970. static const struct parent_map nss_cc_uniphy0_rx_uniphy1_rx_tx312p5m_map[] = {
  971. { P_XO, 0 },
  972. { P_UNIPHY0_RX, 1 },
  973. { P_UNIPHY1_TX312P5M, 3 },
  974. { P_UNIPHY1_RX312P5M, 7 },
  975. };
  976. static const struct freq_conf ftbl_nss_cc_mac4_tx_clk_src_25[] = {
  977. C(P_UNIPHY0_RX, 12.5, 0, 0),
  978. C(P_UNIPHY0_RX, 5, 0, 0),
  979. C(P_UNIPHY1_TX312P5M, 12.5, 0, 0),
  980. C(P_UNIPHY1_RX312P5M, 12.5, 0, 0),
  981. };
  982. static const struct freq_conf ftbl_nss_cc_mac4_tx_clk_src_125[] = {
  983. C(P_UNIPHY0_RX, 1, 0, 0),
  984. C(P_UNIPHY0_RX, 2.5, 0, 0),
  985. C(P_UNIPHY1_TX312P5M, 2.5, 0, 0),
  986. C(P_UNIPHY1_RX312P5M, 2.5, 0, 0),
  987. };
  988. static const struct freq_conf ftbl_nss_cc_mac4_tx_clk_src_312p5[] = {
  989. C(P_UNIPHY0_RX, 1, 0, 0),
  990. C(P_UNIPHY1_TX312P5M, 1, 0, 0),
  991. C(P_UNIPHY1_RX312P5M, 1, 0, 0),
  992. };
  993. static const struct freq_multi_tbl ftbl_nss_cc_mac4_tx_clk_src[] = {
  994. FM(25000000, ftbl_nss_cc_mac4_tx_clk_src_25),
  995. FMS(50000000, P_XO, 1, 0, 0),
  996. FM(125000000, ftbl_nss_cc_mac4_tx_clk_src_125),
  997. FM(312500000, ftbl_nss_cc_mac4_tx_clk_src_312p5),
  998. { }
  999. };
  1000. static struct clk_rcg2 nss_cc_mac4_tx_clk_src = {
  1001. .cmd_rcgr = 0x100,
  1002. .freq_multi_tbl = ftbl_nss_cc_mac4_tx_clk_src,
  1003. .hid_width = 5,
  1004. .parent_map = nss_cc_uniphy0_rx_uniphy1_rx_tx312p5m_map,
  1005. .clkr.hw.init = &(const struct clk_init_data) {
  1006. .name = "nss_cc_mac4_tx_clk_src",
  1007. .parent_data = nss_cc_uniphy0_rx_uniphy1_rx_tx312p5m_data,
  1008. .num_parents = ARRAY_SIZE(nss_cc_uniphy0_rx_uniphy1_rx_tx312p5m_data),
  1009. .ops = &clk_rcg2_fm_ops,
  1010. },
  1011. };
  1012. static struct clk_regmap_div nss_cc_mac4_tx_div_clk_src = {
  1013. .reg = 0x108,
  1014. .shift = 0,
  1015. .width = 4,
  1016. .clkr = {
  1017. .hw.init = &(const struct clk_init_data) {
  1018. .name = "nss_cc_mac4_tx_div_clk_src",
  1019. .parent_hws = (const struct clk_hw *[]) {
  1020. &nss_cc_mac4_tx_clk_src.clkr.hw,
  1021. },
  1022. .num_parents = 1,
  1023. .flags = CLK_SET_RATE_PARENT,
  1024. .ops = &clk_regmap_div_ops,
  1025. },
  1026. },
  1027. };
  1028. static struct clk_regmap_div nss_cc_mac4_srds1_ch3_xgmii_rx_div_clk_src = {
  1029. .reg = 0x10c,
  1030. .shift = 0,
  1031. .width = 4,
  1032. .clkr = {
  1033. .hw.init = &(const struct clk_init_data) {
  1034. .name = "nss_cc_mac4_srds1_ch3_xgmii_rx_div_clk_src",
  1035. .parent_hws = (const struct clk_hw *[]) {
  1036. &nss_cc_mac4_tx_clk_src.clkr.hw,
  1037. },
  1038. .num_parents = 1,
  1039. .flags = CLK_SET_RATE_PARENT,
  1040. .ops = &clk_regmap_div_ops,
  1041. },
  1042. },
  1043. };
  1044. static struct clk_branch nss_cc_mac4_srds1_ch3_rx_clk = {
  1045. .halt_reg = 0x110,
  1046. .halt_check = BRANCH_HALT,
  1047. .clkr = {
  1048. .enable_reg = 0x110,
  1049. .enable_mask = BIT(0),
  1050. .hw.init = &(const struct clk_init_data) {
  1051. .name = "nss_cc_mac4_srds1_ch3_rx_clk",
  1052. .parent_hws = (const struct clk_hw *[]) {
  1053. &nss_cc_mac4_tx_div_clk_src.clkr.hw,
  1054. },
  1055. .num_parents = 1,
  1056. .flags = CLK_SET_RATE_PARENT,
  1057. .ops = &clk_branch2_prepare_ops,
  1058. },
  1059. },
  1060. };
  1061. static struct clk_branch nss_cc_mac4_tx_clk = {
  1062. .halt_reg = 0x114,
  1063. .halt_check = BRANCH_HALT,
  1064. .clkr = {
  1065. .enable_reg = 0x114,
  1066. .enable_mask = BIT(0),
  1067. .hw.init = &(const struct clk_init_data) {
  1068. .name = "nss_cc_mac4_tx_clk",
  1069. .parent_hws = (const struct clk_hw *[]) {
  1070. &nss_cc_mac4_tx_div_clk_src.clkr.hw,
  1071. },
  1072. .num_parents = 1,
  1073. .flags = CLK_SET_RATE_PARENT,
  1074. .ops = &clk_branch2_prepare_ops,
  1075. },
  1076. },
  1077. };
  1078. static struct clk_branch nss_cc_mac4_gephy3_tx_clk = {
  1079. .halt_reg = 0x118,
  1080. .halt_check = BRANCH_HALT,
  1081. .clkr = {
  1082. .enable_reg = 0x118,
  1083. .enable_mask = BIT(0),
  1084. .hw.init = &(const struct clk_init_data) {
  1085. .name = "nss_cc_mac4_gephy3_tx_clk",
  1086. .parent_hws = (const struct clk_hw *[]) {
  1087. &nss_cc_mac4_tx_div_clk_src.clkr.hw,
  1088. },
  1089. .num_parents = 1,
  1090. .flags = CLK_SET_RATE_PARENT,
  1091. .ops = &clk_branch2_prepare_ops,
  1092. },
  1093. },
  1094. };
  1095. static struct clk_branch nss_cc_mac4_srds1_ch3_xgmii_rx_clk = {
  1096. .halt_reg = 0x11c,
  1097. .halt_check = BRANCH_HALT,
  1098. .clkr = {
  1099. .enable_reg = 0x11c,
  1100. .enable_mask = BIT(0),
  1101. .hw.init = &(const struct clk_init_data) {
  1102. .name = "nss_cc_mac4_srds1_ch3_xgmii_rx_clk",
  1103. .parent_hws = (const struct clk_hw *[]) {
  1104. &nss_cc_mac4_srds1_ch3_xgmii_rx_div_clk_src.clkr.hw,
  1105. },
  1106. .num_parents = 1,
  1107. .flags = CLK_SET_RATE_PARENT,
  1108. .ops = &clk_branch2_prepare_ops,
  1109. },
  1110. },
  1111. };
  1112. static const struct clk_parent_data nss_cc_uniphy0_tx_uniphy1_tx312p5m_data[] = {
  1113. { .index = DT_XO },
  1114. { .index = DT_UNIPHY0_TX_CLK },
  1115. { .index = DT_UNIPHY1_TX312P5M_CLK },
  1116. };
  1117. static const struct parent_map nss_cc_uniphy0_tx_uniphy1_tx312p5m_map[] = {
  1118. { P_XO, 0 },
  1119. { P_UNIPHY0_TX, 2 },
  1120. { P_UNIPHY1_TX312P5M, 3 },
  1121. };
  1122. static const struct freq_conf ftbl_nss_cc_mac4_rx_clk_src_25[] = {
  1123. C(P_UNIPHY0_TX, 12.5, 0, 0),
  1124. C(P_UNIPHY0_TX, 5, 0, 0),
  1125. C(P_UNIPHY1_TX312P5M, 12.5, 0, 0),
  1126. };
  1127. static const struct freq_conf ftbl_nss_cc_mac4_rx_clk_src_125[] = {
  1128. C(P_UNIPHY0_TX, 1, 0, 0),
  1129. C(P_UNIPHY0_TX, 2.5, 0, 0),
  1130. C(P_UNIPHY1_TX312P5M, 2.5, 0, 0),
  1131. };
  1132. static const struct freq_conf ftbl_nss_cc_mac4_rx_clk_src_312p5[] = {
  1133. C(P_UNIPHY0_TX, 1, 0, 0),
  1134. C(P_UNIPHY1_TX312P5M, 1, 0, 0),
  1135. };
  1136. static const struct freq_multi_tbl ftbl_nss_cc_mac4_rx_clk_src[] = {
  1137. FM(25000000, ftbl_nss_cc_mac4_rx_clk_src_25),
  1138. FMS(50000000, P_XO, 1, 0, 0),
  1139. FM(125000000, ftbl_nss_cc_mac4_rx_clk_src_125),
  1140. FM(312500000, ftbl_nss_cc_mac4_rx_clk_src_312p5),
  1141. { }
  1142. };
  1143. static struct clk_rcg2 nss_cc_mac4_rx_clk_src = {
  1144. .cmd_rcgr = 0x120,
  1145. .freq_multi_tbl = ftbl_nss_cc_mac4_rx_clk_src,
  1146. .hid_width = 5,
  1147. .parent_map = nss_cc_uniphy0_tx_uniphy1_tx312p5m_map,
  1148. .clkr.hw.init = &(const struct clk_init_data) {
  1149. .name = "nss_cc_mac4_rx_clk_src",
  1150. .parent_data = nss_cc_uniphy0_tx_uniphy1_tx312p5m_data,
  1151. .num_parents = ARRAY_SIZE(nss_cc_uniphy0_tx_uniphy1_tx312p5m_data),
  1152. .ops = &clk_rcg2_fm_ops,
  1153. },
  1154. };
  1155. static struct clk_regmap_div nss_cc_mac4_rx_div_clk_src = {
  1156. .reg = 0x128,
  1157. .shift = 0,
  1158. .width = 4,
  1159. .clkr = {
  1160. .hw.init = &(const struct clk_init_data) {
  1161. .name = "nss_cc_mac4_rx_div_clk_src",
  1162. .parent_hws = (const struct clk_hw *[]) {
  1163. &nss_cc_mac4_rx_clk_src.clkr.hw,
  1164. },
  1165. .num_parents = 1,
  1166. .flags = CLK_SET_RATE_PARENT,
  1167. .ops = &clk_regmap_div_ops,
  1168. },
  1169. },
  1170. };
  1171. static struct clk_regmap_div nss_cc_mac4_srds1_ch3_xgmii_tx_div_clk_src = {
  1172. .reg = 0x12c,
  1173. .shift = 0,
  1174. .width = 4,
  1175. .clkr = {
  1176. .hw.init = &(const struct clk_init_data) {
  1177. .name = "nss_cc_mac4_srds1_ch3_xgmii_tx_div_clk_src",
  1178. .parent_hws = (const struct clk_hw *[]) {
  1179. &nss_cc_mac4_rx_clk_src.clkr.hw,
  1180. },
  1181. .num_parents = 1,
  1182. .flags = CLK_SET_RATE_PARENT,
  1183. .ops = &clk_regmap_div_ops,
  1184. },
  1185. },
  1186. };
  1187. static struct clk_branch nss_cc_mac4_srds1_ch3_tx_clk = {
  1188. .halt_reg = 0x130,
  1189. .halt_check = BRANCH_HALT,
  1190. .clkr = {
  1191. .enable_reg = 0x130,
  1192. .enable_mask = BIT(0),
  1193. .hw.init = &(const struct clk_init_data) {
  1194. .name = "nss_cc_mac4_srds1_ch3_tx_clk",
  1195. .parent_hws = (const struct clk_hw *[]) {
  1196. &nss_cc_mac4_rx_div_clk_src.clkr.hw,
  1197. },
  1198. .num_parents = 1,
  1199. .flags = CLK_SET_RATE_PARENT,
  1200. .ops = &clk_branch2_prepare_ops,
  1201. },
  1202. },
  1203. };
  1204. static struct clk_branch nss_cc_mac4_rx_clk = {
  1205. .halt_reg = 0x134,
  1206. .halt_check = BRANCH_HALT,
  1207. .clkr = {
  1208. .enable_reg = 0x134,
  1209. .enable_mask = BIT(0),
  1210. .hw.init = &(const struct clk_init_data) {
  1211. .name = "nss_cc_mac4_rx_clk",
  1212. .parent_hws = (const struct clk_hw *[]) {
  1213. &nss_cc_mac4_rx_div_clk_src.clkr.hw,
  1214. },
  1215. .num_parents = 1,
  1216. .flags = CLK_SET_RATE_PARENT,
  1217. .ops = &clk_branch2_prepare_ops,
  1218. },
  1219. },
  1220. };
  1221. static struct clk_branch nss_cc_mac4_gephy3_rx_clk = {
  1222. .halt_reg = 0x138,
  1223. .halt_check = BRANCH_HALT,
  1224. .clkr = {
  1225. .enable_reg = 0x138,
  1226. .enable_mask = BIT(0),
  1227. .hw.init = &(const struct clk_init_data) {
  1228. .name = "nss_cc_mac4_gephy3_rx_clk",
  1229. .parent_hws = (const struct clk_hw *[]) {
  1230. &nss_cc_mac4_rx_div_clk_src.clkr.hw,
  1231. },
  1232. .num_parents = 1,
  1233. .flags = CLK_SET_RATE_PARENT,
  1234. .ops = &clk_branch2_prepare_ops,
  1235. },
  1236. },
  1237. };
  1238. static struct clk_branch nss_cc_mac4_srds1_ch3_xgmii_tx_clk = {
  1239. .halt_reg = 0x13c,
  1240. .halt_check = BRANCH_HALT,
  1241. .clkr = {
  1242. .enable_reg = 0x13c,
  1243. .enable_mask = BIT(0),
  1244. .hw.init = &(const struct clk_init_data) {
  1245. .name = "nss_cc_mac4_srds1_ch3_xgmii_tx_clk",
  1246. .parent_hws = (const struct clk_hw *[]) {
  1247. &nss_cc_mac4_srds1_ch3_xgmii_tx_div_clk_src.clkr.hw,
  1248. },
  1249. .num_parents = 1,
  1250. .flags = CLK_SET_RATE_PARENT,
  1251. .ops = &clk_branch2_prepare_ops,
  1252. },
  1253. },
  1254. };
  1255. static const struct clk_parent_data nss_cc_uniphy0_tx_data[] = {
  1256. { .index = DT_XO },
  1257. { .index = DT_UNIPHY0_TX_CLK },
  1258. };
  1259. static const struct parent_map nss_cc_uniphy0_tx_map[] = {
  1260. { P_XO, 0 },
  1261. { P_UNIPHY0_TX, 2 },
  1262. };
  1263. static struct clk_rcg2 nss_cc_mac5_tx_clk_src = {
  1264. .cmd_rcgr = 0x140,
  1265. .hid_width = 5,
  1266. .parent_map = nss_cc_uniphy0_tx_map,
  1267. .clkr.hw.init = &(const struct clk_init_data) {
  1268. .name = "nss_cc_mac5_tx_clk_src",
  1269. .parent_data = nss_cc_uniphy0_tx_data,
  1270. .num_parents = ARRAY_SIZE(nss_cc_uniphy0_tx_data),
  1271. .flags = CLK_SET_RATE_PARENT,
  1272. .ops = &clk_rcg2_mux_closest_ops,
  1273. },
  1274. };
  1275. static struct clk_regmap_div nss_cc_mac5_tx_div_clk_src = {
  1276. .reg = 0x148,
  1277. .shift = 0,
  1278. .width = 4,
  1279. .clkr = {
  1280. .hw.init = &(const struct clk_init_data) {
  1281. .name = "nss_cc_mac5_tx_div_clk_src",
  1282. .parent_hws = (const struct clk_hw *[]) {
  1283. &nss_cc_mac5_tx_clk_src.clkr.hw,
  1284. },
  1285. .num_parents = 1,
  1286. .flags = CLK_SET_RATE_PARENT,
  1287. .ops = &clk_regmap_div_ops,
  1288. },
  1289. },
  1290. };
  1291. static struct clk_branch nss_cc_mac5_tx_clk = {
  1292. .halt_reg = 0x14c,
  1293. .halt_check = BRANCH_HALT,
  1294. .clkr = {
  1295. .enable_reg = 0x14c,
  1296. .enable_mask = BIT(0),
  1297. .hw.init = &(const struct clk_init_data) {
  1298. .name = "nss_cc_mac5_tx_clk",
  1299. .parent_hws = (const struct clk_hw *[]) {
  1300. &nss_cc_mac5_tx_div_clk_src.clkr.hw,
  1301. },
  1302. .num_parents = 1,
  1303. .flags = CLK_SET_RATE_PARENT,
  1304. .ops = &clk_branch2_prepare_ops,
  1305. },
  1306. },
  1307. };
  1308. static const struct clk_parent_data nss_cc_uniphy0_rx_tx_data[] = {
  1309. { .index = DT_XO },
  1310. { .index = DT_UNIPHY0_RX_CLK },
  1311. { .index = DT_UNIPHY0_TX_CLK },
  1312. };
  1313. static const struct parent_map nss_cc_uniphy0_rx_tx_map[] = {
  1314. { P_XO, 0 },
  1315. { P_UNIPHY0_RX, 1 },
  1316. { P_UNIPHY0_TX, 2 },
  1317. };
  1318. static struct clk_rcg2 nss_cc_mac5_rx_clk_src = {
  1319. .cmd_rcgr = 0x154,
  1320. .hid_width = 5,
  1321. .parent_map = nss_cc_uniphy0_rx_tx_map,
  1322. .clkr.hw.init = &(const struct clk_init_data) {
  1323. .name = "nss_cc_mac5_rx_clk_src",
  1324. .parent_data = nss_cc_uniphy0_rx_tx_data,
  1325. .num_parents = ARRAY_SIZE(nss_cc_uniphy0_rx_tx_data),
  1326. .flags = CLK_SET_RATE_PARENT,
  1327. .ops = &clk_rcg2_mux_closest_ops,
  1328. },
  1329. };
  1330. static struct clk_regmap_div nss_cc_mac5_rx_div_clk_src = {
  1331. .reg = 0x15c,
  1332. .shift = 0,
  1333. .width = 4,
  1334. .clkr = {
  1335. .hw.init = &(const struct clk_init_data) {
  1336. .name = "nss_cc_mac5_rx_div_clk_src",
  1337. .parent_hws = (const struct clk_hw *[]) {
  1338. &nss_cc_mac5_rx_clk_src.clkr.hw,
  1339. },
  1340. .num_parents = 1,
  1341. .flags = CLK_SET_RATE_PARENT,
  1342. .ops = &clk_regmap_div_ops,
  1343. },
  1344. },
  1345. };
  1346. static struct clk_branch nss_cc_mac5_rx_clk = {
  1347. .halt_reg = 0x160,
  1348. .halt_check = BRANCH_HALT,
  1349. .clkr = {
  1350. .enable_reg = 0x160,
  1351. .enable_mask = BIT(0),
  1352. .hw.init = &(const struct clk_init_data) {
  1353. .name = "nss_cc_mac5_rx_clk",
  1354. .parent_hws = (const struct clk_hw *[]) {
  1355. &nss_cc_mac5_rx_div_clk_src.clkr.hw,
  1356. },
  1357. .num_parents = 1,
  1358. .flags = CLK_SET_RATE_PARENT,
  1359. .ops = &clk_branch2_prepare_ops,
  1360. },
  1361. },
  1362. };
  1363. static const struct parent_map nss_cc_mac4_rx_div_mac5_tx_div_map[] = {
  1364. { P_MAC4_RX_DIV, 0 },
  1365. { P_MAC5_TX_DIV, 1 },
  1366. };
  1367. static struct clk_regmap_mux nss_cc_mac5_tx_srds0_clk_src = {
  1368. .reg = 0x300,
  1369. .shift = 0,
  1370. .width = 1,
  1371. .parent_map = nss_cc_mac4_rx_div_mac5_tx_div_map,
  1372. .clkr = {
  1373. .hw.init = &(const struct clk_init_data) {
  1374. .name = "nss_cc_mac5_tx_srds0_clk_src",
  1375. .parent_hws = (const struct clk_hw *[]) {
  1376. &nss_cc_mac4_rx_div_clk_src.clkr.hw,
  1377. &nss_cc_mac5_tx_div_clk_src.clkr.hw,
  1378. },
  1379. .num_parents = 2,
  1380. .flags = CLK_SET_RATE_PARENT,
  1381. .ops = &clk_regmap_mux_closest_ops,
  1382. },
  1383. },
  1384. };
  1385. static struct clk_branch nss_cc_mac5_tx_srds0_clk = {
  1386. .halt_reg = 0x150,
  1387. .halt_check = BRANCH_HALT,
  1388. .clkr = {
  1389. .enable_reg = 0x150,
  1390. .enable_mask = BIT(0),
  1391. .hw.init = &(const struct clk_init_data) {
  1392. .name = "nss_cc_mac5_tx_srds0_clk",
  1393. .parent_hws = (const struct clk_hw *[]) {
  1394. &nss_cc_mac5_tx_srds0_clk_src.clkr.hw,
  1395. },
  1396. .num_parents = 1,
  1397. .flags = CLK_SET_RATE_PARENT,
  1398. .ops = &clk_branch2_prepare_ops,
  1399. },
  1400. },
  1401. };
  1402. static const struct parent_map nss_cc_mac4_tx_div_mac5_rx_div_map[] = {
  1403. { P_MAC4_TX_DIV, 0 },
  1404. { P_MAC5_RX_DIV, 1 },
  1405. };
  1406. static struct clk_regmap_mux nss_cc_mac5_rx_srds0_clk_src = {
  1407. .reg = 0x300,
  1408. .shift = 1,
  1409. .width = 1,
  1410. .parent_map = nss_cc_mac4_tx_div_mac5_rx_div_map,
  1411. .clkr = {
  1412. .hw.init = &(const struct clk_init_data) {
  1413. .name = "nss_cc_mac5_rx_srds0_clk_src",
  1414. .parent_hws = (const struct clk_hw *[]) {
  1415. &nss_cc_mac4_tx_div_clk_src.clkr.hw,
  1416. &nss_cc_mac5_rx_div_clk_src.clkr.hw,
  1417. },
  1418. .num_parents = 2,
  1419. .flags = CLK_SET_RATE_PARENT,
  1420. .ops = &clk_regmap_mux_closest_ops,
  1421. },
  1422. },
  1423. };
  1424. static struct clk_branch nss_cc_mac5_rx_srds0_clk = {
  1425. .halt_reg = 0x164,
  1426. .halt_check = BRANCH_HALT,
  1427. .clkr = {
  1428. .enable_reg = 0x164,
  1429. .enable_mask = BIT(0),
  1430. .hw.init = &(const struct clk_init_data) {
  1431. .name = "nss_cc_mac5_rx_srds0_clk",
  1432. .parent_hws = (const struct clk_hw *[]) {
  1433. &nss_cc_mac5_rx_srds0_clk_src.clkr.hw,
  1434. },
  1435. .num_parents = 1,
  1436. .flags = CLK_SET_RATE_PARENT,
  1437. .ops = &clk_branch2_prepare_ops,
  1438. },
  1439. },
  1440. };
  1441. static const struct parent_map nss_cc_uniphy1_tx312p5m_map2[] = {
  1442. { P_XO, 0 },
  1443. { P_UNIPHY1_TX312P5M, 2 },
  1444. };
  1445. static const struct freq_tbl ftbl_nss_cc_ahb_clk_src[] = {
  1446. F(50000000, P_XO, 1, 0, 0),
  1447. F(104170000, P_UNIPHY1_TX312P5M, 3, 0, 0),
  1448. { }
  1449. };
  1450. static struct clk_rcg2 nss_cc_ahb_clk_src = {
  1451. .cmd_rcgr = 0x168,
  1452. .freq_tbl = ftbl_nss_cc_ahb_clk_src,
  1453. .hid_width = 5,
  1454. .parent_map = nss_cc_uniphy1_tx312p5m_map2,
  1455. .clkr.hw.init = &(const struct clk_init_data) {
  1456. .name = "nss_cc_ahb_clk_src",
  1457. .parent_data = nss_cc_uniphy1_tx312p5m_data,
  1458. .num_parents = ARRAY_SIZE(nss_cc_uniphy1_tx312p5m_data),
  1459. .ops = &clk_rcg2_ops,
  1460. },
  1461. };
  1462. static struct clk_branch nss_cc_ahb_clk = {
  1463. .halt_reg = 0x170,
  1464. .halt_check = BRANCH_HALT,
  1465. .clkr = {
  1466. .enable_reg = 0x170,
  1467. .enable_mask = BIT(0),
  1468. .hw.init = &(const struct clk_init_data) {
  1469. .name = "nss_cc_ahb_clk",
  1470. .parent_hws = (const struct clk_hw *[]) {
  1471. &nss_cc_ahb_clk_src.clkr.hw,
  1472. },
  1473. .num_parents = 1,
  1474. .flags = CLK_SET_RATE_PARENT,
  1475. .ops = &clk_branch2_prepare_ops,
  1476. },
  1477. },
  1478. };
  1479. static struct clk_branch nss_cc_sec_ctrl_ahb_clk = {
  1480. .halt_reg = 0x174,
  1481. .halt_check = BRANCH_HALT,
  1482. .clkr = {
  1483. .enable_reg = 0x174,
  1484. .enable_mask = BIT(0),
  1485. .hw.init = &(const struct clk_init_data) {
  1486. .name = "nss_cc_sec_ctrl_ahb_clk",
  1487. .parent_hws = (const struct clk_hw *[]) {
  1488. &nss_cc_ahb_clk_src.clkr.hw,
  1489. },
  1490. .num_parents = 1,
  1491. .flags = CLK_SET_RATE_PARENT,
  1492. .ops = &clk_branch2_prepare_ops,
  1493. },
  1494. },
  1495. };
  1496. static struct clk_branch nss_cc_tlmm_clk = {
  1497. .halt_reg = 0x178,
  1498. .halt_check = BRANCH_HALT,
  1499. .clkr = {
  1500. .enable_reg = 0x178,
  1501. .enable_mask = BIT(0),
  1502. .hw.init = &(const struct clk_init_data) {
  1503. .name = "nss_cc_tlmm_clk",
  1504. .parent_hws = (const struct clk_hw *[]) {
  1505. &nss_cc_ahb_clk_src.clkr.hw,
  1506. },
  1507. .num_parents = 1,
  1508. .flags = CLK_SET_RATE_PARENT,
  1509. .ops = &clk_branch2_prepare_ops,
  1510. },
  1511. },
  1512. };
  1513. static struct clk_branch nss_cc_tlmm_ahb_clk = {
  1514. .halt_reg = 0x190,
  1515. .halt_check = BRANCH_HALT,
  1516. .clkr = {
  1517. .enable_reg = 0x190,
  1518. .enable_mask = BIT(0),
  1519. .hw.init = &(const struct clk_init_data) {
  1520. .name = "nss_cc_tlmm_ahb_clk",
  1521. .parent_hws = (const struct clk_hw *[]) {
  1522. &nss_cc_ahb_clk_src.clkr.hw,
  1523. },
  1524. .num_parents = 1,
  1525. .flags = CLK_SET_RATE_PARENT,
  1526. .ops = &clk_branch2_prepare_ops,
  1527. },
  1528. },
  1529. };
  1530. static struct clk_branch nss_cc_cnoc_ahb_clk = {
  1531. .halt_reg = 0x194,
  1532. .halt_check = BRANCH_HALT,
  1533. .clkr = {
  1534. .enable_reg = 0x194,
  1535. .enable_mask = BIT(0),
  1536. .hw.init = &(const struct clk_init_data) {
  1537. .name = "nss_cc_cnoc_ahb_clk",
  1538. .parent_hws = (const struct clk_hw *[]) {
  1539. &nss_cc_ahb_clk_src.clkr.hw,
  1540. },
  1541. .num_parents = 1,
  1542. .flags = CLK_SET_RATE_PARENT,
  1543. .ops = &clk_branch2_prepare_ops,
  1544. },
  1545. },
  1546. };
  1547. static struct clk_branch nss_cc_mdio_ahb_clk = {
  1548. .halt_reg = 0x198,
  1549. .halt_check = BRANCH_HALT,
  1550. .clkr = {
  1551. .enable_reg = 0x198,
  1552. .enable_mask = BIT(0),
  1553. .hw.init = &(const struct clk_init_data) {
  1554. .name = "nss_cc_mdio_ahb_clk",
  1555. .parent_hws = (const struct clk_hw *[]) {
  1556. &nss_cc_ahb_clk_src.clkr.hw,
  1557. },
  1558. .num_parents = 1,
  1559. .flags = CLK_SET_RATE_PARENT,
  1560. .ops = &clk_branch2_prepare_ops,
  1561. },
  1562. },
  1563. };
  1564. static struct clk_branch nss_cc_mdio_master_ahb_clk = {
  1565. .halt_reg = 0x19c,
  1566. .halt_check = BRANCH_HALT,
  1567. .clkr = {
  1568. .enable_reg = 0x19c,
  1569. .enable_mask = BIT(0),
  1570. .hw.init = &(const struct clk_init_data) {
  1571. .name = "nss_cc_mdio_master_ahb_clk",
  1572. .parent_hws = (const struct clk_hw *[]) {
  1573. &nss_cc_ahb_clk_src.clkr.hw,
  1574. },
  1575. .num_parents = 1,
  1576. .flags = CLK_SET_RATE_PARENT,
  1577. .ops = &clk_branch2_prepare_ops,
  1578. },
  1579. },
  1580. };
  1581. static const struct clk_parent_data nss_cc_xo_data[] = {
  1582. { .index = DT_XO },
  1583. };
  1584. static const struct parent_map nss_cc_xo_map[] = {
  1585. { P_XO, 0 },
  1586. };
  1587. static const struct freq_tbl ftbl_nss_cc_sys_clk_src[] = {
  1588. F(25000000, P_XO, 2, 0, 0),
  1589. { }
  1590. };
  1591. static struct clk_rcg2 nss_cc_sys_clk_src = {
  1592. .cmd_rcgr = 0x1a0,
  1593. .freq_tbl = ftbl_nss_cc_sys_clk_src,
  1594. .hid_width = 5,
  1595. .parent_map = nss_cc_xo_map,
  1596. .clkr.hw.init = &(const struct clk_init_data) {
  1597. .name = "nss_cc_sys_clk_src",
  1598. .parent_data = nss_cc_xo_data,
  1599. .num_parents = ARRAY_SIZE(nss_cc_xo_data),
  1600. .ops = &clk_rcg2_ops,
  1601. },
  1602. };
  1603. static struct clk_branch nss_cc_srds0_sys_clk = {
  1604. .halt_reg = 0x1a8,
  1605. .halt_check = BRANCH_HALT,
  1606. .clkr = {
  1607. .enable_reg = 0x1a8,
  1608. .enable_mask = BIT(0),
  1609. .hw.init = &(const struct clk_init_data) {
  1610. .name = "nss_cc_srds0_sys_clk",
  1611. .parent_hws = (const struct clk_hw *[]) {
  1612. &nss_cc_sys_clk_src.clkr.hw,
  1613. },
  1614. .num_parents = 1,
  1615. .ops = &clk_branch2_prepare_ops,
  1616. },
  1617. },
  1618. };
  1619. static struct clk_branch nss_cc_srds1_sys_clk = {
  1620. .halt_reg = 0x1ac,
  1621. .halt_check = BRANCH_HALT,
  1622. .clkr = {
  1623. .enable_reg = 0x1ac,
  1624. .enable_mask = BIT(0),
  1625. .hw.init = &(const struct clk_init_data) {
  1626. .name = "nss_cc_srds1_sys_clk",
  1627. .parent_hws = (const struct clk_hw *[]) {
  1628. &nss_cc_sys_clk_src.clkr.hw,
  1629. },
  1630. .num_parents = 1,
  1631. .ops = &clk_branch2_prepare_ops,
  1632. },
  1633. },
  1634. };
  1635. static struct clk_branch nss_cc_gephy0_sys_clk = {
  1636. .halt_reg = 0x1b0,
  1637. .halt_check = BRANCH_HALT,
  1638. .clkr = {
  1639. .enable_reg = 0x1b0,
  1640. .enable_mask = BIT(0),
  1641. .hw.init = &(const struct clk_init_data) {
  1642. .name = "nss_cc_gephy0_sys_clk",
  1643. .parent_hws = (const struct clk_hw *[]) {
  1644. &nss_cc_sys_clk_src.clkr.hw,
  1645. },
  1646. .num_parents = 1,
  1647. .ops = &clk_branch2_prepare_ops,
  1648. },
  1649. },
  1650. };
  1651. static struct clk_branch nss_cc_gephy1_sys_clk = {
  1652. .halt_reg = 0x1b4,
  1653. .halt_check = BRANCH_HALT,
  1654. .clkr = {
  1655. .enable_reg = 0x1b4,
  1656. .enable_mask = BIT(0),
  1657. .hw.init = &(const struct clk_init_data) {
  1658. .name = "nss_cc_gephy1_sys_clk",
  1659. .parent_hws = (const struct clk_hw *[]) {
  1660. &nss_cc_sys_clk_src.clkr.hw,
  1661. },
  1662. .num_parents = 1,
  1663. .ops = &clk_branch2_prepare_ops,
  1664. },
  1665. },
  1666. };
  1667. static struct clk_branch nss_cc_gephy2_sys_clk = {
  1668. .halt_reg = 0x1b8,
  1669. .halt_check = BRANCH_HALT,
  1670. .clkr = {
  1671. .enable_reg = 0x1b8,
  1672. .enable_mask = BIT(0),
  1673. .hw.init = &(const struct clk_init_data) {
  1674. .name = "nss_cc_gephy2_sys_clk",
  1675. .parent_hws = (const struct clk_hw *[]) {
  1676. &nss_cc_sys_clk_src.clkr.hw,
  1677. },
  1678. .num_parents = 1,
  1679. .ops = &clk_branch2_prepare_ops,
  1680. },
  1681. },
  1682. };
  1683. static struct clk_branch nss_cc_gephy3_sys_clk = {
  1684. .halt_reg = 0x1bc,
  1685. .halt_check = BRANCH_HALT,
  1686. .clkr = {
  1687. .enable_reg = 0x1bc,
  1688. .enable_mask = BIT(0),
  1689. .hw.init = &(const struct clk_init_data) {
  1690. .name = "nss_cc_gephy3_sys_clk",
  1691. .parent_hws = (const struct clk_hw *[]) {
  1692. &nss_cc_sys_clk_src.clkr.hw,
  1693. },
  1694. .num_parents = 1,
  1695. .ops = &clk_branch2_prepare_ops,
  1696. },
  1697. },
  1698. };
  1699. static struct clk_regmap *nss_cc_qca8k_clocks[] = {
  1700. [NSS_CC_SWITCH_CORE_CLK_SRC] = &nss_cc_switch_core_clk_src.clkr,
  1701. [NSS_CC_SWITCH_CORE_CLK] = &nss_cc_switch_core_clk.clkr,
  1702. [NSS_CC_APB_BRIDGE_CLK] = &nss_cc_apb_bridge_clk.clkr,
  1703. [NSS_CC_MAC0_TX_CLK_SRC] = &nss_cc_mac0_tx_clk_src.clkr,
  1704. [NSS_CC_MAC0_TX_DIV_CLK_SRC] = &nss_cc_mac0_tx_div_clk_src.clkr,
  1705. [NSS_CC_MAC0_TX_CLK] = &nss_cc_mac0_tx_clk.clkr,
  1706. [NSS_CC_MAC0_TX_SRDS1_CLK] = &nss_cc_mac0_tx_srds1_clk.clkr,
  1707. [NSS_CC_MAC0_RX_CLK_SRC] = &nss_cc_mac0_rx_clk_src.clkr,
  1708. [NSS_CC_MAC0_RX_DIV_CLK_SRC] = &nss_cc_mac0_rx_div_clk_src.clkr,
  1709. [NSS_CC_MAC0_RX_CLK] = &nss_cc_mac0_rx_clk.clkr,
  1710. [NSS_CC_MAC0_RX_SRDS1_CLK] = &nss_cc_mac0_rx_srds1_clk.clkr,
  1711. [NSS_CC_MAC1_TX_CLK_SRC] = &nss_cc_mac1_tx_clk_src.clkr,
  1712. [NSS_CC_MAC1_TX_DIV_CLK_SRC] = &nss_cc_mac1_tx_div_clk_src.clkr,
  1713. [NSS_CC_MAC1_SRDS1_CH0_XGMII_RX_DIV_CLK_SRC] =
  1714. &nss_cc_mac1_srds1_ch0_xgmii_rx_div_clk_src.clkr,
  1715. [NSS_CC_MAC1_SRDS1_CH0_RX_CLK] = &nss_cc_mac1_srds1_ch0_rx_clk.clkr,
  1716. [NSS_CC_MAC1_TX_CLK] = &nss_cc_mac1_tx_clk.clkr,
  1717. [NSS_CC_MAC1_GEPHY0_TX_CLK] = &nss_cc_mac1_gephy0_tx_clk.clkr,
  1718. [NSS_CC_MAC1_SRDS1_CH0_XGMII_RX_CLK] = &nss_cc_mac1_srds1_ch0_xgmii_rx_clk.clkr,
  1719. [NSS_CC_MAC1_RX_CLK_SRC] = &nss_cc_mac1_rx_clk_src.clkr,
  1720. [NSS_CC_MAC1_RX_DIV_CLK_SRC] = &nss_cc_mac1_rx_div_clk_src.clkr,
  1721. [NSS_CC_MAC1_SRDS1_CH0_XGMII_TX_DIV_CLK_SRC] =
  1722. &nss_cc_mac1_srds1_ch0_xgmii_tx_div_clk_src.clkr,
  1723. [NSS_CC_MAC1_SRDS1_CH0_TX_CLK] = &nss_cc_mac1_srds1_ch0_tx_clk.clkr,
  1724. [NSS_CC_MAC1_RX_CLK] = &nss_cc_mac1_rx_clk.clkr,
  1725. [NSS_CC_MAC1_GEPHY0_RX_CLK] = &nss_cc_mac1_gephy0_rx_clk.clkr,
  1726. [NSS_CC_MAC1_SRDS1_CH0_XGMII_TX_CLK] = &nss_cc_mac1_srds1_ch0_xgmii_tx_clk.clkr,
  1727. [NSS_CC_MAC2_TX_CLK_SRC] = &nss_cc_mac2_tx_clk_src.clkr,
  1728. [NSS_CC_MAC2_TX_DIV_CLK_SRC] = &nss_cc_mac2_tx_div_clk_src.clkr,
  1729. [NSS_CC_MAC2_SRDS1_CH1_XGMII_RX_DIV_CLK_SRC] =
  1730. &nss_cc_mac2_srds1_ch1_xgmii_rx_div_clk_src.clkr,
  1731. [NSS_CC_MAC2_SRDS1_CH1_RX_CLK] = &nss_cc_mac2_srds1_ch1_rx_clk.clkr,
  1732. [NSS_CC_MAC2_TX_CLK] = &nss_cc_mac2_tx_clk.clkr,
  1733. [NSS_CC_MAC2_GEPHY1_TX_CLK] = &nss_cc_mac2_gephy1_tx_clk.clkr,
  1734. [NSS_CC_MAC2_SRDS1_CH1_XGMII_RX_CLK] = &nss_cc_mac2_srds1_ch1_xgmii_rx_clk.clkr,
  1735. [NSS_CC_MAC2_RX_CLK_SRC] = &nss_cc_mac2_rx_clk_src.clkr,
  1736. [NSS_CC_MAC2_RX_DIV_CLK_SRC] = &nss_cc_mac2_rx_div_clk_src.clkr,
  1737. [NSS_CC_MAC2_SRDS1_CH1_XGMII_TX_DIV_CLK_SRC] =
  1738. &nss_cc_mac2_srds1_ch1_xgmii_tx_div_clk_src.clkr,
  1739. [NSS_CC_MAC2_SRDS1_CH1_TX_CLK] = &nss_cc_mac2_srds1_ch1_tx_clk.clkr,
  1740. [NSS_CC_MAC2_RX_CLK] = &nss_cc_mac2_rx_clk.clkr,
  1741. [NSS_CC_MAC2_GEPHY1_RX_CLK] = &nss_cc_mac2_gephy1_rx_clk.clkr,
  1742. [NSS_CC_MAC2_SRDS1_CH1_XGMII_TX_CLK] = &nss_cc_mac2_srds1_ch1_xgmii_tx_clk.clkr,
  1743. [NSS_CC_MAC3_TX_CLK_SRC] = &nss_cc_mac3_tx_clk_src.clkr,
  1744. [NSS_CC_MAC3_TX_DIV_CLK_SRC] = &nss_cc_mac3_tx_div_clk_src.clkr,
  1745. [NSS_CC_MAC3_SRDS1_CH2_XGMII_RX_DIV_CLK_SRC] =
  1746. &nss_cc_mac3_srds1_ch2_xgmii_rx_div_clk_src.clkr,
  1747. [NSS_CC_MAC3_SRDS1_CH2_RX_CLK] = &nss_cc_mac3_srds1_ch2_rx_clk.clkr,
  1748. [NSS_CC_MAC3_TX_CLK] = &nss_cc_mac3_tx_clk.clkr,
  1749. [NSS_CC_MAC3_GEPHY2_TX_CLK] = &nss_cc_mac3_gephy2_tx_clk.clkr,
  1750. [NSS_CC_MAC3_SRDS1_CH2_XGMII_RX_CLK] = &nss_cc_mac3_srds1_ch2_xgmii_rx_clk.clkr,
  1751. [NSS_CC_MAC3_RX_CLK_SRC] = &nss_cc_mac3_rx_clk_src.clkr,
  1752. [NSS_CC_MAC3_RX_DIV_CLK_SRC] = &nss_cc_mac3_rx_div_clk_src.clkr,
  1753. [NSS_CC_MAC3_SRDS1_CH2_XGMII_TX_DIV_CLK_SRC] =
  1754. &nss_cc_mac3_srds1_ch2_xgmii_tx_div_clk_src.clkr,
  1755. [NSS_CC_MAC3_SRDS1_CH2_TX_CLK] = &nss_cc_mac3_srds1_ch2_tx_clk.clkr,
  1756. [NSS_CC_MAC3_RX_CLK] = &nss_cc_mac3_rx_clk.clkr,
  1757. [NSS_CC_MAC3_GEPHY2_RX_CLK] = &nss_cc_mac3_gephy2_rx_clk.clkr,
  1758. [NSS_CC_MAC3_SRDS1_CH2_XGMII_TX_CLK] = &nss_cc_mac3_srds1_ch2_xgmii_tx_clk.clkr,
  1759. [NSS_CC_MAC4_TX_CLK_SRC] = &nss_cc_mac4_tx_clk_src.clkr,
  1760. [NSS_CC_MAC4_TX_DIV_CLK_SRC] = &nss_cc_mac4_tx_div_clk_src.clkr,
  1761. [NSS_CC_MAC4_SRDS1_CH3_XGMII_RX_DIV_CLK_SRC] =
  1762. &nss_cc_mac4_srds1_ch3_xgmii_rx_div_clk_src.clkr,
  1763. [NSS_CC_MAC4_SRDS1_CH3_RX_CLK] = &nss_cc_mac4_srds1_ch3_rx_clk.clkr,
  1764. [NSS_CC_MAC4_TX_CLK] = &nss_cc_mac4_tx_clk.clkr,
  1765. [NSS_CC_MAC4_GEPHY3_TX_CLK] = &nss_cc_mac4_gephy3_tx_clk.clkr,
  1766. [NSS_CC_MAC4_SRDS1_CH3_XGMII_RX_CLK] = &nss_cc_mac4_srds1_ch3_xgmii_rx_clk.clkr,
  1767. [NSS_CC_MAC4_RX_CLK_SRC] = &nss_cc_mac4_rx_clk_src.clkr,
  1768. [NSS_CC_MAC4_RX_DIV_CLK_SRC] = &nss_cc_mac4_rx_div_clk_src.clkr,
  1769. [NSS_CC_MAC4_SRDS1_CH3_XGMII_TX_DIV_CLK_SRC] =
  1770. &nss_cc_mac4_srds1_ch3_xgmii_tx_div_clk_src.clkr,
  1771. [NSS_CC_MAC4_SRDS1_CH3_TX_CLK] = &nss_cc_mac4_srds1_ch3_tx_clk.clkr,
  1772. [NSS_CC_MAC4_RX_CLK] = &nss_cc_mac4_rx_clk.clkr,
  1773. [NSS_CC_MAC4_GEPHY3_RX_CLK] = &nss_cc_mac4_gephy3_rx_clk.clkr,
  1774. [NSS_CC_MAC4_SRDS1_CH3_XGMII_TX_CLK] = &nss_cc_mac4_srds1_ch3_xgmii_tx_clk.clkr,
  1775. [NSS_CC_MAC5_TX_CLK_SRC] = &nss_cc_mac5_tx_clk_src.clkr,
  1776. [NSS_CC_MAC5_TX_DIV_CLK_SRC] = &nss_cc_mac5_tx_div_clk_src.clkr,
  1777. [NSS_CC_MAC5_TX_SRDS0_CLK] = &nss_cc_mac5_tx_srds0_clk.clkr,
  1778. [NSS_CC_MAC5_TX_CLK] = &nss_cc_mac5_tx_clk.clkr,
  1779. [NSS_CC_MAC5_RX_CLK_SRC] = &nss_cc_mac5_rx_clk_src.clkr,
  1780. [NSS_CC_MAC5_RX_DIV_CLK_SRC] = &nss_cc_mac5_rx_div_clk_src.clkr,
  1781. [NSS_CC_MAC5_RX_SRDS0_CLK] = &nss_cc_mac5_rx_srds0_clk.clkr,
  1782. [NSS_CC_MAC5_RX_CLK] = &nss_cc_mac5_rx_clk.clkr,
  1783. [NSS_CC_MAC5_TX_SRDS0_CLK_SRC] = &nss_cc_mac5_tx_srds0_clk_src.clkr,
  1784. [NSS_CC_MAC5_RX_SRDS0_CLK_SRC] = &nss_cc_mac5_rx_srds0_clk_src.clkr,
  1785. [NSS_CC_AHB_CLK_SRC] = &nss_cc_ahb_clk_src.clkr,
  1786. [NSS_CC_AHB_CLK] = &nss_cc_ahb_clk.clkr,
  1787. [NSS_CC_SEC_CTRL_AHB_CLK] = &nss_cc_sec_ctrl_ahb_clk.clkr,
  1788. [NSS_CC_TLMM_CLK] = &nss_cc_tlmm_clk.clkr,
  1789. [NSS_CC_TLMM_AHB_CLK] = &nss_cc_tlmm_ahb_clk.clkr,
  1790. [NSS_CC_CNOC_AHB_CLK] = &nss_cc_cnoc_ahb_clk.clkr,
  1791. [NSS_CC_MDIO_AHB_CLK] = &nss_cc_mdio_ahb_clk.clkr,
  1792. [NSS_CC_MDIO_MASTER_AHB_CLK] = &nss_cc_mdio_master_ahb_clk.clkr,
  1793. [NSS_CC_SYS_CLK_SRC] = &nss_cc_sys_clk_src.clkr,
  1794. [NSS_CC_SRDS0_SYS_CLK] = &nss_cc_srds0_sys_clk.clkr,
  1795. [NSS_CC_SRDS1_SYS_CLK] = &nss_cc_srds1_sys_clk.clkr,
  1796. [NSS_CC_GEPHY0_SYS_CLK] = &nss_cc_gephy0_sys_clk.clkr,
  1797. [NSS_CC_GEPHY1_SYS_CLK] = &nss_cc_gephy1_sys_clk.clkr,
  1798. [NSS_CC_GEPHY2_SYS_CLK] = &nss_cc_gephy2_sys_clk.clkr,
  1799. [NSS_CC_GEPHY3_SYS_CLK] = &nss_cc_gephy3_sys_clk.clkr,
  1800. };
  1801. static const struct qcom_reset_map nss_cc_qca8k_resets[] = {
  1802. [NSS_CC_SWITCH_CORE_ARES] = { 0xc, 2 },
  1803. [NSS_CC_APB_BRIDGE_ARES] = { 0x10, 2 },
  1804. [NSS_CC_MAC0_TX_ARES] = { 0x20, 2 },
  1805. [NSS_CC_MAC0_TX_SRDS1_ARES] = { 0x24, 2 },
  1806. [NSS_CC_MAC0_RX_ARES] = { 0x34, 2 },
  1807. [NSS_CC_MAC0_RX_SRDS1_ARES] = { 0x3c, 2 },
  1808. [NSS_CC_MAC1_SRDS1_CH0_RX_ARES] = { 0x50, 2 },
  1809. [NSS_CC_MAC1_TX_ARES] = { 0x54, 2 },
  1810. [NSS_CC_MAC1_GEPHY0_TX_ARES] = { 0x58, 2 },
  1811. [NSS_CC_MAC1_SRDS1_CH0_XGMII_RX_ARES] = { 0x5c, 2 },
  1812. [NSS_CC_MAC1_SRDS1_CH0_TX_ARES] = { 0x70, 2 },
  1813. [NSS_CC_MAC1_RX_ARES] = { 0x74, 2 },
  1814. [NSS_CC_MAC1_GEPHY0_RX_ARES] = { 0x78, 2 },
  1815. [NSS_CC_MAC1_SRDS1_CH0_XGMII_TX_ARES] = { 0x7c, 2 },
  1816. [NSS_CC_MAC2_SRDS1_CH1_RX_ARES] = { 0x90, 2 },
  1817. [NSS_CC_MAC2_TX_ARES] = { 0x94, 2 },
  1818. [NSS_CC_MAC2_GEPHY1_TX_ARES] = { 0x98, 2 },
  1819. [NSS_CC_MAC2_SRDS1_CH1_XGMII_RX_ARES] = { 0x9c, 2 },
  1820. [NSS_CC_MAC2_SRDS1_CH1_TX_ARES] = { 0xb0, 2 },
  1821. [NSS_CC_MAC2_RX_ARES] = { 0xb4, 2 },
  1822. [NSS_CC_MAC2_GEPHY1_RX_ARES] = { 0xb8, 2 },
  1823. [NSS_CC_MAC2_SRDS1_CH1_XGMII_TX_ARES] = { 0xbc, 2 },
  1824. [NSS_CC_MAC3_SRDS1_CH2_RX_ARES] = { 0xd0, 2 },
  1825. [NSS_CC_MAC3_TX_ARES] = { 0xd4, 2 },
  1826. [NSS_CC_MAC3_GEPHY2_TX_ARES] = { 0xd8, 2 },
  1827. [NSS_CC_MAC3_SRDS1_CH2_XGMII_RX_ARES] = { 0xdc, 2 },
  1828. [NSS_CC_MAC3_SRDS1_CH2_TX_ARES] = { 0xf0, 2 },
  1829. [NSS_CC_MAC3_RX_ARES] = { 0xf4, 2 },
  1830. [NSS_CC_MAC3_GEPHY2_RX_ARES] = { 0xf8, 2 },
  1831. [NSS_CC_MAC3_SRDS1_CH2_XGMII_TX_ARES] = { 0xfc, 2 },
  1832. [NSS_CC_MAC4_SRDS1_CH3_RX_ARES] = { 0x110, 2 },
  1833. [NSS_CC_MAC4_TX_ARES] = { 0x114, 2 },
  1834. [NSS_CC_MAC4_GEPHY3_TX_ARES] = { 0x118, 2 },
  1835. [NSS_CC_MAC4_SRDS1_CH3_XGMII_RX_ARES] = { 0x11c, 2 },
  1836. [NSS_CC_MAC4_SRDS1_CH3_TX_ARES] = { 0x130, 2 },
  1837. [NSS_CC_MAC4_RX_ARES] = { 0x134, 2 },
  1838. [NSS_CC_MAC4_GEPHY3_RX_ARES] = { 0x138, 2 },
  1839. [NSS_CC_MAC4_SRDS1_CH3_XGMII_TX_ARES] = { 0x13c, 2 },
  1840. [NSS_CC_MAC5_TX_ARES] = { 0x14c, 2 },
  1841. [NSS_CC_MAC5_TX_SRDS0_ARES] = { 0x150, 2 },
  1842. [NSS_CC_MAC5_RX_ARES] = { 0x160, 2 },
  1843. [NSS_CC_MAC5_RX_SRDS0_ARES] = { 0x164, 2 },
  1844. [NSS_CC_AHB_ARES] = { 0x170, 2 },
  1845. [NSS_CC_SEC_CTRL_AHB_ARES] = { 0x174, 2 },
  1846. [NSS_CC_TLMM_ARES] = { 0x178, 2 },
  1847. [NSS_CC_TLMM_AHB_ARES] = { 0x190, 2 },
  1848. [NSS_CC_CNOC_AHB_ARES] = { 0x194, 2 }, /* reset CNOC AHB & APB */
  1849. [NSS_CC_MDIO_AHB_ARES] = { 0x198, 2 },
  1850. [NSS_CC_MDIO_MASTER_AHB_ARES] = { 0x19c, 2 },
  1851. [NSS_CC_SRDS0_SYS_ARES] = { 0x1a8, 2 },
  1852. [NSS_CC_SRDS1_SYS_ARES] = { 0x1ac, 2 },
  1853. [NSS_CC_GEPHY0_SYS_ARES] = { 0x1b0, 2 },
  1854. [NSS_CC_GEPHY1_SYS_ARES] = { 0x1b4, 2 },
  1855. [NSS_CC_GEPHY2_SYS_ARES] = { 0x1b8, 2 },
  1856. [NSS_CC_GEPHY3_SYS_ARES] = { 0x1bc, 2 },
  1857. [NSS_CC_SEC_CTRL_ARES] = { 0x1c8, 2 },
  1858. [NSS_CC_SEC_CTRL_SENSE_ARES] = { 0x1d0, 2 },
  1859. [NSS_CC_SLEEP_ARES] = { 0x1e0, 2 },
  1860. [NSS_CC_DEBUG_ARES] = { 0x1e8, 2 },
  1861. [NSS_CC_GEPHY0_ARES] = { 0x304, 0 },
  1862. [NSS_CC_GEPHY1_ARES] = { 0x304, 1 },
  1863. [NSS_CC_GEPHY2_ARES] = { 0x304, 2 },
  1864. [NSS_CC_GEPHY3_ARES] = { 0x304, 3 },
  1865. [NSS_CC_DSP_ARES] = { 0x304, 4 },
  1866. [NSS_CC_GEPHY_FULL_ARES] = { .reg = 0x304, .bitmask = GENMASK(4, 0) },
  1867. [NSS_CC_GLOBAL_ARES] = { 0x308, 0 },
  1868. [NSS_CC_XPCS_ARES] = { 0x30c, 0 },
  1869. };
  1870. /* For each read/write operation of clock register, there are three MDIO frames
  1871. * sent to the device.
  1872. *
  1873. * 1. The high address part[23:8] of register is packaged into the first MDIO frame
  1874. * for selecting page.
  1875. * 2. The low address part[7:0] of register is packaged into the second MDIO frame
  1876. * with the low 16bit data to read/write.
  1877. * 3. The low address part[7:0] of register is packaged into the last MDIO frame
  1878. * with the high 16bit data to read/write.
  1879. *
  1880. * The clause22 MDIO frame format used by device is as below.
  1881. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  1882. * | ST| OP| ADDR | REG | TA| DATA |
  1883. * +-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+-+
  1884. */
  1885. static inline void convert_reg_to_mii_addr(u32 regaddr, u16 *reg, u16 *phy_addr, u16 *page)
  1886. {
  1887. *reg = FIELD_GET(QCA8K_CLK_REG_MASK, regaddr);
  1888. *phy_addr = FIELD_GET(QCA8K_CLK_PHY_ADDR_MASK, regaddr) | QCA8K_LOW_ADDR_PREFIX;
  1889. *page = FIELD_GET(QCA8K_CLK_PAGE_MASK, regaddr);
  1890. }
  1891. static int qca8k_mii_read(struct mii_bus *bus, u16 switch_phy_id, u32 reg, u32 *val)
  1892. {
  1893. int ret, data;
  1894. ret = __mdiobus_read(bus, switch_phy_id, reg);
  1895. if (ret >= 0) {
  1896. data = ret;
  1897. ret = __mdiobus_read(bus, switch_phy_id, (reg | QCA8K_REG_DATA_UPPER_16_BITS));
  1898. if (ret >= 0)
  1899. *val = data | ret << 16;
  1900. }
  1901. if (ret < 0)
  1902. dev_err_ratelimited(&bus->dev, "fail to read qca8k mii register\n");
  1903. return ret < 0 ? ret : 0;
  1904. }
  1905. static void qca8k_mii_write(struct mii_bus *bus, u16 switch_phy_id, u32 reg, u32 val)
  1906. {
  1907. int ret;
  1908. ret = __mdiobus_write(bus, switch_phy_id, reg, lower_16_bits(val));
  1909. if (ret >= 0)
  1910. ret = __mdiobus_write(bus, switch_phy_id, (reg | QCA8K_REG_DATA_UPPER_16_BITS),
  1911. upper_16_bits(val));
  1912. if (ret < 0)
  1913. dev_err_ratelimited(&bus->dev, "fail to write qca8k mii register\n");
  1914. }
  1915. static int qca8k_mii_page_set(struct mii_bus *bus, u16 switch_phy_id, u32 reg, u16 page)
  1916. {
  1917. int ret;
  1918. ret = __mdiobus_write(bus, switch_phy_id, reg, page);
  1919. if (ret < 0)
  1920. dev_err_ratelimited(&bus->dev, "fail to set page\n");
  1921. return ret;
  1922. }
  1923. static int qca8k_regmap_read(void *context, unsigned int regaddr, unsigned int *val)
  1924. {
  1925. struct mii_bus *bus = context;
  1926. u16 reg, phy_addr, page;
  1927. int ret;
  1928. regaddr += QCA8K_CLK_REG_BASE;
  1929. convert_reg_to_mii_addr(regaddr, &reg, &phy_addr, &page);
  1930. mutex_lock(&bus->mdio_lock);
  1931. ret = qca8k_mii_page_set(bus, QCA8K_HIGH_ADDR_PREFIX, QCA8K_CFG_PAGE_REG, page);
  1932. if (ret < 0)
  1933. goto qca8k_read_exit;
  1934. ret = qca8k_mii_read(bus, phy_addr, reg, val);
  1935. qca8k_read_exit:
  1936. mutex_unlock(&bus->mdio_lock);
  1937. return ret;
  1938. };
  1939. static int qca8k_regmap_write(void *context, unsigned int regaddr, unsigned int val)
  1940. {
  1941. struct mii_bus *bus = context;
  1942. u16 reg, phy_addr, page;
  1943. int ret;
  1944. regaddr += QCA8K_CLK_REG_BASE;
  1945. convert_reg_to_mii_addr(regaddr, &reg, &phy_addr, &page);
  1946. mutex_lock(&bus->mdio_lock);
  1947. ret = qca8k_mii_page_set(bus, QCA8K_HIGH_ADDR_PREFIX, QCA8K_CFG_PAGE_REG, page);
  1948. if (ret < 0)
  1949. goto qca8k_write_exit;
  1950. qca8k_mii_write(bus, phy_addr, reg, val);
  1951. qca8k_write_exit:
  1952. mutex_unlock(&bus->mdio_lock);
  1953. return ret;
  1954. };
  1955. static int qca8k_regmap_update_bits(void *context, unsigned int regaddr,
  1956. unsigned int mask, unsigned int value)
  1957. {
  1958. struct mii_bus *bus = context;
  1959. u16 reg, phy_addr, page;
  1960. int ret;
  1961. u32 val;
  1962. regaddr += QCA8K_CLK_REG_BASE;
  1963. convert_reg_to_mii_addr(regaddr, &reg, &phy_addr, &page);
  1964. mutex_lock(&bus->mdio_lock);
  1965. ret = qca8k_mii_page_set(bus, QCA8K_HIGH_ADDR_PREFIX, QCA8K_CFG_PAGE_REG, page);
  1966. if (ret < 0)
  1967. goto qca8k_update_exit;
  1968. ret = qca8k_mii_read(bus, phy_addr, reg, &val);
  1969. if (ret < 0)
  1970. goto qca8k_update_exit;
  1971. val &= ~mask;
  1972. val |= value;
  1973. qca8k_mii_write(bus, phy_addr, reg, val);
  1974. qca8k_update_exit:
  1975. mutex_unlock(&bus->mdio_lock);
  1976. return ret;
  1977. }
  1978. static const struct regmap_config nss_cc_qca8k_regmap_config = {
  1979. .reg_bits = 12,
  1980. .reg_stride = 4,
  1981. .val_bits = 32,
  1982. .max_register = 0x30c,
  1983. .reg_read = qca8k_regmap_read,
  1984. .reg_write = qca8k_regmap_write,
  1985. .reg_update_bits = qca8k_regmap_update_bits,
  1986. .disable_locking = true,
  1987. };
  1988. static const struct qcom_cc_desc nss_cc_qca8k_desc = {
  1989. .config = &nss_cc_qca8k_regmap_config,
  1990. .clks = nss_cc_qca8k_clocks,
  1991. .num_clks = ARRAY_SIZE(nss_cc_qca8k_clocks),
  1992. .resets = nss_cc_qca8k_resets,
  1993. .num_resets = ARRAY_SIZE(nss_cc_qca8k_resets),
  1994. };
  1995. /*
  1996. * The reference clock of QCA8k NSSCC needs to be enabled to make sure
  1997. * the GPIO reset taking effect.
  1998. */
  1999. static int nss_cc_qca8k_clock_enable_and_reset(struct device *dev)
  2000. {
  2001. struct gpio_desc *gpiod;
  2002. struct clk *clk;
  2003. clk = devm_clk_get_enabled(dev, NULL);
  2004. if (IS_ERR(clk))
  2005. return PTR_ERR(clk);
  2006. gpiod = devm_gpiod_get_optional(dev, "reset", GPIOD_OUT_HIGH);
  2007. if (IS_ERR(gpiod)) {
  2008. return PTR_ERR(gpiod);
  2009. } else if (gpiod) {
  2010. msleep(100);
  2011. gpiod_set_value_cansleep(gpiod, 0);
  2012. }
  2013. return 0;
  2014. }
  2015. static int nss_cc_qca8k_probe(struct mdio_device *mdiodev)
  2016. {
  2017. struct regmap *regmap;
  2018. int ret;
  2019. ret = nss_cc_qca8k_clock_enable_and_reset(&mdiodev->dev);
  2020. if (ret)
  2021. return dev_err_probe(&mdiodev->dev, ret, "Fail to reset NSSCC\n");
  2022. regmap = devm_regmap_init(&mdiodev->dev, NULL, mdiodev->bus, nss_cc_qca8k_desc.config);
  2023. if (IS_ERR(regmap))
  2024. return dev_err_probe(&mdiodev->dev, PTR_ERR(regmap), "Failed to init regmap\n");
  2025. return qcom_cc_really_probe(&mdiodev->dev, &nss_cc_qca8k_desc, regmap);
  2026. }
  2027. static const struct of_device_id nss_cc_qca8k_match_table[] = {
  2028. { .compatible = "qcom,qca8084-nsscc" },
  2029. { }
  2030. };
  2031. MODULE_DEVICE_TABLE(of, nss_cc_qca8k_match_table);
  2032. static struct mdio_driver nss_cc_qca8k_driver = {
  2033. .mdiodrv.driver = {
  2034. .name = "qcom,qca8k-nsscc",
  2035. .of_match_table = nss_cc_qca8k_match_table,
  2036. },
  2037. .probe = nss_cc_qca8k_probe,
  2038. };
  2039. mdio_module_driver(nss_cc_qca8k_driver);
  2040. MODULE_DESCRIPTION("QCOM NSS_CC QCA8K Driver");
  2041. MODULE_LICENSE("GPL");