r9a09g057-cpg.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Renesas RZ/V2H(P) CPG driver
  4. *
  5. * Copyright (C) 2024 Renesas Electronics Corp.
  6. */
  7. #include <linux/clk-provider.h>
  8. #include <linux/device.h>
  9. #include <linux/init.h>
  10. #include <linux/kernel.h>
  11. #include <dt-bindings/clock/renesas,r9a09g057-cpg.h>
  12. #include "rzv2h-cpg.h"
  13. enum clk_ids {
  14. /* Core Clock Outputs exported to DT */
  15. LAST_DT_CORE_CLK = R9A09G057_IOTOP_0_SHCLK,
  16. /* External Input Clocks */
  17. CLK_AUDIO_EXTAL,
  18. CLK_RTXIN,
  19. CLK_QEXTAL,
  20. /* PLL Clocks */
  21. CLK_PLLCM33,
  22. CLK_PLLCLN,
  23. CLK_PLLDTY,
  24. CLK_PLLCA55,
  25. /* Internal Core Clocks */
  26. CLK_PLLCM33_DIV16,
  27. CLK_PLLCLN_DIV2,
  28. CLK_PLLCLN_DIV8,
  29. CLK_PLLCLN_DIV16,
  30. CLK_PLLDTY_ACPU,
  31. CLK_PLLDTY_ACPU_DIV4,
  32. /* Module Clocks */
  33. MOD_CLK_BASE,
  34. };
  35. static const struct clk_div_table dtable_2_64[] = {
  36. {0, 2},
  37. {1, 4},
  38. {2, 8},
  39. {3, 16},
  40. {4, 64},
  41. {0, 0},
  42. };
  43. static const struct cpg_core_clk r9a09g057_core_clks[] __initconst = {
  44. /* External Clock Inputs */
  45. DEF_INPUT("audio_extal", CLK_AUDIO_EXTAL),
  46. DEF_INPUT("rtxin", CLK_RTXIN),
  47. DEF_INPUT("qextal", CLK_QEXTAL),
  48. /* PLL Clocks */
  49. DEF_FIXED(".pllcm33", CLK_PLLCM33, CLK_QEXTAL, 200, 3),
  50. DEF_FIXED(".pllcln", CLK_PLLCLN, CLK_QEXTAL, 200, 3),
  51. DEF_FIXED(".plldty", CLK_PLLDTY, CLK_QEXTAL, 200, 3),
  52. DEF_PLL(".pllca55", CLK_PLLCA55, CLK_QEXTAL, PLL_CONF(0x64)),
  53. /* Internal Core Clocks */
  54. DEF_FIXED(".pllcm33_div16", CLK_PLLCM33_DIV16, CLK_PLLCM33, 1, 16),
  55. DEF_FIXED(".pllcln_div2", CLK_PLLCLN_DIV2, CLK_PLLCLN, 1, 2),
  56. DEF_FIXED(".pllcln_div8", CLK_PLLCLN_DIV8, CLK_PLLCLN, 1, 8),
  57. DEF_FIXED(".pllcln_div16", CLK_PLLCLN_DIV16, CLK_PLLCLN, 1, 16),
  58. DEF_DDIV(".plldty_acpu", CLK_PLLDTY_ACPU, CLK_PLLDTY, CDDIV0_DIVCTL2, dtable_2_64),
  59. DEF_FIXED(".plldty_acpu_div4", CLK_PLLDTY_ACPU_DIV4, CLK_PLLDTY_ACPU, 1, 4),
  60. /* Core Clocks */
  61. DEF_FIXED("sys_0_pclk", R9A09G057_SYS_0_PCLK, CLK_QEXTAL, 1, 1),
  62. DEF_FIXED("iotop_0_shclk", R9A09G057_IOTOP_0_SHCLK, CLK_PLLCM33_DIV16, 1, 1),
  63. };
  64. static const struct rzv2h_mod_clk r9a09g057_mod_clks[] __initconst = {
  65. DEF_MOD("gtm_0_pclk", CLK_PLLCM33_DIV16, 4, 3, 2, 3),
  66. DEF_MOD("gtm_1_pclk", CLK_PLLCM33_DIV16, 4, 4, 2, 4),
  67. DEF_MOD("gtm_2_pclk", CLK_PLLCLN_DIV16, 4, 5, 2, 5),
  68. DEF_MOD("gtm_3_pclk", CLK_PLLCLN_DIV16, 4, 6, 2, 6),
  69. DEF_MOD("gtm_4_pclk", CLK_PLLCLN_DIV16, 4, 7, 2, 7),
  70. DEF_MOD("gtm_5_pclk", CLK_PLLCLN_DIV16, 4, 8, 2, 8),
  71. DEF_MOD("gtm_6_pclk", CLK_PLLCLN_DIV16, 4, 9, 2, 9),
  72. DEF_MOD("gtm_7_pclk", CLK_PLLCLN_DIV16, 4, 10, 2, 10),
  73. DEF_MOD("wdt_0_clkp", CLK_PLLCM33_DIV16, 4, 11, 2, 11),
  74. DEF_MOD("wdt_0_clk_loco", CLK_QEXTAL, 4, 12, 2, 12),
  75. DEF_MOD("wdt_1_clkp", CLK_PLLCLN_DIV16, 4, 13, 2, 13),
  76. DEF_MOD("wdt_1_clk_loco", CLK_QEXTAL, 4, 14, 2, 14),
  77. DEF_MOD("wdt_2_clkp", CLK_PLLCLN_DIV16, 4, 15, 2, 15),
  78. DEF_MOD("wdt_2_clk_loco", CLK_QEXTAL, 5, 0, 2, 16),
  79. DEF_MOD("wdt_3_clkp", CLK_PLLCLN_DIV16, 5, 1, 2, 17),
  80. DEF_MOD("wdt_3_clk_loco", CLK_QEXTAL, 5, 2, 2, 18),
  81. DEF_MOD("scif_0_clk_pck", CLK_PLLCM33_DIV16, 8, 15, 4, 15),
  82. DEF_MOD("riic_8_ckm", CLK_PLLCM33_DIV16, 9, 3, 4, 19),
  83. DEF_MOD("riic_0_ckm", CLK_PLLCLN_DIV16, 9, 4, 4, 20),
  84. DEF_MOD("riic_1_ckm", CLK_PLLCLN_DIV16, 9, 5, 4, 21),
  85. DEF_MOD("riic_2_ckm", CLK_PLLCLN_DIV16, 9, 6, 4, 22),
  86. DEF_MOD("riic_3_ckm", CLK_PLLCLN_DIV16, 9, 7, 4, 23),
  87. DEF_MOD("riic_4_ckm", CLK_PLLCLN_DIV16, 9, 8, 4, 24),
  88. DEF_MOD("riic_5_ckm", CLK_PLLCLN_DIV16, 9, 9, 4, 25),
  89. DEF_MOD("riic_6_ckm", CLK_PLLCLN_DIV16, 9, 10, 4, 26),
  90. DEF_MOD("riic_7_ckm", CLK_PLLCLN_DIV16, 9, 11, 4, 27),
  91. DEF_MOD("sdhi_0_imclk", CLK_PLLCLN_DIV8, 10, 3, 5, 3),
  92. DEF_MOD("sdhi_0_imclk2", CLK_PLLCLN_DIV8, 10, 4, 5, 4),
  93. DEF_MOD("sdhi_0_clk_hs", CLK_PLLCLN_DIV2, 10, 5, 5, 5),
  94. DEF_MOD("sdhi_0_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 6, 5, 6),
  95. DEF_MOD("sdhi_1_imclk", CLK_PLLCLN_DIV8, 10, 7, 5, 7),
  96. DEF_MOD("sdhi_1_imclk2", CLK_PLLCLN_DIV8, 10, 8, 5, 8),
  97. DEF_MOD("sdhi_1_clk_hs", CLK_PLLCLN_DIV2, 10, 9, 5, 9),
  98. DEF_MOD("sdhi_1_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 10, 5, 10),
  99. DEF_MOD("sdhi_2_imclk", CLK_PLLCLN_DIV8, 10, 11, 5, 11),
  100. DEF_MOD("sdhi_2_imclk2", CLK_PLLCLN_DIV8, 10, 12, 5, 12),
  101. DEF_MOD("sdhi_2_clk_hs", CLK_PLLCLN_DIV2, 10, 13, 5, 13),
  102. DEF_MOD("sdhi_2_aclk", CLK_PLLDTY_ACPU_DIV4, 10, 14, 5, 14),
  103. };
  104. static const struct rzv2h_reset r9a09g057_resets[] __initconst = {
  105. DEF_RST(6, 13, 2, 30), /* GTM_0_PRESETZ */
  106. DEF_RST(6, 14, 2, 31), /* GTM_1_PRESETZ */
  107. DEF_RST(6, 15, 3, 0), /* GTM_2_PRESETZ */
  108. DEF_RST(7, 0, 3, 1), /* GTM_3_PRESETZ */
  109. DEF_RST(7, 1, 3, 2), /* GTM_4_PRESETZ */
  110. DEF_RST(7, 2, 3, 3), /* GTM_5_PRESETZ */
  111. DEF_RST(7, 3, 3, 4), /* GTM_6_PRESETZ */
  112. DEF_RST(7, 4, 3, 5), /* GTM_7_PRESETZ */
  113. DEF_RST(7, 5, 3, 6), /* WDT_0_RESET */
  114. DEF_RST(7, 6, 3, 7), /* WDT_1_RESET */
  115. DEF_RST(7, 7, 3, 8), /* WDT_2_RESET */
  116. DEF_RST(7, 8, 3, 9), /* WDT_3_RESET */
  117. DEF_RST(9, 5, 4, 6), /* SCIF_0_RST_SYSTEM_N */
  118. DEF_RST(9, 8, 4, 9), /* RIIC_0_MRST */
  119. DEF_RST(9, 9, 4, 10), /* RIIC_1_MRST */
  120. DEF_RST(9, 10, 4, 11), /* RIIC_2_MRST */
  121. DEF_RST(9, 11, 4, 12), /* RIIC_3_MRST */
  122. DEF_RST(9, 12, 4, 13), /* RIIC_4_MRST */
  123. DEF_RST(9, 13, 4, 14), /* RIIC_5_MRST */
  124. DEF_RST(9, 14, 4, 15), /* RIIC_6_MRST */
  125. DEF_RST(9, 15, 4, 16), /* RIIC_7_MRST */
  126. DEF_RST(10, 0, 4, 17), /* RIIC_8_MRST */
  127. DEF_RST(10, 7, 4, 24), /* SDHI_0_IXRST */
  128. DEF_RST(10, 8, 4, 25), /* SDHI_1_IXRST */
  129. DEF_RST(10, 9, 4, 26), /* SDHI_2_IXRST */
  130. };
  131. const struct rzv2h_cpg_info r9a09g057_cpg_info __initconst = {
  132. /* Core Clocks */
  133. .core_clks = r9a09g057_core_clks,
  134. .num_core_clks = ARRAY_SIZE(r9a09g057_core_clks),
  135. .last_dt_core_clk = LAST_DT_CORE_CLK,
  136. .num_total_core_clks = MOD_CLK_BASE,
  137. /* Module Clocks */
  138. .mod_clks = r9a09g057_mod_clks,
  139. .num_mod_clks = ARRAY_SIZE(r9a09g057_mod_clks),
  140. .num_hw_mod_clks = 25 * 16,
  141. /* Resets */
  142. .resets = r9a09g057_resets,
  143. .num_resets = ARRAY_SIZE(r9a09g057_resets),
  144. };