rcar-gen3-cpg.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R-Car Gen3 Clock Pulse Generator
  4. *
  5. * Copyright (C) 2015-2018 Glider bvba
  6. * Copyright (C) 2019 Renesas Electronics Corp.
  7. *
  8. * Based on clk-rcar-gen3.c
  9. *
  10. * Copyright (C) 2015 Renesas Electronics Corp.
  11. */
  12. #include <linux/bug.h>
  13. #include <linux/bitfield.h>
  14. #include <linux/clk.h>
  15. #include <linux/clk-provider.h>
  16. #include <linux/device.h>
  17. #include <linux/err.h>
  18. #include <linux/init.h>
  19. #include <linux/io.h>
  20. #include <linux/pm.h>
  21. #include <linux/slab.h>
  22. #include <linux/sys_soc.h>
  23. #include "renesas-cpg-mssr.h"
  24. #include "rcar-cpg-lib.h"
  25. #include "rcar-gen3-cpg.h"
  26. #define CPG_PLLECR 0x00d0 /* PLL Enable Control Register */
  27. #define CPG_PLLECR_PLLST(n) BIT(8 + (n)) /* PLLn Circuit Status */
  28. #define CPG_PLL0CR 0x00d8 /* PLLn Control Registers */
  29. #define CPG_PLL2CR 0x002c
  30. #define CPG_PLL4CR 0x01f4
  31. #define CPG_PLLnCR_STC_MASK GENMASK(30, 24) /* PLL Circuit Mult. Ratio */
  32. #define CPG_RCKCR_CKSEL BIT(15) /* RCLK Clock Source Select */
  33. /* PLL Clocks */
  34. struct cpg_pll_clk {
  35. struct clk_hw hw;
  36. void __iomem *pllcr_reg;
  37. void __iomem *pllecr_reg;
  38. unsigned int fixed_mult;
  39. u32 pllecr_pllst_mask;
  40. };
  41. #define to_pll_clk(_hw) container_of(_hw, struct cpg_pll_clk, hw)
  42. static unsigned long cpg_pll_clk_recalc_rate(struct clk_hw *hw,
  43. unsigned long parent_rate)
  44. {
  45. struct cpg_pll_clk *pll_clk = to_pll_clk(hw);
  46. unsigned int mult;
  47. u32 val;
  48. val = readl(pll_clk->pllcr_reg) & CPG_PLLnCR_STC_MASK;
  49. mult = (val >> __ffs(CPG_PLLnCR_STC_MASK)) + 1;
  50. return parent_rate * mult * pll_clk->fixed_mult;
  51. }
  52. static int cpg_pll_clk_determine_rate(struct clk_hw *hw,
  53. struct clk_rate_request *req)
  54. {
  55. struct cpg_pll_clk *pll_clk = to_pll_clk(hw);
  56. unsigned int min_mult, max_mult, mult;
  57. unsigned long prate;
  58. prate = req->best_parent_rate * pll_clk->fixed_mult;
  59. min_mult = max(div64_ul(req->min_rate, prate), 1ULL);
  60. max_mult = min(div64_ul(req->max_rate, prate), 128ULL);
  61. if (max_mult < min_mult)
  62. return -EINVAL;
  63. mult = DIV_ROUND_CLOSEST_ULL(req->rate, prate);
  64. mult = clamp(mult, min_mult, max_mult);
  65. req->rate = prate * mult;
  66. return 0;
  67. }
  68. static int cpg_pll_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  69. unsigned long parent_rate)
  70. {
  71. struct cpg_pll_clk *pll_clk = to_pll_clk(hw);
  72. unsigned int mult, i;
  73. u32 val;
  74. mult = DIV_ROUND_CLOSEST_ULL(rate, parent_rate * pll_clk->fixed_mult);
  75. mult = clamp(mult, 1U, 128U);
  76. val = readl(pll_clk->pllcr_reg);
  77. val &= ~CPG_PLLnCR_STC_MASK;
  78. val |= (mult - 1) << __ffs(CPG_PLLnCR_STC_MASK);
  79. writel(val, pll_clk->pllcr_reg);
  80. for (i = 1000; i; i--) {
  81. if (readl(pll_clk->pllecr_reg) & pll_clk->pllecr_pllst_mask)
  82. return 0;
  83. cpu_relax();
  84. }
  85. return -ETIMEDOUT;
  86. }
  87. static const struct clk_ops cpg_pll_clk_ops = {
  88. .recalc_rate = cpg_pll_clk_recalc_rate,
  89. .determine_rate = cpg_pll_clk_determine_rate,
  90. .set_rate = cpg_pll_clk_set_rate,
  91. };
  92. static struct clk * __init cpg_pll_clk_register(const char *name,
  93. const char *parent_name,
  94. void __iomem *base,
  95. unsigned int mult,
  96. unsigned int offset,
  97. unsigned int index)
  98. {
  99. struct cpg_pll_clk *pll_clk;
  100. struct clk_init_data init = {};
  101. struct clk *clk;
  102. pll_clk = kzalloc(sizeof(*pll_clk), GFP_KERNEL);
  103. if (!pll_clk)
  104. return ERR_PTR(-ENOMEM);
  105. init.name = name;
  106. init.ops = &cpg_pll_clk_ops;
  107. init.parent_names = &parent_name;
  108. init.num_parents = 1;
  109. pll_clk->hw.init = &init;
  110. pll_clk->pllcr_reg = base + offset;
  111. pll_clk->pllecr_reg = base + CPG_PLLECR;
  112. pll_clk->fixed_mult = mult; /* PLL refclk x (setting + 1) x mult */
  113. pll_clk->pllecr_pllst_mask = CPG_PLLECR_PLLST(index);
  114. clk = clk_register(NULL, &pll_clk->hw);
  115. if (IS_ERR(clk))
  116. kfree(pll_clk);
  117. return clk;
  118. }
  119. /*
  120. * Z Clock & Z2 Clock
  121. *
  122. * Traits of this clock:
  123. * prepare - clk_prepare only ensures that parents are prepared
  124. * enable - clk_enable only ensures that parents are enabled
  125. * rate - rate is adjustable.
  126. * clk->rate = (parent->rate * mult / 32 ) / fixed_div
  127. * parent - fixed parent. No clk_set_parent support
  128. */
  129. #define CPG_FRQCRB 0x00000004
  130. #define CPG_FRQCRB_KICK BIT(31)
  131. #define CPG_FRQCRC 0x000000e0
  132. struct cpg_z_clk {
  133. struct clk_hw hw;
  134. void __iomem *reg;
  135. void __iomem *kick_reg;
  136. unsigned long max_rate; /* Maximum rate for normal mode */
  137. unsigned int fixed_div;
  138. u32 mask;
  139. };
  140. #define to_z_clk(_hw) container_of(_hw, struct cpg_z_clk, hw)
  141. static unsigned long cpg_z_clk_recalc_rate(struct clk_hw *hw,
  142. unsigned long parent_rate)
  143. {
  144. struct cpg_z_clk *zclk = to_z_clk(hw);
  145. unsigned int mult;
  146. u32 val;
  147. val = readl(zclk->reg) & zclk->mask;
  148. mult = 32 - (val >> __ffs(zclk->mask));
  149. return DIV_ROUND_CLOSEST_ULL((u64)parent_rate * mult,
  150. 32 * zclk->fixed_div);
  151. }
  152. static int cpg_z_clk_determine_rate(struct clk_hw *hw,
  153. struct clk_rate_request *req)
  154. {
  155. struct cpg_z_clk *zclk = to_z_clk(hw);
  156. unsigned int min_mult, max_mult, mult;
  157. unsigned long rate, prate;
  158. rate = min(req->rate, req->max_rate);
  159. if (rate <= zclk->max_rate) {
  160. /* Set parent rate to initial value for normal modes */
  161. prate = zclk->max_rate;
  162. } else {
  163. /* Set increased parent rate for boost modes */
  164. prate = rate;
  165. }
  166. req->best_parent_rate = clk_hw_round_rate(clk_hw_get_parent(hw),
  167. prate * zclk->fixed_div);
  168. prate = req->best_parent_rate / zclk->fixed_div;
  169. min_mult = max(div64_ul(req->min_rate * 32ULL, prate), 1ULL);
  170. max_mult = min(div64_ul(req->max_rate * 32ULL, prate), 32ULL);
  171. if (max_mult < min_mult)
  172. return -EINVAL;
  173. mult = DIV_ROUND_CLOSEST_ULL(rate * 32ULL, prate);
  174. mult = clamp(mult, min_mult, max_mult);
  175. req->rate = DIV_ROUND_CLOSEST_ULL((u64)prate * mult, 32);
  176. return 0;
  177. }
  178. static int cpg_z_clk_set_rate(struct clk_hw *hw, unsigned long rate,
  179. unsigned long parent_rate)
  180. {
  181. struct cpg_z_clk *zclk = to_z_clk(hw);
  182. unsigned int mult;
  183. unsigned int i;
  184. mult = DIV64_U64_ROUND_CLOSEST(rate * 32ULL * zclk->fixed_div,
  185. parent_rate);
  186. mult = clamp(mult, 1U, 32U);
  187. if (readl(zclk->kick_reg) & CPG_FRQCRB_KICK)
  188. return -EBUSY;
  189. cpg_reg_modify(zclk->reg, zclk->mask, (32 - mult) << __ffs(zclk->mask));
  190. /*
  191. * Set KICK bit in FRQCRB to update hardware setting and wait for
  192. * clock change completion.
  193. */
  194. cpg_reg_modify(zclk->kick_reg, 0, CPG_FRQCRB_KICK);
  195. /*
  196. * Note: There is no HW information about the worst case latency.
  197. *
  198. * Using experimental measurements, it seems that no more than
  199. * ~10 iterations are needed, independently of the CPU rate.
  200. * Since this value might be dependent on external xtal rate, pll1
  201. * rate or even the other emulation clocks rate, use 1000 as a
  202. * "super" safe value.
  203. */
  204. for (i = 1000; i; i--) {
  205. if (!(readl(zclk->kick_reg) & CPG_FRQCRB_KICK))
  206. return 0;
  207. cpu_relax();
  208. }
  209. return -ETIMEDOUT;
  210. }
  211. static const struct clk_ops cpg_z_clk_ops = {
  212. .recalc_rate = cpg_z_clk_recalc_rate,
  213. .determine_rate = cpg_z_clk_determine_rate,
  214. .set_rate = cpg_z_clk_set_rate,
  215. };
  216. static struct clk * __init __cpg_z_clk_register(const char *name,
  217. const char *parent_name,
  218. void __iomem *reg,
  219. unsigned int div,
  220. unsigned int offset,
  221. unsigned int fcr,
  222. unsigned int flags)
  223. {
  224. struct clk_init_data init = {};
  225. struct cpg_z_clk *zclk;
  226. struct clk *clk;
  227. zclk = kzalloc(sizeof(*zclk), GFP_KERNEL);
  228. if (!zclk)
  229. return ERR_PTR(-ENOMEM);
  230. init.name = name;
  231. init.ops = &cpg_z_clk_ops;
  232. init.flags = flags;
  233. init.parent_names = &parent_name;
  234. init.num_parents = 1;
  235. zclk->reg = reg + fcr;
  236. zclk->kick_reg = reg + CPG_FRQCRB;
  237. zclk->hw.init = &init;
  238. zclk->mask = GENMASK(offset + 4, offset);
  239. zclk->fixed_div = div; /* PLLVCO x 1/div x SYS-CPU divider */
  240. clk = clk_register(NULL, &zclk->hw);
  241. if (IS_ERR(clk)) {
  242. kfree(zclk);
  243. return clk;
  244. }
  245. zclk->max_rate = clk_hw_get_rate(clk_hw_get_parent(&zclk->hw)) /
  246. zclk->fixed_div;
  247. return clk;
  248. }
  249. static struct clk * __init cpg_z_clk_register(const char *name,
  250. const char *parent_name,
  251. void __iomem *reg,
  252. unsigned int div,
  253. unsigned int offset)
  254. {
  255. return __cpg_z_clk_register(name, parent_name, reg, div, offset,
  256. CPG_FRQCRC, CLK_SET_RATE_PARENT);
  257. }
  258. static struct clk * __init cpg_zg_clk_register(const char *name,
  259. const char *parent_name,
  260. void __iomem *reg,
  261. unsigned int div,
  262. unsigned int offset)
  263. {
  264. return __cpg_z_clk_register(name, parent_name, reg, div, offset,
  265. CPG_FRQCRB, 0);
  266. }
  267. static const struct clk_div_table cpg_rpcsrc_div_table[] = {
  268. { 2, 5 }, { 3, 6 }, { 0, 0 },
  269. };
  270. static const struct rcar_gen3_cpg_pll_config *cpg_pll_config __initdata;
  271. static unsigned int cpg_clk_extalr __initdata;
  272. static u32 cpg_mode __initdata;
  273. static u32 cpg_quirks __initdata;
  274. #define RCKCR_CKSEL BIT(1) /* Manual RCLK parent selection */
  275. static const struct soc_device_attribute cpg_quirks_match[] __initconst = {
  276. {
  277. .soc_id = "r8a7796", .revision = "ES1.0",
  278. .data = (void *)(RCKCR_CKSEL),
  279. },
  280. { /* sentinel */ }
  281. };
  282. struct clk * __init rcar_gen3_cpg_clk_register(struct device *dev,
  283. const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
  284. struct clk **clks, void __iomem *base,
  285. struct raw_notifier_head *notifiers)
  286. {
  287. const struct clk *parent;
  288. unsigned int mult = 1;
  289. unsigned int div = 1;
  290. u32 value;
  291. parent = clks[core->parent & 0xffff]; /* some types use high bits */
  292. if (IS_ERR(parent))
  293. return ERR_CAST(parent);
  294. switch (core->type) {
  295. case CLK_TYPE_GEN3_MAIN:
  296. div = cpg_pll_config->extal_div;
  297. break;
  298. case CLK_TYPE_GEN3_PLL0:
  299. /*
  300. * PLL0 is implemented as a custom clock, to change the
  301. * multiplier when cpufreq changes between normal and boost
  302. * modes.
  303. */
  304. return cpg_pll_clk_register(core->name, __clk_get_name(parent),
  305. base, 2, CPG_PLL0CR, 0);
  306. case CLK_TYPE_GEN3_PLL1:
  307. mult = cpg_pll_config->pll1_mult;
  308. div = cpg_pll_config->pll1_div;
  309. break;
  310. case CLK_TYPE_GEN3_PLL2:
  311. /*
  312. * PLL2 is implemented as a custom clock, to change the
  313. * multiplier when cpufreq changes between normal and boost
  314. * modes.
  315. */
  316. return cpg_pll_clk_register(core->name, __clk_get_name(parent),
  317. base, 2, CPG_PLL2CR, 2);
  318. case CLK_TYPE_GEN3_PLL3:
  319. mult = cpg_pll_config->pll3_mult;
  320. div = cpg_pll_config->pll3_div;
  321. break;
  322. case CLK_TYPE_GEN3_PLL4:
  323. /*
  324. * PLL4 is a configurable multiplier clock. Register it as a
  325. * fixed factor clock for now as there's no generic multiplier
  326. * clock implementation and we currently have no need to change
  327. * the multiplier value.
  328. */
  329. value = readl(base + CPG_PLL4CR);
  330. mult = (((value >> 24) & 0x7f) + 1) * 2;
  331. break;
  332. case CLK_TYPE_GEN3_SDH:
  333. return cpg_sdh_clk_register(core->name, base + core->offset,
  334. __clk_get_name(parent), notifiers);
  335. case CLK_TYPE_GEN3_SD:
  336. return cpg_sd_clk_register(core->name, base + core->offset,
  337. __clk_get_name(parent));
  338. case CLK_TYPE_GEN3_R:
  339. if (cpg_quirks & RCKCR_CKSEL) {
  340. struct cpg_simple_notifier *csn;
  341. csn = kzalloc(sizeof(*csn), GFP_KERNEL);
  342. if (!csn)
  343. return ERR_PTR(-ENOMEM);
  344. csn->reg = base + CPG_RCKCR;
  345. /*
  346. * RINT is default.
  347. * Only if EXTALR is populated, we switch to it.
  348. */
  349. value = readl(csn->reg) & 0x3f;
  350. if (clk_get_rate(clks[cpg_clk_extalr])) {
  351. parent = clks[cpg_clk_extalr];
  352. value |= CPG_RCKCR_CKSEL;
  353. }
  354. writel(value, csn->reg);
  355. cpg_simple_notifier_register(notifiers, csn);
  356. break;
  357. }
  358. /* Select parent clock of RCLK by MD28 */
  359. if (cpg_mode & BIT(28))
  360. parent = clks[cpg_clk_extalr];
  361. break;
  362. case CLK_TYPE_GEN3_MDSEL:
  363. /*
  364. * Clock selectable between two parents and two fixed dividers
  365. * using a mode pin
  366. */
  367. if (cpg_mode & BIT(core->offset)) {
  368. div = core->div & 0xffff;
  369. } else {
  370. parent = clks[core->parent >> 16];
  371. if (IS_ERR(parent))
  372. return ERR_CAST(parent);
  373. div = core->div >> 16;
  374. }
  375. mult = 1;
  376. break;
  377. case CLK_TYPE_GEN3_Z:
  378. return cpg_z_clk_register(core->name, __clk_get_name(parent),
  379. base, core->div, core->offset);
  380. case CLK_TYPE_GEN3_ZG:
  381. return cpg_zg_clk_register(core->name, __clk_get_name(parent),
  382. base, core->div, core->offset);
  383. case CLK_TYPE_GEN3_OSC:
  384. /*
  385. * Clock combining OSC EXTAL predivider and a fixed divider
  386. */
  387. div = cpg_pll_config->osc_prediv * core->div;
  388. break;
  389. case CLK_TYPE_GEN3_RCKSEL:
  390. /*
  391. * Clock selectable between two parents and two fixed dividers
  392. * using RCKCR.CKSEL
  393. */
  394. if (readl(base + CPG_RCKCR) & CPG_RCKCR_CKSEL) {
  395. div = core->div & 0xffff;
  396. } else {
  397. parent = clks[core->parent >> 16];
  398. if (IS_ERR(parent))
  399. return ERR_CAST(parent);
  400. div = core->div >> 16;
  401. }
  402. break;
  403. case CLK_TYPE_GEN3_RPCSRC:
  404. return clk_register_divider_table(NULL, core->name,
  405. __clk_get_name(parent), 0,
  406. base + CPG_RPCCKCR, 3, 2, 0,
  407. cpg_rpcsrc_div_table,
  408. &cpg_lock);
  409. case CLK_TYPE_GEN3_E3_RPCSRC:
  410. /*
  411. * Register RPCSRC as fixed factor clock based on the
  412. * MD[4:1] pins and CPG_RPCCKCR[4:3] register value for
  413. * which has been set prior to booting the kernel.
  414. */
  415. value = (readl(base + CPG_RPCCKCR) & GENMASK(4, 3)) >> 3;
  416. switch (value) {
  417. case 0:
  418. div = 5;
  419. break;
  420. case 1:
  421. div = 3;
  422. break;
  423. case 2:
  424. parent = clks[core->parent >> 16];
  425. if (IS_ERR(parent))
  426. return ERR_CAST(parent);
  427. div = core->div;
  428. break;
  429. case 3:
  430. default:
  431. div = 2;
  432. break;
  433. }
  434. break;
  435. case CLK_TYPE_GEN3_RPC:
  436. return cpg_rpc_clk_register(core->name, base + CPG_RPCCKCR,
  437. __clk_get_name(parent), notifiers);
  438. case CLK_TYPE_GEN3_RPCD2:
  439. return cpg_rpcd2_clk_register(core->name, base + CPG_RPCCKCR,
  440. __clk_get_name(parent));
  441. default:
  442. return ERR_PTR(-EINVAL);
  443. }
  444. return clk_register_fixed_factor(NULL, core->name,
  445. __clk_get_name(parent), 0, mult, div);
  446. }
  447. int __init rcar_gen3_cpg_init(const struct rcar_gen3_cpg_pll_config *config,
  448. unsigned int clk_extalr, u32 mode)
  449. {
  450. const struct soc_device_attribute *attr;
  451. cpg_pll_config = config;
  452. cpg_clk_extalr = clk_extalr;
  453. cpg_mode = mode;
  454. attr = soc_device_match(cpg_quirks_match);
  455. if (attr)
  456. cpg_quirks = (uintptr_t)attr->data;
  457. pr_debug("%s: mode = 0x%x quirks = 0x%x\n", __func__, mode, cpg_quirks);
  458. return 0;
  459. }