rcar-gen4-cpg.h 2.9 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * R-Car Gen4 Clock Pulse Generator
  4. *
  5. * Copyright (C) 2021 Renesas Electronics Corp.
  6. *
  7. */
  8. #ifndef __CLK_RENESAS_RCAR_GEN4_CPG_H__
  9. #define __CLK_RENESAS_RCAR_GEN4_CPG_H__
  10. enum rcar_gen4_clk_types {
  11. CLK_TYPE_GEN4_MAIN = CLK_TYPE_CUSTOM,
  12. CLK_TYPE_GEN4_PLL1,
  13. CLK_TYPE_GEN4_PLL2X_3X, /* r8a779a0 only */
  14. CLK_TYPE_GEN4_PLL5,
  15. CLK_TYPE_GEN4_PLL_F8_25, /* Fixed fractional 8.25 PLL */
  16. CLK_TYPE_GEN4_PLL_V8_25, /* Variable fractional 8.25 PLL */
  17. CLK_TYPE_GEN4_PLL_F9_24, /* Fixed fractional 9.24 PLL */
  18. CLK_TYPE_GEN4_PLL_V9_24, /* Variable fractional 9.24 PLL */
  19. CLK_TYPE_GEN4_SDSRC,
  20. CLK_TYPE_GEN4_SDH,
  21. CLK_TYPE_GEN4_SD,
  22. CLK_TYPE_GEN4_MDSEL, /* Select parent/divider using mode pin */
  23. CLK_TYPE_GEN4_Z,
  24. CLK_TYPE_GEN4_OSC, /* OSC EXTAL predivider and fixed divider */
  25. CLK_TYPE_GEN4_RPCSRC,
  26. CLK_TYPE_GEN4_RPC,
  27. CLK_TYPE_GEN4_RPCD2,
  28. /* SoC specific definitions start here */
  29. CLK_TYPE_GEN4_SOC_BASE,
  30. };
  31. #define DEF_GEN4_SDH(_name, _id, _parent, _offset) \
  32. DEF_BASE(_name, _id, CLK_TYPE_GEN4_SDH, _parent, .offset = _offset)
  33. #define DEF_GEN4_SD(_name, _id, _parent, _offset) \
  34. DEF_BASE(_name, _id, CLK_TYPE_GEN4_SD, _parent, .offset = _offset)
  35. #define DEF_GEN4_MDSEL(_name, _id, _md, _parent0, _div0, _parent1, _div1) \
  36. DEF_BASE(_name, _id, CLK_TYPE_GEN4_MDSEL, \
  37. (_parent0) << 16 | (_parent1), \
  38. .div = (_div0) << 16 | (_div1), .offset = _md)
  39. #define DEF_GEN4_OSC(_name, _id, _parent, _div) \
  40. DEF_BASE(_name, _id, CLK_TYPE_GEN4_OSC, _parent, .div = _div)
  41. #define DEF_GEN4_PLL_F8_25(_name, _idx, _id, _parent) \
  42. DEF_BASE(_name, _id, CLK_TYPE_GEN4_PLL_F8_25, _parent, .offset = _idx)
  43. #define DEF_GEN4_PLL_V8_25(_name, _idx, _id, _parent) \
  44. DEF_BASE(_name, _id, CLK_TYPE_GEN4_PLL_V8_25, _parent, .offset = _idx)
  45. #define DEF_GEN4_PLL_F9_24(_name, _idx, _id, _parent) \
  46. DEF_BASE(_name, _id, CLK_TYPE_GEN4_PLL_F9_24, _parent, .offset = _idx)
  47. #define DEF_GEN4_PLL_V9_24(_name, _idx, _id, _parent) \
  48. DEF_BASE(_name, _id, CLK_TYPE_GEN4_PLL_V9_24, _parent, .offset = _idx)
  49. #define DEF_GEN4_Z(_name, _id, _type, _parent, _div, _offset) \
  50. DEF_BASE(_name, _id, _type, _parent, .div = _div, .offset = _offset)
  51. struct rcar_gen4_cpg_pll_config {
  52. u8 extal_div;
  53. u8 pll1_mult;
  54. u8 pll1_div;
  55. u8 pll5_mult;
  56. u8 pll5_div;
  57. u8 osc_prediv;
  58. };
  59. #define CPG_SD0CKCR 0x870 /* SD-IF0 Clock Frequency Control Register */
  60. #define CPG_CANFDCKCR 0x878 /* CAN-FD Clock Frequency Control Register */
  61. #define CPG_MSOCKCR 0x87c /* MSIOF Clock Frequency Control Register */
  62. #define CPG_CSICKCR 0x880 /* CSI Clock Frequency Control Register */
  63. #define CPG_DSIEXTCKCR 0x884 /* DSI Clock Frequency Control Register */
  64. struct clk *rcar_gen4_cpg_clk_register(struct device *dev,
  65. const struct cpg_core_clk *core, const struct cpg_mssr_info *info,
  66. struct clk **clks, void __iomem *base,
  67. struct raw_notifier_head *notifiers);
  68. int rcar_gen4_cpg_init(const struct rcar_gen4_cpg_pll_config *config,
  69. unsigned int clk_extalr, u32 mode);
  70. #endif