clk-rk3568.c 77 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2021 Rockchip Electronics Co. Ltd.
  4. * Author: Elaine Zhang <zhangqing@rock-chips.com>
  5. */
  6. #include <linux/clk-provider.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/of_address.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/syscore_ops.h>
  12. #include <dt-bindings/clock/rk3568-cru.h>
  13. #include "clk.h"
  14. #define RK3568_GRF_SOC_STATUS0 0x580
  15. enum rk3568_pmu_plls {
  16. ppll, hpll,
  17. };
  18. enum rk3568_plls {
  19. apll, dpll, gpll, cpll, npll, vpll,
  20. };
  21. static struct rockchip_pll_rate_table rk3568_pll_rates[] = {
  22. /* _mhz, _refdiv, _fbdiv, _postdiv1, _postdiv2, _dsmpd, _frac */
  23. RK3036_PLL_RATE(2208000000, 1, 92, 1, 1, 1, 0),
  24. RK3036_PLL_RATE(2184000000, 1, 91, 1, 1, 1, 0),
  25. RK3036_PLL_RATE(2160000000, 1, 90, 1, 1, 1, 0),
  26. RK3036_PLL_RATE(2088000000, 1, 87, 1, 1, 1, 0),
  27. RK3036_PLL_RATE(2064000000, 1, 86, 1, 1, 1, 0),
  28. RK3036_PLL_RATE(2040000000, 1, 85, 1, 1, 1, 0),
  29. RK3036_PLL_RATE(2016000000, 1, 84, 1, 1, 1, 0),
  30. RK3036_PLL_RATE(1992000000, 1, 83, 1, 1, 1, 0),
  31. RK3036_PLL_RATE(1920000000, 1, 80, 1, 1, 1, 0),
  32. RK3036_PLL_RATE(1896000000, 1, 79, 1, 1, 1, 0),
  33. RK3036_PLL_RATE(1800000000, 1, 75, 1, 1, 1, 0),
  34. RK3036_PLL_RATE(1704000000, 1, 71, 1, 1, 1, 0),
  35. RK3036_PLL_RATE(1608000000, 1, 67, 1, 1, 1, 0),
  36. RK3036_PLL_RATE(1600000000, 3, 200, 1, 1, 1, 0),
  37. RK3036_PLL_RATE(1584000000, 1, 132, 2, 1, 1, 0),
  38. RK3036_PLL_RATE(1560000000, 1, 130, 2, 1, 1, 0),
  39. RK3036_PLL_RATE(1536000000, 1, 128, 2, 1, 1, 0),
  40. RK3036_PLL_RATE(1512000000, 1, 126, 2, 1, 1, 0),
  41. RK3036_PLL_RATE(1488000000, 1, 124, 2, 1, 1, 0),
  42. RK3036_PLL_RATE(1464000000, 1, 122, 2, 1, 1, 0),
  43. RK3036_PLL_RATE(1440000000, 1, 120, 2, 1, 1, 0),
  44. RK3036_PLL_RATE(1416000000, 1, 118, 2, 1, 1, 0),
  45. RK3036_PLL_RATE(1400000000, 3, 350, 2, 1, 1, 0),
  46. RK3036_PLL_RATE(1392000000, 1, 116, 2, 1, 1, 0),
  47. RK3036_PLL_RATE(1368000000, 1, 114, 2, 1, 1, 0),
  48. RK3036_PLL_RATE(1344000000, 1, 112, 2, 1, 1, 0),
  49. RK3036_PLL_RATE(1320000000, 1, 110, 2, 1, 1, 0),
  50. RK3036_PLL_RATE(1296000000, 1, 108, 2, 1, 1, 0),
  51. RK3036_PLL_RATE(1272000000, 1, 106, 2, 1, 1, 0),
  52. RK3036_PLL_RATE(1248000000, 1, 104, 2, 1, 1, 0),
  53. RK3036_PLL_RATE(1200000000, 1, 100, 2, 1, 1, 0),
  54. RK3036_PLL_RATE(1188000000, 1, 99, 2, 1, 1, 0),
  55. RK3036_PLL_RATE(1104000000, 1, 92, 2, 1, 1, 0),
  56. RK3036_PLL_RATE(1100000000, 3, 275, 2, 1, 1, 0),
  57. RK3036_PLL_RATE(1008000000, 1, 84, 2, 1, 1, 0),
  58. RK3036_PLL_RATE(1000000000, 3, 250, 2, 1, 1, 0),
  59. RK3036_PLL_RATE(912000000, 1, 76, 2, 1, 1, 0),
  60. RK3036_PLL_RATE(816000000, 1, 68, 2, 1, 1, 0),
  61. RK3036_PLL_RATE(800000000, 3, 200, 2, 1, 1, 0),
  62. RK3036_PLL_RATE(724000000, 3, 181, 2, 1, 1, 0),
  63. RK3036_PLL_RATE(700000000, 3, 350, 4, 1, 1, 0),
  64. RK3036_PLL_RATE(696000000, 1, 116, 4, 1, 1, 0),
  65. RK3036_PLL_RATE(600000000, 1, 100, 4, 1, 1, 0),
  66. RK3036_PLL_RATE(594000000, 1, 99, 4, 1, 1, 0),
  67. RK3036_PLL_RATE(500000000, 1, 125, 6, 1, 1, 0),
  68. RK3036_PLL_RATE(408000000, 1, 68, 2, 2, 1, 0),
  69. RK3036_PLL_RATE(312000000, 1, 78, 6, 1, 1, 0),
  70. RK3036_PLL_RATE(297000000, 2, 99, 4, 1, 1, 0),
  71. RK3036_PLL_RATE(292500000, 1, 195, 4, 4, 1, 0),
  72. RK3036_PLL_RATE(241500000, 2, 161, 4, 2, 1, 0),
  73. RK3036_PLL_RATE(216000000, 1, 72, 4, 2, 1, 0),
  74. RK3036_PLL_RATE(200000000, 1, 100, 3, 4, 1, 0),
  75. RK3036_PLL_RATE(148500000, 1, 99, 4, 4, 1, 0),
  76. RK3036_PLL_RATE(135000000, 2, 45, 4, 1, 1, 0),
  77. RK3036_PLL_RATE(128000000, 1, 16, 3, 1, 1, 0),
  78. RK3036_PLL_RATE(126400000, 1, 79, 5, 3, 1, 0),
  79. RK3036_PLL_RATE(119000000, 3, 119, 4, 2, 1, 0),
  80. RK3036_PLL_RATE(115200000, 1, 24, 5, 1, 1, 0),
  81. RK3036_PLL_RATE(108000000, 2, 45, 5, 1, 1, 0),
  82. RK3036_PLL_RATE(101000000, 1, 101, 6, 4, 1, 0),
  83. RK3036_PLL_RATE(100000000, 1, 150, 6, 6, 1, 0),
  84. RK3036_PLL_RATE(96000000, 1, 96, 6, 4, 1, 0),
  85. RK3036_PLL_RATE(78750000, 4, 315, 6, 4, 1, 0),
  86. RK3036_PLL_RATE(74250000, 2, 99, 4, 4, 1, 0),
  87. { /* sentinel */ },
  88. };
  89. #define RK3568_DIV_ATCLK_CORE_MASK 0x1f
  90. #define RK3568_DIV_ATCLK_CORE_SHIFT 0
  91. #define RK3568_DIV_GICCLK_CORE_MASK 0x1f
  92. #define RK3568_DIV_GICCLK_CORE_SHIFT 8
  93. #define RK3568_DIV_PCLK_CORE_MASK 0x1f
  94. #define RK3568_DIV_PCLK_CORE_SHIFT 0
  95. #define RK3568_DIV_PERIPHCLK_CORE_MASK 0x1f
  96. #define RK3568_DIV_PERIPHCLK_CORE_SHIFT 8
  97. #define RK3568_DIV_ACLK_CORE_MASK 0x1f
  98. #define RK3568_DIV_ACLK_CORE_SHIFT 8
  99. #define RK3568_DIV_SCLK_CORE_MASK 0xf
  100. #define RK3568_DIV_SCLK_CORE_SHIFT 0
  101. #define RK3568_MUX_SCLK_CORE_MASK 0x3
  102. #define RK3568_MUX_SCLK_CORE_SHIFT 8
  103. #define RK3568_MUX_SCLK_CORE_NPLL_MASK 0x1
  104. #define RK3568_MUX_SCLK_CORE_NPLL_SHIFT 15
  105. #define RK3568_MUX_CLK_CORE_APLL_MASK 0x1
  106. #define RK3568_MUX_CLK_CORE_APLL_SHIFT 7
  107. #define RK3568_MUX_CLK_PVTPLL_MASK 0x1
  108. #define RK3568_MUX_CLK_PVTPLL_SHIFT 15
  109. #define RK3568_CLKSEL1(_sclk_core) \
  110. { \
  111. .reg = RK3568_CLKSEL_CON(2), \
  112. .val = HIWORD_UPDATE(_sclk_core, RK3568_MUX_SCLK_CORE_NPLL_MASK, \
  113. RK3568_MUX_SCLK_CORE_NPLL_SHIFT) | \
  114. HIWORD_UPDATE(_sclk_core, RK3568_MUX_SCLK_CORE_MASK, \
  115. RK3568_MUX_SCLK_CORE_SHIFT) | \
  116. HIWORD_UPDATE(1, RK3568_DIV_SCLK_CORE_MASK, \
  117. RK3568_DIV_SCLK_CORE_SHIFT), \
  118. }
  119. #define RK3568_CLKSEL2(_aclk_core) \
  120. { \
  121. .reg = RK3568_CLKSEL_CON(5), \
  122. .val = HIWORD_UPDATE(_aclk_core, RK3568_DIV_ACLK_CORE_MASK, \
  123. RK3568_DIV_ACLK_CORE_SHIFT), \
  124. }
  125. #define RK3568_CLKSEL3(_atclk_core, _gic_core) \
  126. { \
  127. .reg = RK3568_CLKSEL_CON(3), \
  128. .val = HIWORD_UPDATE(_atclk_core, RK3568_DIV_ATCLK_CORE_MASK, \
  129. RK3568_DIV_ATCLK_CORE_SHIFT) | \
  130. HIWORD_UPDATE(_gic_core, RK3568_DIV_GICCLK_CORE_MASK, \
  131. RK3568_DIV_GICCLK_CORE_SHIFT), \
  132. }
  133. #define RK3568_CLKSEL4(_pclk_core, _periph_core) \
  134. { \
  135. .reg = RK3568_CLKSEL_CON(4), \
  136. .val = HIWORD_UPDATE(_pclk_core, RK3568_DIV_PCLK_CORE_MASK, \
  137. RK3568_DIV_PCLK_CORE_SHIFT) | \
  138. HIWORD_UPDATE(_periph_core, RK3568_DIV_PERIPHCLK_CORE_MASK, \
  139. RK3568_DIV_PERIPHCLK_CORE_SHIFT), \
  140. }
  141. #define RK3568_CPUCLK_RATE(_prate, _sclk, _acore, _atcore, _gicclk, _pclk, _periph) \
  142. { \
  143. .prate = _prate##U, \
  144. .divs = { \
  145. RK3568_CLKSEL1(_sclk), \
  146. RK3568_CLKSEL2(_acore), \
  147. RK3568_CLKSEL3(_atcore, _gicclk), \
  148. RK3568_CLKSEL4(_pclk, _periph), \
  149. }, \
  150. }
  151. static struct rockchip_cpuclk_rate_table rk3568_cpuclk_rates[] __initdata = {
  152. RK3568_CPUCLK_RATE(1800000000, 0, 1, 7, 7, 7, 7),
  153. RK3568_CPUCLK_RATE(1704000000, 0, 1, 7, 7, 7, 7),
  154. RK3568_CPUCLK_RATE(1608000000, 0, 1, 5, 5, 5, 5),
  155. RK3568_CPUCLK_RATE(1584000000, 0, 1, 5, 5, 5, 5),
  156. RK3568_CPUCLK_RATE(1560000000, 0, 1, 5, 5, 5, 5),
  157. RK3568_CPUCLK_RATE(1536000000, 0, 1, 5, 5, 5, 5),
  158. RK3568_CPUCLK_RATE(1512000000, 0, 1, 5, 5, 5, 5),
  159. RK3568_CPUCLK_RATE(1488000000, 0, 1, 5, 5, 5, 5),
  160. RK3568_CPUCLK_RATE(1464000000, 0, 1, 5, 5, 5, 5),
  161. RK3568_CPUCLK_RATE(1440000000, 0, 1, 5, 5, 5, 5),
  162. RK3568_CPUCLK_RATE(1416000000, 0, 1, 5, 5, 5, 5),
  163. RK3568_CPUCLK_RATE(1392000000, 0, 1, 5, 5, 5, 5),
  164. RK3568_CPUCLK_RATE(1368000000, 0, 1, 5, 5, 5, 5),
  165. RK3568_CPUCLK_RATE(1344000000, 0, 1, 5, 5, 5, 5),
  166. RK3568_CPUCLK_RATE(1320000000, 0, 1, 5, 5, 5, 5),
  167. RK3568_CPUCLK_RATE(1296000000, 0, 1, 5, 5, 5, 5),
  168. RK3568_CPUCLK_RATE(1272000000, 0, 1, 5, 5, 5, 5),
  169. RK3568_CPUCLK_RATE(1248000000, 0, 1, 5, 5, 5, 5),
  170. RK3568_CPUCLK_RATE(1224000000, 0, 1, 5, 5, 5, 5),
  171. RK3568_CPUCLK_RATE(1200000000, 0, 1, 3, 3, 3, 3),
  172. RK3568_CPUCLK_RATE(1104000000, 0, 1, 3, 3, 3, 3),
  173. RK3568_CPUCLK_RATE(1008000000, 0, 1, 3, 3, 3, 3),
  174. RK3568_CPUCLK_RATE(912000000, 0, 1, 3, 3, 3, 3),
  175. RK3568_CPUCLK_RATE(816000000, 0, 1, 3, 3, 3, 3),
  176. RK3568_CPUCLK_RATE(696000000, 0, 1, 3, 3, 3, 3),
  177. RK3568_CPUCLK_RATE(600000000, 0, 1, 3, 3, 3, 3),
  178. RK3568_CPUCLK_RATE(408000000, 0, 1, 3, 3, 3, 3),
  179. RK3568_CPUCLK_RATE(312000000, 0, 1, 3, 3, 3, 3),
  180. RK3568_CPUCLK_RATE(216000000, 0, 1, 3, 3, 3, 3),
  181. RK3568_CPUCLK_RATE(96000000, 0, 1, 3, 3, 3, 3),
  182. };
  183. static const struct rockchip_cpuclk_reg_data rk3568_cpuclk_data = {
  184. .core_reg[0] = RK3568_CLKSEL_CON(0),
  185. .div_core_shift[0] = 0,
  186. .div_core_mask[0] = 0x1f,
  187. .core_reg[1] = RK3568_CLKSEL_CON(0),
  188. .div_core_shift[1] = 8,
  189. .div_core_mask[1] = 0x1f,
  190. .core_reg[2] = RK3568_CLKSEL_CON(1),
  191. .div_core_shift[2] = 0,
  192. .div_core_mask[2] = 0x1f,
  193. .core_reg[3] = RK3568_CLKSEL_CON(1),
  194. .div_core_shift[3] = 8,
  195. .div_core_mask[3] = 0x1f,
  196. .num_cores = 4,
  197. .mux_core_alt = 1,
  198. .mux_core_main = 0,
  199. .mux_core_shift = 6,
  200. .mux_core_mask = 0x1,
  201. };
  202. PNAME(mux_pll_p) = { "xin24m" };
  203. PNAME(mux_usb480m_p) = { "xin24m", "usb480m_phy", "clk_rtc_32k" };
  204. PNAME(mux_usb480m_phy_p) = { "clk_usbphy0_480m", "clk_usbphy1_480m"};
  205. PNAME(mux_armclk_p) = { "apll", "gpll" };
  206. PNAME(clk_i2s0_8ch_tx_p) = { "clk_i2s0_8ch_tx_src", "clk_i2s0_8ch_tx_frac", "i2s0_mclkin", "xin_osc0_half" };
  207. PNAME(clk_i2s0_8ch_rx_p) = { "clk_i2s0_8ch_rx_src", "clk_i2s0_8ch_rx_frac", "i2s0_mclkin", "xin_osc0_half" };
  208. PNAME(clk_i2s1_8ch_tx_p) = { "clk_i2s1_8ch_tx_src", "clk_i2s1_8ch_tx_frac", "i2s1_mclkin", "xin_osc0_half" };
  209. PNAME(clk_i2s1_8ch_rx_p) = { "clk_i2s1_8ch_rx_src", "clk_i2s1_8ch_rx_frac", "i2s1_mclkin", "xin_osc0_half" };
  210. PNAME(clk_i2s2_2ch_p) = { "clk_i2s2_2ch_src", "clk_i2s2_2ch_frac", "i2s2_mclkin", "xin_osc0_half "};
  211. PNAME(clk_i2s3_2ch_tx_p) = { "clk_i2s3_2ch_tx_src", "clk_i2s3_2ch_tx_frac", "i2s3_mclkin", "xin_osc0_half" };
  212. PNAME(clk_i2s3_2ch_rx_p) = { "clk_i2s3_2ch_rx_src", "clk_i2s3_2ch_rx_frac", "i2s3_mclkin", "xin_osc0_half" };
  213. PNAME(mclk_spdif_8ch_p) = { "mclk_spdif_8ch_src", "mclk_spdif_8ch_frac" };
  214. PNAME(sclk_audpwm_p) = { "sclk_audpwm_src", "sclk_audpwm_frac" };
  215. PNAME(sclk_uart1_p) = { "clk_uart1_src", "clk_uart1_frac", "xin24m" };
  216. PNAME(sclk_uart2_p) = { "clk_uart2_src", "clk_uart2_frac", "xin24m" };
  217. PNAME(sclk_uart3_p) = { "clk_uart3_src", "clk_uart3_frac", "xin24m" };
  218. PNAME(sclk_uart4_p) = { "clk_uart4_src", "clk_uart4_frac", "xin24m" };
  219. PNAME(sclk_uart5_p) = { "clk_uart5_src", "clk_uart5_frac", "xin24m" };
  220. PNAME(sclk_uart6_p) = { "clk_uart6_src", "clk_uart6_frac", "xin24m" };
  221. PNAME(sclk_uart7_p) = { "clk_uart7_src", "clk_uart7_frac", "xin24m" };
  222. PNAME(sclk_uart8_p) = { "clk_uart8_src", "clk_uart8_frac", "xin24m" };
  223. PNAME(sclk_uart9_p) = { "clk_uart9_src", "clk_uart9_frac", "xin24m" };
  224. PNAME(sclk_uart0_p) = { "sclk_uart0_div", "sclk_uart0_frac", "xin24m" };
  225. PNAME(clk_rtc32k_pmu_p) = { "clk_32k_pvtm", "xin32k", "clk_rtc32k_frac" };
  226. PNAME(mpll_gpll_cpll_npll_p) = { "mpll", "gpll", "cpll", "npll" };
  227. PNAME(gpll_cpll_npll_p) = { "gpll", "cpll", "npll" };
  228. PNAME(npll_gpll_p) = { "npll", "gpll" };
  229. PNAME(cpll_gpll_p) = { "cpll", "gpll" };
  230. PNAME(gpll_cpll_p) = { "gpll", "cpll" };
  231. PNAME(gpll_cpll_npll_vpll_p) = { "gpll", "cpll", "npll", "vpll" };
  232. PNAME(apll_gpll_npll_p) = { "apll", "gpll", "npll" };
  233. PNAME(sclk_core_pre_p) = { "sclk_core_src", "npll" };
  234. PNAME(gpll150_gpll100_gpll75_xin24m_p) = { "gpll_150m", "gpll_100m", "gpll_75m", "xin24m" };
  235. PNAME(clk_gpu_pre_mux_p) = { "clk_gpu_src", "gpu_pvtpll_out" };
  236. PNAME(clk_npu_pre_ndft_p) = { "clk_npu_src", "dummy"};
  237. PNAME(clk_npu_p) = { "clk_npu_pre_ndft", "npu_pvtpll_out" };
  238. PNAME(dpll_gpll_cpll_p) = { "dpll", "gpll", "cpll" };
  239. PNAME(clk_ddr1x_p) = { "clk_ddrphy1x_src", "dpll" };
  240. PNAME(gpll200_gpll150_gpll100_xin24m_p) = { "gpll_200m", "gpll_150m", "gpll_100m", "xin24m" };
  241. PNAME(gpll100_gpll75_gpll50_p) = { "gpll_100m", "gpll_75m", "cpll_50m" };
  242. PNAME(i2s0_mclkout_tx_p) = { "clk_i2s0_8ch_tx", "xin_osc0_half" };
  243. PNAME(i2s0_mclkout_rx_p) = { "clk_i2s0_8ch_rx", "xin_osc0_half" };
  244. PNAME(i2s1_mclkout_tx_p) = { "clk_i2s1_8ch_tx", "xin_osc0_half" };
  245. PNAME(i2s1_mclkout_rx_p) = { "clk_i2s1_8ch_rx", "xin_osc0_half" };
  246. PNAME(i2s2_mclkout_p) = { "clk_i2s2_2ch", "xin_osc0_half" };
  247. PNAME(i2s3_mclkout_tx_p) = { "clk_i2s3_2ch_tx", "xin_osc0_half" };
  248. PNAME(i2s3_mclkout_rx_p) = { "clk_i2s3_2ch_rx", "xin_osc0_half" };
  249. PNAME(mclk_pdm_p) = { "gpll_300m", "cpll_250m", "gpll_200m", "gpll_100m" };
  250. PNAME(clk_i2c_p) = { "gpll_200m", "gpll_100m", "xin24m", "cpll_100m" };
  251. PNAME(gpll200_gpll150_gpll100_p) = { "gpll_200m", "gpll_150m", "gpll_100m" };
  252. PNAME(gpll300_gpll200_gpll100_p) = { "gpll_300m", "gpll_200m", "gpll_100m" };
  253. PNAME(clk_nandc_p) = { "gpll_200m", "gpll_150m", "cpll_100m", "xin24m" };
  254. PNAME(sclk_sfc_p) = { "xin24m", "cpll_50m", "gpll_75m", "gpll_100m", "cpll_125m", "gpll_150m" };
  255. PNAME(gpll200_gpll150_cpll125_p) = { "gpll_200m", "gpll_150m", "cpll_125m" };
  256. PNAME(cclk_emmc_p) = { "xin24m", "gpll_200m", "gpll_150m", "cpll_100m", "cpll_50m", "clk_osc0_div_375k" };
  257. PNAME(aclk_pipe_p) = { "gpll_400m", "gpll_300m", "gpll_200m", "xin24m" };
  258. PNAME(gpll200_cpll125_p) = { "gpll_200m", "cpll_125m" };
  259. PNAME(gpll300_gpll200_gpll100_xin24m_p) = { "gpll_300m", "gpll_200m", "gpll_100m", "xin24m" };
  260. PNAME(clk_sdmmc_p) = { "xin24m", "gpll_400m", "gpll_300m", "cpll_100m", "cpll_50m", "clk_osc0_div_750k" };
  261. PNAME(cpll125_cpll50_cpll25_xin24m_p) = { "cpll_125m", "cpll_50m", "cpll_25m", "xin24m" };
  262. PNAME(clk_gmac_ptp_p) = { "cpll_62p5", "gpll_100m", "cpll_50m", "xin24m" };
  263. PNAME(cpll333_gpll300_gpll200_p) = { "cpll_333m", "gpll_300m", "gpll_200m" };
  264. PNAME(cpll_gpll_hpll_p) = { "cpll", "gpll", "hpll" };
  265. PNAME(gpll_usb480m_xin24m_p) = { "gpll", "usb480m", "xin24m", "xin24m" };
  266. PNAME(gpll300_cpll250_gpll100_xin24m_p) = { "gpll_300m", "cpll_250m", "gpll_100m", "xin24m" };
  267. PNAME(cpll_gpll_hpll_vpll_p) = { "cpll", "gpll", "hpll", "vpll" };
  268. PNAME(hpll_vpll_gpll_cpll_p) = { "hpll", "vpll", "gpll", "cpll" };
  269. PNAME(gpll400_cpll333_gpll200_p) = { "gpll_400m", "cpll_333m", "gpll_200m" };
  270. PNAME(gpll100_gpll75_cpll50_xin24m_p) = { "gpll_100m", "gpll_75m", "cpll_50m", "xin24m" };
  271. PNAME(xin24m_gpll100_cpll100_p) = { "xin24m", "gpll_100m", "cpll_100m" };
  272. PNAME(gpll_cpll_usb480m_p) = { "gpll", "cpll", "usb480m" };
  273. PNAME(gpll100_xin24m_cpll100_p) = { "gpll_100m", "xin24m", "cpll_100m" };
  274. PNAME(gpll200_xin24m_cpll100_p) = { "gpll_200m", "xin24m", "cpll_100m" };
  275. PNAME(xin24m_32k_p) = { "xin24m", "clk_rtc_32k" };
  276. PNAME(cpll500_gpll400_gpll300_xin24m_p) = { "cpll_500m", "gpll_400m", "gpll_300m", "xin24m" };
  277. PNAME(gpll400_gpll300_gpll200_xin24m_p) = { "gpll_400m", "gpll_300m", "gpll_200m", "xin24m" };
  278. PNAME(xin24m_cpll100_p) = { "xin24m", "cpll_100m" };
  279. PNAME(ppll_usb480m_cpll_gpll_p) = { "ppll", "usb480m", "cpll", "gpll"};
  280. PNAME(clk_usbphy0_ref_p) = { "clk_ref24m", "xin_osc0_usbphy0_g" };
  281. PNAME(clk_usbphy1_ref_p) = { "clk_ref24m", "xin_osc0_usbphy1_g" };
  282. PNAME(clk_mipidsiphy0_ref_p) = { "clk_ref24m", "xin_osc0_mipidsiphy0_g" };
  283. PNAME(clk_mipidsiphy1_ref_p) = { "clk_ref24m", "xin_osc0_mipidsiphy1_g" };
  284. PNAME(clk_wifi_p) = { "clk_wifi_osc0", "clk_wifi_div" };
  285. PNAME(clk_pciephy0_ref_p) = { "clk_pciephy0_osc0", "clk_pciephy0_div" };
  286. PNAME(clk_pciephy1_ref_p) = { "clk_pciephy1_osc0", "clk_pciephy1_div" };
  287. PNAME(clk_pciephy2_ref_p) = { "clk_pciephy2_osc0", "clk_pciephy2_div" };
  288. PNAME(mux_gmac0_p) = { "clk_mac0_2top", "gmac0_clkin" };
  289. PNAME(mux_gmac0_rgmii_speed_p) = { "clk_gmac0", "clk_gmac0", "clk_gmac0_tx_div50", "clk_gmac0_tx_div5" };
  290. PNAME(mux_gmac0_rmii_speed_p) = { "clk_gmac0_rx_div20", "clk_gmac0_rx_div2" };
  291. PNAME(mux_gmac0_rx_tx_p) = { "clk_gmac0_rgmii_speed", "clk_gmac0_rmii_speed", "clk_gmac0_xpcs_mii" };
  292. PNAME(mux_gmac1_p) = { "clk_mac1_2top", "gmac1_clkin" };
  293. PNAME(mux_gmac1_rgmii_speed_p) = { "clk_gmac1", "clk_gmac1", "clk_gmac1_tx_div50", "clk_gmac1_tx_div5" };
  294. PNAME(mux_gmac1_rmii_speed_p) = { "clk_gmac1_rx_div20", "clk_gmac1_rx_div2" };
  295. PNAME(mux_gmac1_rx_tx_p) = { "clk_gmac1_rgmii_speed", "clk_gmac1_rmii_speed", "clk_gmac1_xpcs_mii" };
  296. PNAME(clk_hdmi_ref_p) = { "hpll", "hpll_ph0" };
  297. PNAME(clk_pdpmu_p) = { "ppll", "gpll" };
  298. PNAME(clk_mac_2top_p) = { "cpll_125m", "cpll_50m", "cpll_25m", "ppll" };
  299. PNAME(clk_pwm0_p) = { "xin24m", "clk_pdpmu" };
  300. PNAME(aclk_rkvdec_pre_p) = { "gpll", "cpll" };
  301. PNAME(clk_rkvdec_core_p) = { "gpll", "cpll", "dummy_npll", "dummy_vpll" };
  302. static struct rockchip_pll_clock rk3568_pmu_pll_clks[] __initdata = {
  303. [ppll] = PLL(pll_rk3328, PLL_PPLL, "ppll", mux_pll_p,
  304. 0, RK3568_PMU_PLL_CON(0),
  305. RK3568_PMU_MODE_CON0, 0, 4, 0, rk3568_pll_rates),
  306. [hpll] = PLL(pll_rk3328, PLL_HPLL, "hpll", mux_pll_p,
  307. 0, RK3568_PMU_PLL_CON(16),
  308. RK3568_PMU_MODE_CON0, 2, 7, 0, rk3568_pll_rates),
  309. };
  310. static struct rockchip_pll_clock rk3568_pll_clks[] __initdata = {
  311. [apll] = PLL(pll_rk3328, PLL_APLL, "apll", mux_pll_p,
  312. 0, RK3568_PLL_CON(0),
  313. RK3568_MODE_CON0, 0, 0, 0, rk3568_pll_rates),
  314. [dpll] = PLL(pll_rk3328, PLL_DPLL, "dpll", mux_pll_p,
  315. 0, RK3568_PLL_CON(8),
  316. RK3568_MODE_CON0, 2, 1, 0, NULL),
  317. [cpll] = PLL(pll_rk3328, PLL_CPLL, "cpll", mux_pll_p,
  318. 0, RK3568_PLL_CON(24),
  319. RK3568_MODE_CON0, 4, 2, 0, rk3568_pll_rates),
  320. [gpll] = PLL(pll_rk3328, PLL_GPLL, "gpll", mux_pll_p,
  321. 0, RK3568_PLL_CON(16),
  322. RK3568_MODE_CON0, 6, 3, 0, rk3568_pll_rates),
  323. [npll] = PLL(pll_rk3328, PLL_NPLL, "npll", mux_pll_p,
  324. 0, RK3568_PLL_CON(32),
  325. RK3568_MODE_CON0, 10, 5, 0, rk3568_pll_rates),
  326. [vpll] = PLL(pll_rk3328, PLL_VPLL, "vpll", mux_pll_p,
  327. 0, RK3568_PLL_CON(40),
  328. RK3568_MODE_CON0, 12, 6, 0, rk3568_pll_rates),
  329. };
  330. #define MFLAGS CLK_MUX_HIWORD_MASK
  331. #define DFLAGS CLK_DIVIDER_HIWORD_MASK
  332. #define GFLAGS (CLK_GATE_HIWORD_MASK | CLK_GATE_SET_TO_DISABLE)
  333. static struct rockchip_clk_branch rk3568_i2s0_8ch_tx_fracmux __initdata =
  334. MUX(CLK_I2S0_8CH_TX, "clk_i2s0_8ch_tx", clk_i2s0_8ch_tx_p, CLK_SET_RATE_PARENT,
  335. RK3568_CLKSEL_CON(11), 10, 2, MFLAGS);
  336. static struct rockchip_clk_branch rk3568_i2s0_8ch_rx_fracmux __initdata =
  337. MUX(CLK_I2S0_8CH_RX, "clk_i2s0_8ch_rx", clk_i2s0_8ch_rx_p, CLK_SET_RATE_PARENT,
  338. RK3568_CLKSEL_CON(13), 10, 2, MFLAGS);
  339. static struct rockchip_clk_branch rk3568_i2s1_8ch_tx_fracmux __initdata =
  340. MUX(CLK_I2S1_8CH_TX, "clk_i2s1_8ch_tx", clk_i2s1_8ch_tx_p, CLK_SET_RATE_PARENT,
  341. RK3568_CLKSEL_CON(15), 10, 2, MFLAGS);
  342. static struct rockchip_clk_branch rk3568_i2s1_8ch_rx_fracmux __initdata =
  343. MUX(CLK_I2S1_8CH_RX, "clk_i2s1_8ch_rx", clk_i2s1_8ch_rx_p, CLK_SET_RATE_PARENT,
  344. RK3568_CLKSEL_CON(17), 10, 2, MFLAGS);
  345. static struct rockchip_clk_branch rk3568_i2s2_2ch_fracmux __initdata =
  346. MUX(CLK_I2S2_2CH, "clk_i2s2_2ch", clk_i2s2_2ch_p, CLK_SET_RATE_PARENT,
  347. RK3568_CLKSEL_CON(19), 10, 2, MFLAGS);
  348. static struct rockchip_clk_branch rk3568_i2s3_2ch_tx_fracmux __initdata =
  349. MUX(CLK_I2S3_2CH_TX, "clk_i2s3_2ch_tx", clk_i2s3_2ch_tx_p, CLK_SET_RATE_PARENT,
  350. RK3568_CLKSEL_CON(21), 10, 2, MFLAGS);
  351. static struct rockchip_clk_branch rk3568_i2s3_2ch_rx_fracmux __initdata =
  352. MUX(CLK_I2S3_2CH_RX, "clk_i2s3_2ch_rx", clk_i2s3_2ch_rx_p, CLK_SET_RATE_PARENT,
  353. RK3568_CLKSEL_CON(83), 10, 2, MFLAGS);
  354. static struct rockchip_clk_branch rk3568_spdif_8ch_fracmux __initdata =
  355. MUX(MCLK_SPDIF_8CH, "mclk_spdif_8ch", mclk_spdif_8ch_p, CLK_SET_RATE_PARENT,
  356. RK3568_CLKSEL_CON(23), 15, 1, MFLAGS);
  357. static struct rockchip_clk_branch rk3568_audpwm_fracmux __initdata =
  358. MUX(SCLK_AUDPWM, "sclk_audpwm", sclk_audpwm_p, CLK_SET_RATE_PARENT,
  359. RK3568_CLKSEL_CON(25), 15, 1, MFLAGS);
  360. static struct rockchip_clk_branch rk3568_uart1_fracmux __initdata =
  361. MUX(0, "sclk_uart1_mux", sclk_uart1_p, CLK_SET_RATE_PARENT,
  362. RK3568_CLKSEL_CON(52), 12, 2, MFLAGS);
  363. static struct rockchip_clk_branch rk3568_uart2_fracmux __initdata =
  364. MUX(0, "sclk_uart2_mux", sclk_uart2_p, CLK_SET_RATE_PARENT,
  365. RK3568_CLKSEL_CON(54), 12, 2, MFLAGS);
  366. static struct rockchip_clk_branch rk3568_uart3_fracmux __initdata =
  367. MUX(0, "sclk_uart3_mux", sclk_uart3_p, CLK_SET_RATE_PARENT,
  368. RK3568_CLKSEL_CON(56), 12, 2, MFLAGS);
  369. static struct rockchip_clk_branch rk3568_uart4_fracmux __initdata =
  370. MUX(0, "sclk_uart4_mux", sclk_uart4_p, CLK_SET_RATE_PARENT,
  371. RK3568_CLKSEL_CON(58), 12, 2, MFLAGS);
  372. static struct rockchip_clk_branch rk3568_uart5_fracmux __initdata =
  373. MUX(0, "sclk_uart5_mux", sclk_uart5_p, CLK_SET_RATE_PARENT,
  374. RK3568_CLKSEL_CON(60), 12, 2, MFLAGS);
  375. static struct rockchip_clk_branch rk3568_uart6_fracmux __initdata =
  376. MUX(0, "sclk_uart6_mux", sclk_uart6_p, CLK_SET_RATE_PARENT,
  377. RK3568_CLKSEL_CON(62), 12, 2, MFLAGS);
  378. static struct rockchip_clk_branch rk3568_uart7_fracmux __initdata =
  379. MUX(0, "sclk_uart7_mux", sclk_uart7_p, CLK_SET_RATE_PARENT,
  380. RK3568_CLKSEL_CON(64), 12, 2, MFLAGS);
  381. static struct rockchip_clk_branch rk3568_uart8_fracmux __initdata =
  382. MUX(0, "sclk_uart8_mux", sclk_uart8_p, CLK_SET_RATE_PARENT,
  383. RK3568_CLKSEL_CON(66), 12, 2, MFLAGS);
  384. static struct rockchip_clk_branch rk3568_uart9_fracmux __initdata =
  385. MUX(0, "sclk_uart9_mux", sclk_uart9_p, CLK_SET_RATE_PARENT,
  386. RK3568_CLKSEL_CON(68), 12, 2, MFLAGS);
  387. static struct rockchip_clk_branch rk3568_uart0_fracmux __initdata =
  388. MUX(0, "sclk_uart0_mux", sclk_uart0_p, CLK_SET_RATE_PARENT,
  389. RK3568_PMU_CLKSEL_CON(4), 10, 2, MFLAGS);
  390. static struct rockchip_clk_branch rk3568_rtc32k_pmu_fracmux __initdata =
  391. MUX(CLK_RTC_32K, "clk_rtc_32k", clk_rtc32k_pmu_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  392. RK3568_PMU_CLKSEL_CON(0), 6, 2, MFLAGS);
  393. static struct rockchip_clk_branch rk3568_clk_branches[] __initdata = {
  394. /*
  395. * Clock-Architecture Diagram 1
  396. */
  397. /* SRC_CLK */
  398. COMPOSITE_NOMUX(0, "gpll_400m", "gpll", CLK_IGNORE_UNUSED,
  399. RK3568_CLKSEL_CON(75), 0, 5, DFLAGS,
  400. RK3568_CLKGATE_CON(35), 0, GFLAGS),
  401. COMPOSITE_NOMUX(0, "gpll_300m", "gpll", CLK_IGNORE_UNUSED,
  402. RK3568_CLKSEL_CON(75), 8, 5, DFLAGS,
  403. RK3568_CLKGATE_CON(35), 1, GFLAGS),
  404. COMPOSITE_NOMUX(0, "gpll_200m", "gpll", CLK_IGNORE_UNUSED,
  405. RK3568_CLKSEL_CON(76), 0, 5, DFLAGS,
  406. RK3568_CLKGATE_CON(35), 2, GFLAGS),
  407. COMPOSITE_NOMUX(0, "gpll_150m", "gpll", CLK_IGNORE_UNUSED,
  408. RK3568_CLKSEL_CON(76), 8, 5, DFLAGS,
  409. RK3568_CLKGATE_CON(35), 3, GFLAGS),
  410. COMPOSITE_NOMUX(0, "gpll_100m", "gpll", CLK_IGNORE_UNUSED,
  411. RK3568_CLKSEL_CON(77), 0, 5, DFLAGS,
  412. RK3568_CLKGATE_CON(35), 4, GFLAGS),
  413. COMPOSITE_NOMUX(0, "gpll_75m", "gpll", CLK_IGNORE_UNUSED,
  414. RK3568_CLKSEL_CON(77), 8, 5, DFLAGS,
  415. RK3568_CLKGATE_CON(35), 5, GFLAGS),
  416. COMPOSITE_NOMUX(0, "gpll_20m", "gpll", CLK_IGNORE_UNUSED,
  417. RK3568_CLKSEL_CON(78), 0, 6, DFLAGS,
  418. RK3568_CLKGATE_CON(35), 6, GFLAGS),
  419. COMPOSITE_NOMUX(CPLL_500M, "cpll_500m", "cpll", CLK_IGNORE_UNUSED,
  420. RK3568_CLKSEL_CON(78), 8, 5, DFLAGS,
  421. RK3568_CLKGATE_CON(35), 7, GFLAGS),
  422. COMPOSITE_NOMUX(CPLL_333M, "cpll_333m", "cpll", CLK_IGNORE_UNUSED,
  423. RK3568_CLKSEL_CON(79), 0, 5, DFLAGS,
  424. RK3568_CLKGATE_CON(35), 8, GFLAGS),
  425. COMPOSITE_NOMUX(CPLL_250M, "cpll_250m", "cpll", CLK_IGNORE_UNUSED,
  426. RK3568_CLKSEL_CON(79), 8, 5, DFLAGS,
  427. RK3568_CLKGATE_CON(35), 9, GFLAGS),
  428. COMPOSITE_NOMUX(CPLL_125M, "cpll_125m", "cpll", CLK_IGNORE_UNUSED,
  429. RK3568_CLKSEL_CON(80), 0, 5, DFLAGS,
  430. RK3568_CLKGATE_CON(35), 10, GFLAGS),
  431. COMPOSITE_NOMUX(CPLL_100M, "cpll_100m", "cpll", CLK_IGNORE_UNUSED,
  432. RK3568_CLKSEL_CON(82), 0, 5, DFLAGS,
  433. RK3568_CLKGATE_CON(35), 11, GFLAGS),
  434. COMPOSITE_NOMUX(CPLL_62P5M, "cpll_62p5", "cpll", CLK_IGNORE_UNUSED,
  435. RK3568_CLKSEL_CON(80), 8, 5, DFLAGS,
  436. RK3568_CLKGATE_CON(35), 12, GFLAGS),
  437. COMPOSITE_NOMUX(CPLL_50M, "cpll_50m", "cpll", CLK_IGNORE_UNUSED,
  438. RK3568_CLKSEL_CON(81), 0, 5, DFLAGS,
  439. RK3568_CLKGATE_CON(35), 13, GFLAGS),
  440. COMPOSITE_NOMUX(CPLL_25M, "cpll_25m", "cpll", CLK_IGNORE_UNUSED,
  441. RK3568_CLKSEL_CON(81), 8, 6, DFLAGS,
  442. RK3568_CLKGATE_CON(35), 14, GFLAGS),
  443. COMPOSITE_NOMUX(0, "clk_osc0_div_750k", "xin24m", CLK_IGNORE_UNUSED,
  444. RK3568_CLKSEL_CON(82), 8, 6, DFLAGS,
  445. RK3568_CLKGATE_CON(35), 15, GFLAGS),
  446. FACTOR(0, "clk_osc0_div_375k", "clk_osc0_div_750k", 0, 1, 2),
  447. FACTOR(0, "xin_osc0_half", "xin24m", 0, 1, 2),
  448. MUX(USB480M, "usb480m", mux_usb480m_p, CLK_SET_RATE_PARENT,
  449. RK3568_MODE_CON0, 14, 2, MFLAGS),
  450. MUX(USB480M_PHY, "usb480m_phy", mux_usb480m_phy_p, CLK_SET_RATE_PARENT,
  451. RK3568_MISC_CON2, 15, 1, MFLAGS),
  452. /* PD_CORE */
  453. COMPOSITE(0, "sclk_core_src", apll_gpll_npll_p, CLK_IGNORE_UNUSED,
  454. RK3568_CLKSEL_CON(2), 8, 2, MFLAGS, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  455. RK3568_CLKGATE_CON(0), 5, GFLAGS),
  456. COMPOSITE_NODIV(0, "sclk_core", sclk_core_pre_p, CLK_IGNORE_UNUSED,
  457. RK3568_CLKSEL_CON(2), 15, 1, MFLAGS,
  458. RK3568_CLKGATE_CON(0), 7, GFLAGS),
  459. COMPOSITE_NOMUX(0, "atclk_core", "armclk", CLK_IGNORE_UNUSED,
  460. RK3568_CLKSEL_CON(3), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  461. RK3568_CLKGATE_CON(0), 8, GFLAGS),
  462. COMPOSITE_NOMUX(0, "gicclk_core", "armclk", CLK_IGNORE_UNUSED,
  463. RK3568_CLKSEL_CON(3), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  464. RK3568_CLKGATE_CON(0), 9, GFLAGS),
  465. COMPOSITE_NOMUX(0, "pclk_core_pre", "armclk", CLK_IGNORE_UNUSED,
  466. RK3568_CLKSEL_CON(4), 0, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  467. RK3568_CLKGATE_CON(0), 10, GFLAGS),
  468. COMPOSITE_NOMUX(0, "periphclk_core_pre", "armclk", CLK_IGNORE_UNUSED,
  469. RK3568_CLKSEL_CON(4), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  470. RK3568_CLKGATE_CON(0), 11, GFLAGS),
  471. COMPOSITE_NOMUX(0, "tsclk_core", "periphclk_core_pre", CLK_IGNORE_UNUSED,
  472. RK3568_CLKSEL_CON(5), 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  473. RK3568_CLKGATE_CON(0), 14, GFLAGS),
  474. COMPOSITE_NOMUX(0, "cntclk_core", "periphclk_core_pre", CLK_IGNORE_UNUSED,
  475. RK3568_CLKSEL_CON(5), 4, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  476. RK3568_CLKGATE_CON(0), 15, GFLAGS),
  477. COMPOSITE_NOMUX(0, "aclk_core", "sclk_core", CLK_IGNORE_UNUSED,
  478. RK3568_CLKSEL_CON(5), 8, 5, DFLAGS | CLK_DIVIDER_READ_ONLY,
  479. RK3568_CLKGATE_CON(1), 0, GFLAGS),
  480. COMPOSITE_NODIV(ACLK_CORE_NIU2BUS, "aclk_core_niu2bus", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
  481. RK3568_CLKSEL_CON(5), 14, 2, MFLAGS,
  482. RK3568_CLKGATE_CON(1), 2, GFLAGS),
  483. GATE(CLK_CORE_PVTM, "clk_core_pvtm", "xin24m", 0,
  484. RK3568_CLKGATE_CON(1), 10, GFLAGS),
  485. GATE(CLK_CORE_PVTM_CORE, "clk_core_pvtm_core", "armclk", 0,
  486. RK3568_CLKGATE_CON(1), 11, GFLAGS),
  487. GATE(CLK_CORE_PVTPLL, "clk_core_pvtpll", "armclk", CLK_IGNORE_UNUSED,
  488. RK3568_CLKGATE_CON(1), 12, GFLAGS),
  489. GATE(PCLK_CORE_PVTM, "pclk_core_pvtm", "pclk_core_pre", 0,
  490. RK3568_CLKGATE_CON(1), 9, GFLAGS),
  491. /* PD_GPU */
  492. COMPOSITE(CLK_GPU_SRC, "clk_gpu_src", mpll_gpll_cpll_npll_p, 0,
  493. RK3568_CLKSEL_CON(6), 6, 2, MFLAGS | CLK_MUX_READ_ONLY, 0, 4, DFLAGS | CLK_DIVIDER_READ_ONLY,
  494. RK3568_CLKGATE_CON(2), 0, GFLAGS),
  495. MUX(CLK_GPU_PRE_MUX, "clk_gpu_pre_mux", clk_gpu_pre_mux_p, CLK_SET_RATE_PARENT,
  496. RK3568_CLKSEL_CON(6), 11, 1, MFLAGS | CLK_MUX_READ_ONLY),
  497. DIV(ACLK_GPU_PRE, "aclk_gpu_pre", "clk_gpu_pre_mux", 0,
  498. RK3568_CLKSEL_CON(6), 8, 2, DFLAGS),
  499. DIV(PCLK_GPU_PRE, "pclk_gpu_pre", "clk_gpu_pre_mux", 0,
  500. RK3568_CLKSEL_CON(6), 12, 4, DFLAGS),
  501. GATE(CLK_GPU, "clk_gpu", "clk_gpu_pre_mux", 0,
  502. RK3568_CLKGATE_CON(2), 3, GFLAGS),
  503. GATE(PCLK_GPU_PVTM, "pclk_gpu_pvtm", "pclk_gpu_pre", 0,
  504. RK3568_CLKGATE_CON(2), 6, GFLAGS),
  505. GATE(CLK_GPU_PVTM, "clk_gpu_pvtm", "xin24m", 0,
  506. RK3568_CLKGATE_CON(2), 7, GFLAGS),
  507. GATE(CLK_GPU_PVTM_CORE, "clk_gpu_pvtm_core", "clk_gpu_src", 0,
  508. RK3568_CLKGATE_CON(2), 8, GFLAGS),
  509. GATE(CLK_GPU_PVTPLL, "clk_gpu_pvtpll", "clk_gpu_src", CLK_IGNORE_UNUSED,
  510. RK3568_CLKGATE_CON(2), 9, GFLAGS),
  511. /* PD_NPU */
  512. COMPOSITE(CLK_NPU_SRC, "clk_npu_src", npll_gpll_p, 0,
  513. RK3568_CLKSEL_CON(7), 6, 1, MFLAGS, 0, 4, DFLAGS,
  514. RK3568_CLKGATE_CON(3), 0, GFLAGS),
  515. MUX(CLK_NPU_PRE_NDFT, "clk_npu_pre_ndft", clk_npu_pre_ndft_p, CLK_SET_RATE_PARENT | CLK_OPS_PARENT_ENABLE,
  516. RK3568_CLKSEL_CON(7), 8, 1, MFLAGS),
  517. MUX(CLK_NPU, "clk_npu", clk_npu_p, CLK_SET_RATE_PARENT,
  518. RK3568_CLKSEL_CON(7), 15, 1, MFLAGS),
  519. COMPOSITE_NOMUX(HCLK_NPU_PRE, "hclk_npu_pre", "clk_npu", 0,
  520. RK3568_CLKSEL_CON(8), 0, 4, DFLAGS,
  521. RK3568_CLKGATE_CON(3), 2, GFLAGS),
  522. COMPOSITE_NOMUX(PCLK_NPU_PRE, "pclk_npu_pre", "clk_npu", 0,
  523. RK3568_CLKSEL_CON(8), 4, 4, DFLAGS,
  524. RK3568_CLKGATE_CON(3), 3, GFLAGS),
  525. GATE(ACLK_NPU_PRE, "aclk_npu_pre", "clk_npu", 0,
  526. RK3568_CLKGATE_CON(3), 4, GFLAGS),
  527. GATE(ACLK_NPU, "aclk_npu", "aclk_npu_pre", 0,
  528. RK3568_CLKGATE_CON(3), 7, GFLAGS),
  529. GATE(HCLK_NPU, "hclk_npu", "hclk_npu_pre", 0,
  530. RK3568_CLKGATE_CON(3), 8, GFLAGS),
  531. GATE(PCLK_NPU_PVTM, "pclk_npu_pvtm", "pclk_npu_pre", 0,
  532. RK3568_CLKGATE_CON(3), 9, GFLAGS),
  533. GATE(CLK_NPU_PVTM, "clk_npu_pvtm", "xin24m", 0,
  534. RK3568_CLKGATE_CON(3), 10, GFLAGS),
  535. GATE(CLK_NPU_PVTM_CORE, "clk_npu_pvtm_core", "clk_npu_pre_ndft", 0,
  536. RK3568_CLKGATE_CON(3), 11, GFLAGS),
  537. GATE(CLK_NPU_PVTPLL, "clk_npu_pvtpll", "clk_npu_pre_ndft", CLK_IGNORE_UNUSED,
  538. RK3568_CLKGATE_CON(3), 12, GFLAGS),
  539. /* PD_DDR */
  540. COMPOSITE(CLK_DDRPHY1X_SRC, "clk_ddrphy1x_src", dpll_gpll_cpll_p, CLK_IGNORE_UNUSED,
  541. RK3568_CLKSEL_CON(9), 6, 2, MFLAGS, 0, 5, DFLAGS,
  542. RK3568_CLKGATE_CON(4), 0, GFLAGS),
  543. MUXGRF(CLK_DDR1X, "clk_ddr1x", clk_ddr1x_p, CLK_SET_RATE_PARENT,
  544. RK3568_CLKSEL_CON(9), 15, 1, MFLAGS),
  545. COMPOSITE_NOMUX(CLK_MSCH, "clk_msch", "clk_ddr1x", CLK_IGNORE_UNUSED,
  546. RK3568_CLKSEL_CON(10), 0, 2, DFLAGS,
  547. RK3568_CLKGATE_CON(4), 2, GFLAGS),
  548. GATE(CLK24_DDRMON, "clk24_ddrmon", "xin24m", CLK_IGNORE_UNUSED,
  549. RK3568_CLKGATE_CON(4), 15, GFLAGS),
  550. /* PD_GIC_AUDIO */
  551. COMPOSITE_NODIV(ACLK_GIC_AUDIO, "aclk_gic_audio", gpll200_gpll150_gpll100_xin24m_p, CLK_IGNORE_UNUSED,
  552. RK3568_CLKSEL_CON(10), 8, 2, MFLAGS,
  553. RK3568_CLKGATE_CON(5), 0, GFLAGS),
  554. COMPOSITE_NODIV(HCLK_GIC_AUDIO, "hclk_gic_audio", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
  555. RK3568_CLKSEL_CON(10), 10, 2, MFLAGS,
  556. RK3568_CLKGATE_CON(5), 1, GFLAGS),
  557. GATE(HCLK_SDMMC_BUFFER, "hclk_sdmmc_buffer", "hclk_gic_audio", 0,
  558. RK3568_CLKGATE_CON(5), 8, GFLAGS),
  559. COMPOSITE_NODIV(DCLK_SDMMC_BUFFER, "dclk_sdmmc_buffer", gpll100_gpll75_gpll50_p, 0,
  560. RK3568_CLKSEL_CON(10), 12, 2, MFLAGS,
  561. RK3568_CLKGATE_CON(5), 9, GFLAGS),
  562. GATE(ACLK_GIC600, "aclk_gic600", "aclk_gic_audio", CLK_IGNORE_UNUSED,
  563. RK3568_CLKGATE_CON(5), 4, GFLAGS),
  564. GATE(ACLK_SPINLOCK, "aclk_spinlock", "aclk_gic_audio", CLK_IGNORE_UNUSED,
  565. RK3568_CLKGATE_CON(5), 7, GFLAGS),
  566. GATE(HCLK_I2S0_8CH, "hclk_i2s0_8ch", "hclk_gic_audio", 0,
  567. RK3568_CLKGATE_CON(5), 10, GFLAGS),
  568. GATE(HCLK_I2S1_8CH, "hclk_i2s1_8ch", "hclk_gic_audio", 0,
  569. RK3568_CLKGATE_CON(5), 11, GFLAGS),
  570. GATE(HCLK_I2S2_2CH, "hclk_i2s2_2ch", "hclk_gic_audio", 0,
  571. RK3568_CLKGATE_CON(5), 12, GFLAGS),
  572. GATE(HCLK_I2S3_2CH, "hclk_i2s3_2ch", "hclk_gic_audio", 0,
  573. RK3568_CLKGATE_CON(5), 13, GFLAGS),
  574. COMPOSITE(CLK_I2S0_8CH_TX_SRC, "clk_i2s0_8ch_tx_src", gpll_cpll_npll_p, 0,
  575. RK3568_CLKSEL_CON(11), 8, 2, MFLAGS, 0, 7, DFLAGS,
  576. RK3568_CLKGATE_CON(6), 0, GFLAGS),
  577. COMPOSITE_FRACMUX(CLK_I2S0_8CH_TX_FRAC, "clk_i2s0_8ch_tx_frac", "clk_i2s0_8ch_tx_src", CLK_SET_RATE_PARENT,
  578. RK3568_CLKSEL_CON(12), 0,
  579. RK3568_CLKGATE_CON(6), 1, GFLAGS,
  580. &rk3568_i2s0_8ch_tx_fracmux),
  581. GATE(MCLK_I2S0_8CH_TX, "mclk_i2s0_8ch_tx", "clk_i2s0_8ch_tx", 0,
  582. RK3568_CLKGATE_CON(6), 2, GFLAGS),
  583. COMPOSITE_NODIV(I2S0_MCLKOUT_TX, "i2s0_mclkout_tx", i2s0_mclkout_tx_p, CLK_SET_RATE_PARENT,
  584. RK3568_CLKSEL_CON(11), 15, 1, MFLAGS,
  585. RK3568_CLKGATE_CON(6), 3, GFLAGS),
  586. COMPOSITE(CLK_I2S0_8CH_RX_SRC, "clk_i2s0_8ch_rx_src", gpll_cpll_npll_p, 0,
  587. RK3568_CLKSEL_CON(13), 8, 2, MFLAGS, 0, 7, DFLAGS,
  588. RK3568_CLKGATE_CON(6), 4, GFLAGS),
  589. COMPOSITE_FRACMUX(CLK_I2S0_8CH_RX_FRAC, "clk_i2s0_8ch_rx_frac", "clk_i2s0_8ch_rx_src", CLK_SET_RATE_PARENT,
  590. RK3568_CLKSEL_CON(14), 0,
  591. RK3568_CLKGATE_CON(6), 5, GFLAGS,
  592. &rk3568_i2s0_8ch_rx_fracmux),
  593. GATE(MCLK_I2S0_8CH_RX, "mclk_i2s0_8ch_rx", "clk_i2s0_8ch_rx", 0,
  594. RK3568_CLKGATE_CON(6), 6, GFLAGS),
  595. COMPOSITE_NODIV(I2S0_MCLKOUT_RX, "i2s0_mclkout_rx", i2s0_mclkout_rx_p, CLK_SET_RATE_PARENT,
  596. RK3568_CLKSEL_CON(13), 15, 1, MFLAGS,
  597. RK3568_CLKGATE_CON(6), 7, GFLAGS),
  598. COMPOSITE(CLK_I2S1_8CH_TX_SRC, "clk_i2s1_8ch_tx_src", gpll_cpll_npll_p, 0,
  599. RK3568_CLKSEL_CON(15), 8, 2, MFLAGS, 0, 7, DFLAGS,
  600. RK3568_CLKGATE_CON(6), 8, GFLAGS),
  601. COMPOSITE_FRACMUX(CLK_I2S1_8CH_TX_FRAC, "clk_i2s1_8ch_tx_frac", "clk_i2s1_8ch_tx_src", CLK_SET_RATE_PARENT,
  602. RK3568_CLKSEL_CON(16), 0,
  603. RK3568_CLKGATE_CON(6), 9, GFLAGS,
  604. &rk3568_i2s1_8ch_tx_fracmux),
  605. GATE(MCLK_I2S1_8CH_TX, "mclk_i2s1_8ch_tx", "clk_i2s1_8ch_tx", 0,
  606. RK3568_CLKGATE_CON(6), 10, GFLAGS),
  607. COMPOSITE_NODIV(I2S1_MCLKOUT_TX, "i2s1_mclkout_tx", i2s1_mclkout_tx_p, CLK_SET_RATE_PARENT,
  608. RK3568_CLKSEL_CON(15), 15, 1, MFLAGS,
  609. RK3568_CLKGATE_CON(6), 11, GFLAGS),
  610. COMPOSITE(CLK_I2S1_8CH_RX_SRC, "clk_i2s1_8ch_rx_src", gpll_cpll_npll_p, 0,
  611. RK3568_CLKSEL_CON(17), 8, 2, MFLAGS, 0, 7, DFLAGS,
  612. RK3568_CLKGATE_CON(6), 12, GFLAGS),
  613. COMPOSITE_FRACMUX(CLK_I2S1_8CH_RX_FRAC, "clk_i2s1_8ch_rx_frac", "clk_i2s1_8ch_rx_src", CLK_SET_RATE_PARENT,
  614. RK3568_CLKSEL_CON(18), 0,
  615. RK3568_CLKGATE_CON(6), 13, GFLAGS,
  616. &rk3568_i2s1_8ch_rx_fracmux),
  617. GATE(MCLK_I2S1_8CH_RX, "mclk_i2s1_8ch_rx", "clk_i2s1_8ch_rx", 0,
  618. RK3568_CLKGATE_CON(6), 14, GFLAGS),
  619. COMPOSITE_NODIV(I2S1_MCLKOUT_RX, "i2s1_mclkout_rx", i2s1_mclkout_rx_p, CLK_SET_RATE_PARENT,
  620. RK3568_CLKSEL_CON(17), 15, 1, MFLAGS,
  621. RK3568_CLKGATE_CON(6), 15, GFLAGS),
  622. COMPOSITE(CLK_I2S2_2CH_SRC, "clk_i2s2_2ch_src", gpll_cpll_npll_p, 0,
  623. RK3568_CLKSEL_CON(19), 8, 2, MFLAGS, 0, 7, DFLAGS,
  624. RK3568_CLKGATE_CON(7), 0, GFLAGS),
  625. COMPOSITE_FRACMUX(CLK_I2S2_2CH_FRAC, "clk_i2s2_2ch_frac", "clk_i2s2_2ch_src", CLK_SET_RATE_PARENT,
  626. RK3568_CLKSEL_CON(20), 0,
  627. RK3568_CLKGATE_CON(7), 1, GFLAGS,
  628. &rk3568_i2s2_2ch_fracmux),
  629. GATE(MCLK_I2S2_2CH, "mclk_i2s2_2ch", "clk_i2s2_2ch", 0,
  630. RK3568_CLKGATE_CON(7), 2, GFLAGS),
  631. COMPOSITE_NODIV(I2S2_MCLKOUT, "i2s2_mclkout", i2s2_mclkout_p, CLK_SET_RATE_PARENT,
  632. RK3568_CLKSEL_CON(19), 15, 1, MFLAGS,
  633. RK3568_CLKGATE_CON(7), 3, GFLAGS),
  634. COMPOSITE(CLK_I2S3_2CH_TX_SRC, "clk_i2s3_2ch_tx_src", gpll_cpll_npll_p, 0,
  635. RK3568_CLKSEL_CON(21), 8, 2, MFLAGS, 0, 7, DFLAGS,
  636. RK3568_CLKGATE_CON(7), 4, GFLAGS),
  637. COMPOSITE_FRACMUX(CLK_I2S3_2CH_TX_FRAC, "clk_i2s3_2ch_tx_frac", "clk_i2s3_2ch_tx_src", CLK_SET_RATE_PARENT,
  638. RK3568_CLKSEL_CON(22), 0,
  639. RK3568_CLKGATE_CON(7), 5, GFLAGS,
  640. &rk3568_i2s3_2ch_tx_fracmux),
  641. GATE(MCLK_I2S3_2CH_TX, "mclk_i2s3_2ch_tx", "clk_i2s3_2ch_tx", 0,
  642. RK3568_CLKGATE_CON(7), 6, GFLAGS),
  643. COMPOSITE_NODIV(I2S3_MCLKOUT_TX, "i2s3_mclkout_tx", i2s3_mclkout_tx_p, CLK_SET_RATE_PARENT,
  644. RK3568_CLKSEL_CON(21), 15, 1, MFLAGS,
  645. RK3568_CLKGATE_CON(7), 7, GFLAGS),
  646. COMPOSITE(CLK_I2S3_2CH_RX_SRC, "clk_i2s3_2ch_rx_src", gpll_cpll_npll_p, 0,
  647. RK3568_CLKSEL_CON(83), 8, 2, MFLAGS, 0, 7, DFLAGS,
  648. RK3568_CLKGATE_CON(7), 8, GFLAGS),
  649. COMPOSITE_FRACMUX(CLK_I2S3_2CH_RX_FRAC, "clk_i2s3_2ch_rx_frac", "clk_i2s3_2ch_rx_src", CLK_SET_RATE_PARENT,
  650. RK3568_CLKSEL_CON(84), 0,
  651. RK3568_CLKGATE_CON(7), 9, GFLAGS,
  652. &rk3568_i2s3_2ch_rx_fracmux),
  653. GATE(MCLK_I2S3_2CH_RX, "mclk_i2s3_2ch_rx", "clk_i2s3_2ch_rx", 0,
  654. RK3568_CLKGATE_CON(7), 10, GFLAGS),
  655. COMPOSITE_NODIV(I2S3_MCLKOUT_RX, "i2s3_mclkout_rx", i2s3_mclkout_rx_p, CLK_SET_RATE_PARENT,
  656. RK3568_CLKSEL_CON(83), 15, 1, MFLAGS,
  657. RK3568_CLKGATE_CON(7), 11, GFLAGS),
  658. GATE(HCLK_PDM, "hclk_pdm", "hclk_gic_audio", 0,
  659. RK3568_CLKGATE_CON(5), 14, GFLAGS),
  660. COMPOSITE_NODIV(MCLK_PDM, "mclk_pdm", mclk_pdm_p, 0,
  661. RK3568_CLKSEL_CON(23), 8, 2, MFLAGS,
  662. RK3568_CLKGATE_CON(5), 15, GFLAGS),
  663. GATE(HCLK_VAD, "hclk_vad", "hclk_gic_audio", 0,
  664. RK3568_CLKGATE_CON(7), 12, GFLAGS),
  665. GATE(HCLK_SPDIF_8CH, "hclk_spdif_8ch", "hclk_gic_audio", 0,
  666. RK3568_CLKGATE_CON(7), 13, GFLAGS),
  667. COMPOSITE(MCLK_SPDIF_8CH_SRC, "mclk_spdif_8ch_src", cpll_gpll_p, 0,
  668. RK3568_CLKSEL_CON(23), 14, 1, MFLAGS, 0, 7, DFLAGS,
  669. RK3568_CLKGATE_CON(7), 14, GFLAGS),
  670. COMPOSITE_FRACMUX(MCLK_SPDIF_8CH_FRAC, "mclk_spdif_8ch_frac", "mclk_spdif_8ch_src", CLK_SET_RATE_PARENT,
  671. RK3568_CLKSEL_CON(24), 0,
  672. RK3568_CLKGATE_CON(7), 15, GFLAGS,
  673. &rk3568_spdif_8ch_fracmux),
  674. GATE(HCLK_AUDPWM, "hclk_audpwm", "hclk_gic_audio", 0,
  675. RK3568_CLKGATE_CON(8), 0, GFLAGS),
  676. COMPOSITE(SCLK_AUDPWM_SRC, "sclk_audpwm_src", gpll_cpll_p, 0,
  677. RK3568_CLKSEL_CON(25), 14, 1, MFLAGS, 0, 6, DFLAGS,
  678. RK3568_CLKGATE_CON(8), 1, GFLAGS),
  679. COMPOSITE_FRACMUX(SCLK_AUDPWM_FRAC, "sclk_audpwm_frac", "sclk_audpwm_src", CLK_SET_RATE_PARENT,
  680. RK3568_CLKSEL_CON(26), 0,
  681. RK3568_CLKGATE_CON(8), 2, GFLAGS,
  682. &rk3568_audpwm_fracmux),
  683. GATE(HCLK_ACDCDIG, "hclk_acdcdig", "hclk_gic_audio", 0,
  684. RK3568_CLKGATE_CON(8), 3, GFLAGS),
  685. COMPOSITE_NODIV(CLK_ACDCDIG_I2C, "clk_acdcdig_i2c", clk_i2c_p, 0,
  686. RK3568_CLKSEL_CON(23), 10, 2, MFLAGS,
  687. RK3568_CLKGATE_CON(8), 4, GFLAGS),
  688. GATE(CLK_ACDCDIG_DAC, "clk_acdcdig_dac", "mclk_i2s3_2ch_tx", 0,
  689. RK3568_CLKGATE_CON(8), 5, GFLAGS),
  690. GATE(CLK_ACDCDIG_ADC, "clk_acdcdig_adc", "mclk_i2s3_2ch_rx", 0,
  691. RK3568_CLKGATE_CON(8), 6, GFLAGS),
  692. /* PD_SECURE_FLASH */
  693. COMPOSITE_NODIV(ACLK_SECURE_FLASH, "aclk_secure_flash", gpll200_gpll150_gpll100_xin24m_p, 0,
  694. RK3568_CLKSEL_CON(27), 0, 2, MFLAGS,
  695. RK3568_CLKGATE_CON(8), 7, GFLAGS),
  696. COMPOSITE_NODIV(HCLK_SECURE_FLASH, "hclk_secure_flash", gpll150_gpll100_gpll75_xin24m_p, 0,
  697. RK3568_CLKSEL_CON(27), 2, 2, MFLAGS,
  698. RK3568_CLKGATE_CON(8), 8, GFLAGS),
  699. GATE(ACLK_CRYPTO_NS, "aclk_crypto_ns", "aclk_secure_flash", 0,
  700. RK3568_CLKGATE_CON(8), 11, GFLAGS),
  701. GATE(HCLK_CRYPTO_NS, "hclk_crypto_ns", "hclk_secure_flash", 0,
  702. RK3568_CLKGATE_CON(8), 12, GFLAGS),
  703. COMPOSITE_NODIV(CLK_CRYPTO_NS_CORE, "clk_crypto_ns_core", gpll200_gpll150_gpll100_p, 0,
  704. RK3568_CLKSEL_CON(27), 4, 2, MFLAGS,
  705. RK3568_CLKGATE_CON(8), 13, GFLAGS),
  706. COMPOSITE_NODIV(CLK_CRYPTO_NS_PKA, "clk_crypto_ns_pka", gpll300_gpll200_gpll100_p, 0,
  707. RK3568_CLKSEL_CON(27), 6, 2, MFLAGS,
  708. RK3568_CLKGATE_CON(8), 14, GFLAGS),
  709. GATE(CLK_CRYPTO_NS_RNG, "clk_crypto_ns_rng", "hclk_secure_flash", 0,
  710. RK3568_CLKGATE_CON(8), 15, GFLAGS),
  711. GATE(HCLK_TRNG_NS, "hclk_trng_ns", "hclk_secure_flash", CLK_IGNORE_UNUSED,
  712. RK3568_CLKGATE_CON(9), 10, GFLAGS),
  713. GATE(CLK_TRNG_NS, "clk_trng_ns", "hclk_secure_flash", CLK_IGNORE_UNUSED,
  714. RK3568_CLKGATE_CON(9), 11, GFLAGS),
  715. GATE(PCLK_OTPC_NS, "pclk_otpc_ns", "hclk_secure_flash", 0,
  716. RK3568_CLKGATE_CON(26), 9, GFLAGS),
  717. GATE(CLK_OTPC_NS_SBPI, "clk_otpc_ns_sbpi", "xin24m", 0,
  718. RK3568_CLKGATE_CON(26), 10, GFLAGS),
  719. GATE(CLK_OTPC_NS_USR, "clk_otpc_ns_usr", "xin_osc0_half", 0,
  720. RK3568_CLKGATE_CON(26), 11, GFLAGS),
  721. GATE(HCLK_NANDC, "hclk_nandc", "hclk_secure_flash", 0,
  722. RK3568_CLKGATE_CON(9), 0, GFLAGS),
  723. COMPOSITE_NODIV(NCLK_NANDC, "nclk_nandc", clk_nandc_p, 0,
  724. RK3568_CLKSEL_CON(28), 0, 2, MFLAGS,
  725. RK3568_CLKGATE_CON(9), 1, GFLAGS),
  726. GATE(HCLK_SFC, "hclk_sfc", "hclk_secure_flash", 0,
  727. RK3568_CLKGATE_CON(9), 2, GFLAGS),
  728. GATE(HCLK_SFC_XIP, "hclk_sfc_xip", "hclk_secure_flash", 0,
  729. RK3568_CLKGATE_CON(9), 3, GFLAGS),
  730. COMPOSITE_NODIV(SCLK_SFC, "sclk_sfc", sclk_sfc_p, 0,
  731. RK3568_CLKSEL_CON(28), 4, 3, MFLAGS,
  732. RK3568_CLKGATE_CON(9), 4, GFLAGS),
  733. GATE(ACLK_EMMC, "aclk_emmc", "aclk_secure_flash", 0,
  734. RK3568_CLKGATE_CON(9), 5, GFLAGS),
  735. GATE(HCLK_EMMC, "hclk_emmc", "hclk_secure_flash", 0,
  736. RK3568_CLKGATE_CON(9), 6, GFLAGS),
  737. COMPOSITE_NODIV(BCLK_EMMC, "bclk_emmc", gpll200_gpll150_cpll125_p, 0,
  738. RK3568_CLKSEL_CON(28), 8, 2, MFLAGS,
  739. RK3568_CLKGATE_CON(9), 7, GFLAGS),
  740. COMPOSITE_NODIV(CCLK_EMMC, "cclk_emmc", cclk_emmc_p, 0,
  741. RK3568_CLKSEL_CON(28), 12, 3, MFLAGS,
  742. RK3568_CLKGATE_CON(9), 8, GFLAGS),
  743. GATE(TCLK_EMMC, "tclk_emmc", "xin24m", 0,
  744. RK3568_CLKGATE_CON(9), 9, GFLAGS),
  745. MMC(SCLK_EMMC_DRV, "emmc_drv", "cclk_emmc", RK3568_EMMC_CON0, 1),
  746. MMC(SCLK_EMMC_SAMPLE, "emmc_sample", "cclk_emmc", RK3568_EMMC_CON1, 1),
  747. /* PD_PIPE */
  748. COMPOSITE_NODIV(ACLK_PIPE, "aclk_pipe", aclk_pipe_p, 0,
  749. RK3568_CLKSEL_CON(29), 0, 2, MFLAGS,
  750. RK3568_CLKGATE_CON(10), 0, GFLAGS),
  751. COMPOSITE_NOMUX(PCLK_PIPE, "pclk_pipe", "aclk_pipe", 0,
  752. RK3568_CLKSEL_CON(29), 4, 4, DFLAGS,
  753. RK3568_CLKGATE_CON(10), 1, GFLAGS),
  754. GATE(ACLK_PCIE20_MST, "aclk_pcie20_mst", "aclk_pipe", 0,
  755. RK3568_CLKGATE_CON(12), 0, GFLAGS),
  756. GATE(ACLK_PCIE20_SLV, "aclk_pcie20_slv", "aclk_pipe", 0,
  757. RK3568_CLKGATE_CON(12), 1, GFLAGS),
  758. GATE(ACLK_PCIE20_DBI, "aclk_pcie20_dbi", "aclk_pipe", 0,
  759. RK3568_CLKGATE_CON(12), 2, GFLAGS),
  760. GATE(PCLK_PCIE20, "pclk_pcie20", "pclk_pipe", 0,
  761. RK3568_CLKGATE_CON(12), 3, GFLAGS),
  762. GATE(CLK_PCIE20_AUX_NDFT, "clk_pcie20_aux_ndft", "xin24m", 0,
  763. RK3568_CLKGATE_CON(12), 4, GFLAGS),
  764. GATE(ACLK_PCIE30X1_MST, "aclk_pcie30x1_mst", "aclk_pipe", 0,
  765. RK3568_CLKGATE_CON(12), 8, GFLAGS),
  766. GATE(ACLK_PCIE30X1_SLV, "aclk_pcie30x1_slv", "aclk_pipe", 0,
  767. RK3568_CLKGATE_CON(12), 9, GFLAGS),
  768. GATE(ACLK_PCIE30X1_DBI, "aclk_pcie30x1_dbi", "aclk_pipe", 0,
  769. RK3568_CLKGATE_CON(12), 10, GFLAGS),
  770. GATE(PCLK_PCIE30X1, "pclk_pcie30x1", "pclk_pipe", 0,
  771. RK3568_CLKGATE_CON(12), 11, GFLAGS),
  772. GATE(CLK_PCIE30X1_AUX_NDFT, "clk_pcie30x1_aux_ndft", "xin24m", 0,
  773. RK3568_CLKGATE_CON(12), 12, GFLAGS),
  774. GATE(ACLK_PCIE30X2_MST, "aclk_pcie30x2_mst", "aclk_pipe", 0,
  775. RK3568_CLKGATE_CON(13), 0, GFLAGS),
  776. GATE(ACLK_PCIE30X2_SLV, "aclk_pcie30x2_slv", "aclk_pipe", 0,
  777. RK3568_CLKGATE_CON(13), 1, GFLAGS),
  778. GATE(ACLK_PCIE30X2_DBI, "aclk_pcie30x2_dbi", "aclk_pipe", 0,
  779. RK3568_CLKGATE_CON(13), 2, GFLAGS),
  780. GATE(PCLK_PCIE30X2, "pclk_pcie30x2", "pclk_pipe", 0,
  781. RK3568_CLKGATE_CON(13), 3, GFLAGS),
  782. GATE(CLK_PCIE30X2_AUX_NDFT, "clk_pcie30x2_aux_ndft", "xin24m", 0,
  783. RK3568_CLKGATE_CON(13), 4, GFLAGS),
  784. GATE(ACLK_SATA0, "aclk_sata0", "aclk_pipe", 0,
  785. RK3568_CLKGATE_CON(11), 0, GFLAGS),
  786. GATE(CLK_SATA0_PMALIVE, "clk_sata0_pmalive", "gpll_20m", 0,
  787. RK3568_CLKGATE_CON(11), 1, GFLAGS),
  788. GATE(CLK_SATA0_RXOOB, "clk_sata0_rxoob", "cpll_50m", 0,
  789. RK3568_CLKGATE_CON(11), 2, GFLAGS),
  790. GATE(ACLK_SATA1, "aclk_sata1", "aclk_pipe", 0,
  791. RK3568_CLKGATE_CON(11), 4, GFLAGS),
  792. GATE(CLK_SATA1_PMALIVE, "clk_sata1_pmalive", "gpll_20m", 0,
  793. RK3568_CLKGATE_CON(11), 5, GFLAGS),
  794. GATE(CLK_SATA1_RXOOB, "clk_sata1_rxoob", "cpll_50m", 0,
  795. RK3568_CLKGATE_CON(11), 6, GFLAGS),
  796. GATE(ACLK_SATA2, "aclk_sata2", "aclk_pipe", 0,
  797. RK3568_CLKGATE_CON(11), 8, GFLAGS),
  798. GATE(CLK_SATA2_PMALIVE, "clk_sata2_pmalive", "gpll_20m", 0,
  799. RK3568_CLKGATE_CON(11), 9, GFLAGS),
  800. GATE(CLK_SATA2_RXOOB, "clk_sata2_rxoob", "cpll_50m", 0,
  801. RK3568_CLKGATE_CON(11), 10, GFLAGS),
  802. GATE(ACLK_USB3OTG0, "aclk_usb3otg0", "aclk_pipe", 0,
  803. RK3568_CLKGATE_CON(10), 8, GFLAGS),
  804. GATE(CLK_USB3OTG0_REF, "clk_usb3otg0_ref", "xin24m", 0,
  805. RK3568_CLKGATE_CON(10), 9, GFLAGS),
  806. COMPOSITE_NODIV(CLK_USB3OTG0_SUSPEND, "clk_usb3otg0_suspend", xin24m_32k_p, 0,
  807. RK3568_CLKSEL_CON(29), 8, 1, MFLAGS,
  808. RK3568_CLKGATE_CON(10), 10, GFLAGS),
  809. GATE(ACLK_USB3OTG1, "aclk_usb3otg1", "aclk_pipe", 0,
  810. RK3568_CLKGATE_CON(10), 12, GFLAGS),
  811. GATE(CLK_USB3OTG1_REF, "clk_usb3otg1_ref", "xin24m", 0,
  812. RK3568_CLKGATE_CON(10), 13, GFLAGS),
  813. COMPOSITE_NODIV(CLK_USB3OTG1_SUSPEND, "clk_usb3otg1_suspend", xin24m_32k_p, 0,
  814. RK3568_CLKSEL_CON(29), 9, 1, MFLAGS,
  815. RK3568_CLKGATE_CON(10), 14, GFLAGS),
  816. COMPOSITE_NODIV(CLK_XPCS_EEE, "clk_xpcs_eee", gpll200_cpll125_p, 0,
  817. RK3568_CLKSEL_CON(29), 13, 1, MFLAGS,
  818. RK3568_CLKGATE_CON(10), 4, GFLAGS),
  819. GATE(PCLK_XPCS, "pclk_xpcs", "pclk_pipe", 0,
  820. RK3568_CLKGATE_CON(13), 6, GFLAGS),
  821. /* PD_PHP */
  822. COMPOSITE_NODIV(ACLK_PHP, "aclk_php", gpll300_gpll200_gpll100_xin24m_p, 0,
  823. RK3568_CLKSEL_CON(30), 0, 2, MFLAGS,
  824. RK3568_CLKGATE_CON(14), 8, GFLAGS),
  825. COMPOSITE_NODIV(HCLK_PHP, "hclk_php", gpll150_gpll100_gpll75_xin24m_p, 0,
  826. RK3568_CLKSEL_CON(30), 2, 2, MFLAGS,
  827. RK3568_CLKGATE_CON(14), 9, GFLAGS),
  828. COMPOSITE_NOMUX(PCLK_PHP, "pclk_php", "aclk_php", 0,
  829. RK3568_CLKSEL_CON(30), 4, 4, DFLAGS,
  830. RK3568_CLKGATE_CON(14), 10, GFLAGS),
  831. GATE(HCLK_SDMMC0, "hclk_sdmmc0", "hclk_php", 0,
  832. RK3568_CLKGATE_CON(15), 0, GFLAGS),
  833. COMPOSITE_NODIV(CLK_SDMMC0, "clk_sdmmc0", clk_sdmmc_p, 0,
  834. RK3568_CLKSEL_CON(30), 8, 3, MFLAGS,
  835. RK3568_CLKGATE_CON(15), 1, GFLAGS),
  836. MMC(SCLK_SDMMC0_DRV, "sdmmc0_drv", "clk_sdmmc0", RK3568_SDMMC0_CON0, 1),
  837. MMC(SCLK_SDMMC0_SAMPLE, "sdmmc0_sample", "clk_sdmmc0", RK3568_SDMMC0_CON1, 1),
  838. GATE(HCLK_SDMMC1, "hclk_sdmmc1", "hclk_php", 0,
  839. RK3568_CLKGATE_CON(15), 2, GFLAGS),
  840. COMPOSITE_NODIV(CLK_SDMMC1, "clk_sdmmc1", clk_sdmmc_p, 0,
  841. RK3568_CLKSEL_CON(30), 12, 3, MFLAGS,
  842. RK3568_CLKGATE_CON(15), 3, GFLAGS),
  843. MMC(SCLK_SDMMC1_DRV, "sdmmc1_drv", "clk_sdmmc1", RK3568_SDMMC1_CON0, 1),
  844. MMC(SCLK_SDMMC1_SAMPLE, "sdmmc1_sample", "clk_sdmmc1", RK3568_SDMMC1_CON1, 1),
  845. GATE(ACLK_GMAC0, "aclk_gmac0", "aclk_php", 0,
  846. RK3568_CLKGATE_CON(15), 5, GFLAGS),
  847. GATE(PCLK_GMAC0, "pclk_gmac0", "pclk_php", 0,
  848. RK3568_CLKGATE_CON(15), 6, GFLAGS),
  849. COMPOSITE_NODIV(CLK_MAC0_2TOP, "clk_mac0_2top", clk_mac_2top_p, 0,
  850. RK3568_CLKSEL_CON(31), 8, 2, MFLAGS,
  851. RK3568_CLKGATE_CON(15), 7, GFLAGS),
  852. COMPOSITE_NODIV(CLK_MAC0_OUT, "clk_mac0_out", cpll125_cpll50_cpll25_xin24m_p, 0,
  853. RK3568_CLKSEL_CON(31), 14, 2, MFLAGS,
  854. RK3568_CLKGATE_CON(15), 8, GFLAGS),
  855. GATE(CLK_MAC0_REFOUT, "clk_mac0_refout", "clk_mac0_2top", 0,
  856. RK3568_CLKGATE_CON(15), 12, GFLAGS),
  857. COMPOSITE_NODIV(CLK_GMAC0_PTP_REF, "clk_gmac0_ptp_ref", clk_gmac_ptp_p, 0,
  858. RK3568_CLKSEL_CON(31), 12, 2, MFLAGS,
  859. RK3568_CLKGATE_CON(15), 4, GFLAGS),
  860. MUX(SCLK_GMAC0, "clk_gmac0", mux_gmac0_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  861. RK3568_CLKSEL_CON(31), 2, 1, MFLAGS),
  862. FACTOR(0, "clk_gmac0_tx_div5", "clk_gmac0", 0, 1, 5),
  863. FACTOR(0, "clk_gmac0_tx_div50", "clk_gmac0", 0, 1, 50),
  864. FACTOR(0, "clk_gmac0_rx_div2", "clk_gmac0", 0, 1, 2),
  865. FACTOR(0, "clk_gmac0_rx_div20", "clk_gmac0", 0, 1, 20),
  866. MUX(SCLK_GMAC0_RGMII_SPEED, "clk_gmac0_rgmii_speed", mux_gmac0_rgmii_speed_p, 0,
  867. RK3568_CLKSEL_CON(31), 4, 2, MFLAGS),
  868. MUX(SCLK_GMAC0_RMII_SPEED, "clk_gmac0_rmii_speed", mux_gmac0_rmii_speed_p, 0,
  869. RK3568_CLKSEL_CON(31), 3, 1, MFLAGS),
  870. MUX(SCLK_GMAC0_RX_TX, "clk_gmac0_rx_tx", mux_gmac0_rx_tx_p, CLK_SET_RATE_PARENT,
  871. RK3568_CLKSEL_CON(31), 0, 2, MFLAGS),
  872. /* PD_USB */
  873. COMPOSITE_NODIV(ACLK_USB, "aclk_usb", gpll300_gpll200_gpll100_xin24m_p, 0,
  874. RK3568_CLKSEL_CON(32), 0, 2, MFLAGS,
  875. RK3568_CLKGATE_CON(16), 0, GFLAGS),
  876. COMPOSITE_NODIV(HCLK_USB, "hclk_usb", gpll150_gpll100_gpll75_xin24m_p, 0,
  877. RK3568_CLKSEL_CON(32), 2, 2, MFLAGS,
  878. RK3568_CLKGATE_CON(16), 1, GFLAGS),
  879. COMPOSITE_NOMUX(PCLK_USB, "pclk_usb", "aclk_usb", 0,
  880. RK3568_CLKSEL_CON(32), 4, 4, DFLAGS,
  881. RK3568_CLKGATE_CON(16), 2, GFLAGS),
  882. GATE(HCLK_USB2HOST0, "hclk_usb2host0", "hclk_usb", 0,
  883. RK3568_CLKGATE_CON(16), 12, GFLAGS),
  884. GATE(HCLK_USB2HOST0_ARB, "hclk_usb2host0_arb", "hclk_usb", 0,
  885. RK3568_CLKGATE_CON(16), 13, GFLAGS),
  886. GATE(HCLK_USB2HOST1, "hclk_usb2host1", "hclk_usb", 0,
  887. RK3568_CLKGATE_CON(16), 14, GFLAGS),
  888. GATE(HCLK_USB2HOST1_ARB, "hclk_usb2host1_arb", "hclk_usb", 0,
  889. RK3568_CLKGATE_CON(16), 15, GFLAGS),
  890. GATE(HCLK_SDMMC2, "hclk_sdmmc2", "hclk_usb", 0,
  891. RK3568_CLKGATE_CON(17), 0, GFLAGS),
  892. COMPOSITE_NODIV(CLK_SDMMC2, "clk_sdmmc2", clk_sdmmc_p, 0,
  893. RK3568_CLKSEL_CON(32), 8, 3, MFLAGS,
  894. RK3568_CLKGATE_CON(17), 1, GFLAGS),
  895. MMC(SCLK_SDMMC2_DRV, "sdmmc2_drv", "clk_sdmmc2", RK3568_SDMMC2_CON0, 1),
  896. MMC(SCLK_SDMMC2_SAMPLE, "sdmmc2_sample", "clk_sdmmc2", RK3568_SDMMC2_CON1, 1),
  897. GATE(ACLK_GMAC1, "aclk_gmac1", "aclk_usb", 0,
  898. RK3568_CLKGATE_CON(17), 3, GFLAGS),
  899. GATE(PCLK_GMAC1, "pclk_gmac1", "pclk_usb", 0,
  900. RK3568_CLKGATE_CON(17), 4, GFLAGS),
  901. COMPOSITE_NODIV(CLK_MAC1_2TOP, "clk_mac1_2top", clk_mac_2top_p, 0,
  902. RK3568_CLKSEL_CON(33), 8, 2, MFLAGS,
  903. RK3568_CLKGATE_CON(17), 5, GFLAGS),
  904. COMPOSITE_NODIV(CLK_MAC1_OUT, "clk_mac1_out", cpll125_cpll50_cpll25_xin24m_p, 0,
  905. RK3568_CLKSEL_CON(33), 14, 2, MFLAGS,
  906. RK3568_CLKGATE_CON(17), 6, GFLAGS),
  907. GATE(CLK_MAC1_REFOUT, "clk_mac1_refout", "clk_mac1_2top", 0,
  908. RK3568_CLKGATE_CON(17), 10, GFLAGS),
  909. COMPOSITE_NODIV(CLK_GMAC1_PTP_REF, "clk_gmac1_ptp_ref", clk_gmac_ptp_p, 0,
  910. RK3568_CLKSEL_CON(33), 12, 2, MFLAGS,
  911. RK3568_CLKGATE_CON(17), 2, GFLAGS),
  912. MUX(SCLK_GMAC1, "clk_gmac1", mux_gmac1_p, CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  913. RK3568_CLKSEL_CON(33), 2, 1, MFLAGS),
  914. FACTOR(0, "clk_gmac1_tx_div5", "clk_gmac1", 0, 1, 5),
  915. FACTOR(0, "clk_gmac1_tx_div50", "clk_gmac1", 0, 1, 50),
  916. FACTOR(0, "clk_gmac1_rx_div2", "clk_gmac1", 0, 1, 2),
  917. FACTOR(0, "clk_gmac1_rx_div20", "clk_gmac1", 0, 1, 20),
  918. MUX(SCLK_GMAC1_RGMII_SPEED, "clk_gmac1_rgmii_speed", mux_gmac1_rgmii_speed_p, 0,
  919. RK3568_CLKSEL_CON(33), 4, 2, MFLAGS),
  920. MUX(SCLK_GMAC1_RMII_SPEED, "clk_gmac1_rmii_speed", mux_gmac1_rmii_speed_p, 0,
  921. RK3568_CLKSEL_CON(33), 3, 1, MFLAGS),
  922. MUX(SCLK_GMAC1_RX_TX, "clk_gmac1_rx_tx", mux_gmac1_rx_tx_p, CLK_SET_RATE_PARENT,
  923. RK3568_CLKSEL_CON(33), 0, 2, MFLAGS),
  924. /* PD_PERI */
  925. COMPOSITE_NODIV(ACLK_PERIMID, "aclk_perimid", gpll300_gpll200_gpll100_xin24m_p, CLK_IGNORE_UNUSED,
  926. RK3568_CLKSEL_CON(10), 4, 2, MFLAGS,
  927. RK3568_CLKGATE_CON(14), 0, GFLAGS),
  928. COMPOSITE_NODIV(HCLK_PERIMID, "hclk_perimid", gpll150_gpll100_gpll75_xin24m_p, CLK_IGNORE_UNUSED,
  929. RK3568_CLKSEL_CON(10), 6, 2, MFLAGS,
  930. RK3568_CLKGATE_CON(14), 1, GFLAGS),
  931. /* PD_VI */
  932. COMPOSITE_NODIV(ACLK_VI, "aclk_vi", gpll400_gpll300_gpll200_xin24m_p, 0,
  933. RK3568_CLKSEL_CON(34), 0, 2, MFLAGS,
  934. RK3568_CLKGATE_CON(18), 0, GFLAGS),
  935. COMPOSITE_NOMUX(HCLK_VI, "hclk_vi", "aclk_vi", 0,
  936. RK3568_CLKSEL_CON(34), 4, 4, DFLAGS,
  937. RK3568_CLKGATE_CON(18), 1, GFLAGS),
  938. COMPOSITE_NOMUX(PCLK_VI, "pclk_vi", "aclk_vi", 0,
  939. RK3568_CLKSEL_CON(34), 8, 4, DFLAGS,
  940. RK3568_CLKGATE_CON(18), 2, GFLAGS),
  941. GATE(ACLK_VICAP, "aclk_vicap", "aclk_vi", 0,
  942. RK3568_CLKGATE_CON(18), 9, GFLAGS),
  943. GATE(HCLK_VICAP, "hclk_vicap", "hclk_vi", 0,
  944. RK3568_CLKGATE_CON(18), 10, GFLAGS),
  945. COMPOSITE_NODIV(DCLK_VICAP, "dclk_vicap", cpll333_gpll300_gpll200_p, 0,
  946. RK3568_CLKSEL_CON(34), 14, 2, MFLAGS,
  947. RK3568_CLKGATE_CON(18), 11, GFLAGS),
  948. GATE(ICLK_VICAP_G, "iclk_vicap_g", "iclk_vicap", 0,
  949. RK3568_CLKGATE_CON(18), 13, GFLAGS),
  950. GATE(ACLK_ISP, "aclk_isp", "aclk_vi", 0,
  951. RK3568_CLKGATE_CON(19), 0, GFLAGS),
  952. GATE(HCLK_ISP, "hclk_isp", "hclk_vi", 0,
  953. RK3568_CLKGATE_CON(19), 1, GFLAGS),
  954. COMPOSITE(CLK_ISP, "clk_isp", cpll_gpll_hpll_p, 0,
  955. RK3568_CLKSEL_CON(35), 6, 2, MFLAGS, 0, 5, DFLAGS,
  956. RK3568_CLKGATE_CON(19), 2, GFLAGS),
  957. GATE(PCLK_CSI2HOST1, "pclk_csi2host1", "pclk_vi", 0,
  958. RK3568_CLKGATE_CON(19), 4, GFLAGS),
  959. COMPOSITE(CLK_CIF_OUT, "clk_cif_out", gpll_usb480m_xin24m_p, 0,
  960. RK3568_CLKSEL_CON(35), 14, 2, MFLAGS, 8, 6, DFLAGS,
  961. RK3568_CLKGATE_CON(19), 8, GFLAGS),
  962. COMPOSITE(CLK_CAM0_OUT, "clk_cam0_out", gpll_usb480m_xin24m_p, 0,
  963. RK3568_CLKSEL_CON(36), 6, 2, MFLAGS, 0, 6, DFLAGS,
  964. RK3568_CLKGATE_CON(19), 9, GFLAGS),
  965. COMPOSITE(CLK_CAM1_OUT, "clk_cam1_out", gpll_usb480m_xin24m_p, 0,
  966. RK3568_CLKSEL_CON(36), 14, 2, MFLAGS, 8, 6, DFLAGS,
  967. RK3568_CLKGATE_CON(19), 10, GFLAGS),
  968. /* PD_VO */
  969. COMPOSITE_NODIV(ACLK_VO, "aclk_vo", gpll300_cpll250_gpll100_xin24m_p, 0,
  970. RK3568_CLKSEL_CON(37), 0, 2, MFLAGS,
  971. RK3568_CLKGATE_CON(20), 0, GFLAGS),
  972. COMPOSITE_NOMUX(HCLK_VO, "hclk_vo", "aclk_vo", 0,
  973. RK3568_CLKSEL_CON(37), 8, 4, DFLAGS,
  974. RK3568_CLKGATE_CON(20), 1, GFLAGS),
  975. COMPOSITE_NOMUX(PCLK_VO, "pclk_vo", "aclk_vo", 0,
  976. RK3568_CLKSEL_CON(37), 12, 4, DFLAGS,
  977. RK3568_CLKGATE_CON(20), 2, GFLAGS),
  978. COMPOSITE(ACLK_VOP_PRE, "aclk_vop_pre", cpll_gpll_hpll_vpll_p, 0,
  979. RK3568_CLKSEL_CON(38), 6, 2, MFLAGS, 0, 5, DFLAGS,
  980. RK3568_CLKGATE_CON(20), 6, GFLAGS),
  981. GATE(ACLK_VOP, "aclk_vop", "aclk_vop_pre", 0,
  982. RK3568_CLKGATE_CON(20), 8, GFLAGS),
  983. GATE(HCLK_VOP, "hclk_vop", "hclk_vo", 0,
  984. RK3568_CLKGATE_CON(20), 9, GFLAGS),
  985. COMPOSITE(DCLK_VOP0, "dclk_vop0", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_NO_REPARENT,
  986. RK3568_CLKSEL_CON(39), 10, 2, MFLAGS, 0, 8, DFLAGS,
  987. RK3568_CLKGATE_CON(20), 10, GFLAGS),
  988. COMPOSITE(DCLK_VOP1, "dclk_vop1", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_NO_REPARENT,
  989. RK3568_CLKSEL_CON(40), 10, 2, MFLAGS, 0, 8, DFLAGS,
  990. RK3568_CLKGATE_CON(20), 11, GFLAGS),
  991. COMPOSITE(DCLK_VOP2, "dclk_vop2", hpll_vpll_gpll_cpll_p, CLK_SET_RATE_NO_REPARENT,
  992. RK3568_CLKSEL_CON(41), 10, 2, MFLAGS, 0, 8, DFLAGS,
  993. RK3568_CLKGATE_CON(20), 12, GFLAGS),
  994. GATE(CLK_VOP_PWM, "clk_vop_pwm", "xin24m", 0,
  995. RK3568_CLKGATE_CON(20), 13, GFLAGS),
  996. GATE(ACLK_HDCP, "aclk_hdcp", "aclk_vo", 0,
  997. RK3568_CLKGATE_CON(21), 0, GFLAGS),
  998. GATE(HCLK_HDCP, "hclk_hdcp", "hclk_vo", 0,
  999. RK3568_CLKGATE_CON(21), 1, GFLAGS),
  1000. GATE(PCLK_HDCP, "pclk_hdcp", "pclk_vo", 0,
  1001. RK3568_CLKGATE_CON(21), 2, GFLAGS),
  1002. GATE(PCLK_HDMI_HOST, "pclk_hdmi_host", "pclk_vo", 0,
  1003. RK3568_CLKGATE_CON(21), 3, GFLAGS),
  1004. GATE(CLK_HDMI_SFR, "clk_hdmi_sfr", "xin24m", 0,
  1005. RK3568_CLKGATE_CON(21), 4, GFLAGS),
  1006. GATE(CLK_HDMI_CEC, "clk_hdmi_cec", "clk_rtc_32k", 0,
  1007. RK3568_CLKGATE_CON(21), 5, GFLAGS),
  1008. GATE(PCLK_DSITX_0, "pclk_dsitx_0", "pclk_vo", 0,
  1009. RK3568_CLKGATE_CON(21), 6, GFLAGS),
  1010. GATE(PCLK_DSITX_1, "pclk_dsitx_1", "pclk_vo", 0,
  1011. RK3568_CLKGATE_CON(21), 7, GFLAGS),
  1012. GATE(PCLK_EDP_CTRL, "pclk_edp_ctrl", "pclk_vo", 0,
  1013. RK3568_CLKGATE_CON(21), 8, GFLAGS),
  1014. COMPOSITE_NODIV(CLK_EDP_200M, "clk_edp_200m", gpll200_gpll150_cpll125_p, 0,
  1015. RK3568_CLKSEL_CON(38), 8, 2, MFLAGS,
  1016. RK3568_CLKGATE_CON(21), 9, GFLAGS),
  1017. /* PD_VPU */
  1018. COMPOSITE(ACLK_VPU_PRE, "aclk_vpu_pre", gpll_cpll_p, 0,
  1019. RK3568_CLKSEL_CON(42), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1020. RK3568_CLKGATE_CON(22), 0, GFLAGS),
  1021. COMPOSITE_NOMUX(HCLK_VPU_PRE, "hclk_vpu_pre", "aclk_vpu_pre", 0,
  1022. RK3568_CLKSEL_CON(42), 8, 4, DFLAGS,
  1023. RK3568_CLKGATE_CON(22), 1, GFLAGS),
  1024. GATE(ACLK_VPU, "aclk_vpu", "aclk_vpu_pre", 0,
  1025. RK3568_CLKGATE_CON(22), 4, GFLAGS),
  1026. GATE(HCLK_VPU, "hclk_vpu", "hclk_vpu_pre", 0,
  1027. RK3568_CLKGATE_CON(22), 5, GFLAGS),
  1028. /* PD_RGA */
  1029. COMPOSITE_NODIV(ACLK_RGA_PRE, "aclk_rga_pre", gpll300_cpll250_gpll100_xin24m_p, 0,
  1030. RK3568_CLKSEL_CON(43), 0, 2, MFLAGS,
  1031. RK3568_CLKGATE_CON(23), 0, GFLAGS),
  1032. COMPOSITE_NOMUX(HCLK_RGA_PRE, "hclk_rga_pre", "aclk_rga_pre", 0,
  1033. RK3568_CLKSEL_CON(43), 8, 4, DFLAGS,
  1034. RK3568_CLKGATE_CON(23), 1, GFLAGS),
  1035. COMPOSITE_NOMUX(PCLK_RGA_PRE, "pclk_rga_pre", "aclk_rga_pre", 0,
  1036. RK3568_CLKSEL_CON(43), 12, 4, DFLAGS,
  1037. RK3568_CLKGATE_CON(22), 12, GFLAGS),
  1038. GATE(ACLK_RGA, "aclk_rga", "aclk_rga_pre", 0,
  1039. RK3568_CLKGATE_CON(23), 4, GFLAGS),
  1040. GATE(HCLK_RGA, "hclk_rga", "hclk_rga_pre", 0,
  1041. RK3568_CLKGATE_CON(23), 5, GFLAGS),
  1042. COMPOSITE_NODIV(CLK_RGA_CORE, "clk_rga_core", gpll300_gpll200_gpll100_p, 0,
  1043. RK3568_CLKSEL_CON(43), 2, 2, MFLAGS,
  1044. RK3568_CLKGATE_CON(23), 6, GFLAGS),
  1045. GATE(ACLK_IEP, "aclk_iep", "aclk_rga_pre", 0,
  1046. RK3568_CLKGATE_CON(23), 7, GFLAGS),
  1047. GATE(HCLK_IEP, "hclk_iep", "hclk_rga_pre", 0,
  1048. RK3568_CLKGATE_CON(23), 8, GFLAGS),
  1049. COMPOSITE_NODIV(CLK_IEP_CORE, "clk_iep_core", gpll300_gpll200_gpll100_p, 0,
  1050. RK3568_CLKSEL_CON(43), 4, 2, MFLAGS,
  1051. RK3568_CLKGATE_CON(23), 9, GFLAGS),
  1052. GATE(HCLK_EBC, "hclk_ebc", "hclk_rga_pre", 0, RK3568_CLKGATE_CON(23), 10, GFLAGS),
  1053. COMPOSITE_NODIV(DCLK_EBC, "dclk_ebc", gpll400_cpll333_gpll200_p, 0,
  1054. RK3568_CLKSEL_CON(43), 6, 2, MFLAGS,
  1055. RK3568_CLKGATE_CON(23), 11, GFLAGS),
  1056. GATE(ACLK_JDEC, "aclk_jdec", "aclk_rga_pre", 0,
  1057. RK3568_CLKGATE_CON(23), 12, GFLAGS),
  1058. GATE(HCLK_JDEC, "hclk_jdec", "hclk_rga_pre", 0,
  1059. RK3568_CLKGATE_CON(23), 13, GFLAGS),
  1060. GATE(ACLK_JENC, "aclk_jenc", "aclk_rga_pre", 0,
  1061. RK3568_CLKGATE_CON(23), 14, GFLAGS),
  1062. GATE(HCLK_JENC, "hclk_jenc", "hclk_rga_pre", 0,
  1063. RK3568_CLKGATE_CON(23), 15, GFLAGS),
  1064. GATE(PCLK_EINK, "pclk_eink", "pclk_rga_pre", 0,
  1065. RK3568_CLKGATE_CON(22), 14, GFLAGS),
  1066. GATE(HCLK_EINK, "hclk_eink", "hclk_rga_pre", 0,
  1067. RK3568_CLKGATE_CON(22), 15, GFLAGS),
  1068. /* PD_RKVENC */
  1069. COMPOSITE(ACLK_RKVENC_PRE, "aclk_rkvenc_pre", gpll_cpll_npll_p, 0,
  1070. RK3568_CLKSEL_CON(44), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1071. RK3568_CLKGATE_CON(24), 0, GFLAGS),
  1072. COMPOSITE_NOMUX(HCLK_RKVENC_PRE, "hclk_rkvenc_pre", "aclk_rkvenc_pre", 0,
  1073. RK3568_CLKSEL_CON(44), 8, 4, DFLAGS,
  1074. RK3568_CLKGATE_CON(24), 1, GFLAGS),
  1075. GATE(ACLK_RKVENC, "aclk_rkvenc", "aclk_rkvenc_pre", 0,
  1076. RK3568_CLKGATE_CON(24), 6, GFLAGS),
  1077. GATE(HCLK_RKVENC, "hclk_rkvenc", "hclk_rkvenc_pre", 0,
  1078. RK3568_CLKGATE_CON(24), 7, GFLAGS),
  1079. COMPOSITE(CLK_RKVENC_CORE, "clk_rkvenc_core", gpll_cpll_npll_vpll_p, 0,
  1080. RK3568_CLKSEL_CON(45), 14, 2, MFLAGS, 0, 5, DFLAGS,
  1081. RK3568_CLKGATE_CON(24), 8, GFLAGS),
  1082. COMPOSITE(ACLK_RKVDEC_PRE, "aclk_rkvdec_pre", aclk_rkvdec_pre_p, CLK_SET_RATE_NO_REPARENT,
  1083. RK3568_CLKSEL_CON(47), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1084. RK3568_CLKGATE_CON(25), 0, GFLAGS),
  1085. COMPOSITE_NOMUX(HCLK_RKVDEC_PRE, "hclk_rkvdec_pre", "aclk_rkvdec_pre", 0,
  1086. RK3568_CLKSEL_CON(47), 8, 4, DFLAGS,
  1087. RK3568_CLKGATE_CON(25), 1, GFLAGS),
  1088. GATE(ACLK_RKVDEC, "aclk_rkvdec", "aclk_rkvdec_pre", 0,
  1089. RK3568_CLKGATE_CON(25), 4, GFLAGS),
  1090. GATE(HCLK_RKVDEC, "hclk_rkvdec", "hclk_rkvdec_pre", 0,
  1091. RK3568_CLKGATE_CON(25), 5, GFLAGS),
  1092. COMPOSITE(CLK_RKVDEC_CA, "clk_rkvdec_ca", gpll_cpll_npll_vpll_p, 0,
  1093. RK3568_CLKSEL_CON(48), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1094. RK3568_CLKGATE_CON(25), 6, GFLAGS),
  1095. COMPOSITE(CLK_RKVDEC_CORE, "clk_rkvdec_core", clk_rkvdec_core_p, CLK_SET_RATE_NO_REPARENT,
  1096. RK3568_CLKSEL_CON(49), 14, 2, MFLAGS, 8, 5, DFLAGS,
  1097. RK3568_CLKGATE_CON(25), 7, GFLAGS),
  1098. COMPOSITE(CLK_RKVDEC_HEVC_CA, "clk_rkvdec_hevc_ca", gpll_cpll_npll_vpll_p, 0,
  1099. RK3568_CLKSEL_CON(49), 6, 2, MFLAGS, 0, 5, DFLAGS,
  1100. RK3568_CLKGATE_CON(25), 8, GFLAGS),
  1101. /* PD_BUS */
  1102. COMPOSITE_NODIV(ACLK_BUS, "aclk_bus", gpll200_gpll150_gpll100_xin24m_p, 0,
  1103. RK3568_CLKSEL_CON(50), 0, 2, MFLAGS,
  1104. RK3568_CLKGATE_CON(26), 0, GFLAGS),
  1105. COMPOSITE_NODIV(PCLK_BUS, "pclk_bus", gpll100_gpll75_cpll50_xin24m_p, 0,
  1106. RK3568_CLKSEL_CON(50), 4, 2, MFLAGS,
  1107. RK3568_CLKGATE_CON(26), 1, GFLAGS),
  1108. GATE(PCLK_TSADC, "pclk_tsadc", "pclk_bus", 0,
  1109. RK3568_CLKGATE_CON(26), 4, GFLAGS),
  1110. COMPOSITE(CLK_TSADC_TSEN, "clk_tsadc_tsen", xin24m_gpll100_cpll100_p, 0,
  1111. RK3568_CLKSEL_CON(51), 4, 2, MFLAGS, 0, 3, DFLAGS,
  1112. RK3568_CLKGATE_CON(26), 5, GFLAGS),
  1113. COMPOSITE_NOMUX(CLK_TSADC, "clk_tsadc", "clk_tsadc_tsen", 0,
  1114. RK3568_CLKSEL_CON(51), 8, 7, DFLAGS,
  1115. RK3568_CLKGATE_CON(26), 6, GFLAGS),
  1116. GATE(PCLK_SARADC, "pclk_saradc", "pclk_bus", 0,
  1117. RK3568_CLKGATE_CON(26), 7, GFLAGS),
  1118. GATE(CLK_SARADC, "clk_saradc", "xin24m", 0,
  1119. RK3568_CLKGATE_CON(26), 8, GFLAGS),
  1120. GATE(PCLK_SCR, "pclk_scr", "pclk_bus", CLK_IGNORE_UNUSED,
  1121. RK3568_CLKGATE_CON(26), 12, GFLAGS),
  1122. GATE(PCLK_WDT_NS, "pclk_wdt_ns", "pclk_bus", 0,
  1123. RK3568_CLKGATE_CON(26), 13, GFLAGS),
  1124. GATE(TCLK_WDT_NS, "tclk_wdt_ns", "xin24m", 0,
  1125. RK3568_CLKGATE_CON(26), 14, GFLAGS),
  1126. GATE(ACLK_MCU, "aclk_mcu", "aclk_bus", CLK_IGNORE_UNUSED,
  1127. RK3568_CLKGATE_CON(32), 13, GFLAGS),
  1128. GATE(PCLK_INTMUX, "pclk_intmux", "pclk_bus", CLK_IGNORE_UNUSED,
  1129. RK3568_CLKGATE_CON(32), 14, GFLAGS),
  1130. GATE(PCLK_MAILBOX, "pclk_mailbox", "pclk_bus", 0,
  1131. RK3568_CLKGATE_CON(32), 15, GFLAGS),
  1132. GATE(PCLK_UART1, "pclk_uart1", "pclk_bus", 0,
  1133. RK3568_CLKGATE_CON(27), 12, GFLAGS),
  1134. COMPOSITE(CLK_UART1_SRC, "clk_uart1_src", gpll_cpll_usb480m_p, 0,
  1135. RK3568_CLKSEL_CON(52), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1136. RK3568_CLKGATE_CON(27), 13, GFLAGS),
  1137. COMPOSITE_FRACMUX(CLK_UART1_FRAC, "clk_uart1_frac", "clk_uart1_src", CLK_SET_RATE_PARENT,
  1138. RK3568_CLKSEL_CON(53), 0,
  1139. RK3568_CLKGATE_CON(27), 14, GFLAGS,
  1140. &rk3568_uart1_fracmux),
  1141. GATE(SCLK_UART1, "sclk_uart1", "sclk_uart1_mux", 0,
  1142. RK3568_CLKGATE_CON(27), 15, GFLAGS),
  1143. GATE(PCLK_UART2, "pclk_uart2", "pclk_bus", 0,
  1144. RK3568_CLKGATE_CON(28), 0, GFLAGS),
  1145. COMPOSITE(CLK_UART2_SRC, "clk_uart2_src", gpll_cpll_usb480m_p, 0,
  1146. RK3568_CLKSEL_CON(54), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1147. RK3568_CLKGATE_CON(28), 1, GFLAGS),
  1148. COMPOSITE_FRACMUX(CLK_UART2_FRAC, "clk_uart2_frac", "clk_uart2_src", CLK_SET_RATE_PARENT,
  1149. RK3568_CLKSEL_CON(55), 0,
  1150. RK3568_CLKGATE_CON(28), 2, GFLAGS,
  1151. &rk3568_uart2_fracmux),
  1152. GATE(SCLK_UART2, "sclk_uart2", "sclk_uart2_mux", 0,
  1153. RK3568_CLKGATE_CON(28), 3, GFLAGS),
  1154. GATE(PCLK_UART3, "pclk_uart3", "pclk_bus", 0,
  1155. RK3568_CLKGATE_CON(28), 4, GFLAGS),
  1156. COMPOSITE(CLK_UART3_SRC, "clk_uart3_src", gpll_cpll_usb480m_p, 0,
  1157. RK3568_CLKSEL_CON(56), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1158. RK3568_CLKGATE_CON(28), 5, GFLAGS),
  1159. COMPOSITE_FRACMUX(CLK_UART3_FRAC, "clk_uart3_frac", "clk_uart3_src", CLK_SET_RATE_PARENT,
  1160. RK3568_CLKSEL_CON(57), 0,
  1161. RK3568_CLKGATE_CON(28), 6, GFLAGS,
  1162. &rk3568_uart3_fracmux),
  1163. GATE(SCLK_UART3, "sclk_uart3", "sclk_uart3_mux", 0,
  1164. RK3568_CLKGATE_CON(28), 7, GFLAGS),
  1165. GATE(PCLK_UART4, "pclk_uart4", "pclk_bus", 0,
  1166. RK3568_CLKGATE_CON(28), 8, GFLAGS),
  1167. COMPOSITE(CLK_UART4_SRC, "clk_uart4_src", gpll_cpll_usb480m_p, 0,
  1168. RK3568_CLKSEL_CON(58), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1169. RK3568_CLKGATE_CON(28), 9, GFLAGS),
  1170. COMPOSITE_FRACMUX(CLK_UART4_FRAC, "clk_uart4_frac", "clk_uart4_src", CLK_SET_RATE_PARENT,
  1171. RK3568_CLKSEL_CON(59), 0,
  1172. RK3568_CLKGATE_CON(28), 10, GFLAGS,
  1173. &rk3568_uart4_fracmux),
  1174. GATE(SCLK_UART4, "sclk_uart4", "sclk_uart4_mux", 0,
  1175. RK3568_CLKGATE_CON(28), 11, GFLAGS),
  1176. GATE(PCLK_UART5, "pclk_uart5", "pclk_bus", 0,
  1177. RK3568_CLKGATE_CON(28), 12, GFLAGS),
  1178. COMPOSITE(CLK_UART5_SRC, "clk_uart5_src", gpll_cpll_usb480m_p, 0,
  1179. RK3568_CLKSEL_CON(60), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1180. RK3568_CLKGATE_CON(28), 13, GFLAGS),
  1181. COMPOSITE_FRACMUX(CLK_UART5_FRAC, "clk_uart5_frac", "clk_uart5_src", CLK_SET_RATE_PARENT,
  1182. RK3568_CLKSEL_CON(61), 0,
  1183. RK3568_CLKGATE_CON(28), 14, GFLAGS,
  1184. &rk3568_uart5_fracmux),
  1185. GATE(SCLK_UART5, "sclk_uart5", "sclk_uart5_mux", 0,
  1186. RK3568_CLKGATE_CON(28), 15, GFLAGS),
  1187. GATE(PCLK_UART6, "pclk_uart6", "pclk_bus", 0,
  1188. RK3568_CLKGATE_CON(29), 0, GFLAGS),
  1189. COMPOSITE(CLK_UART6_SRC, "clk_uart6_src", gpll_cpll_usb480m_p, 0,
  1190. RK3568_CLKSEL_CON(62), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1191. RK3568_CLKGATE_CON(29), 1, GFLAGS),
  1192. COMPOSITE_FRACMUX(CLK_UART6_FRAC, "clk_uart6_frac", "clk_uart6_src", CLK_SET_RATE_PARENT,
  1193. RK3568_CLKSEL_CON(63), 0,
  1194. RK3568_CLKGATE_CON(29), 2, GFLAGS,
  1195. &rk3568_uart6_fracmux),
  1196. GATE(SCLK_UART6, "sclk_uart6", "sclk_uart6_mux", 0,
  1197. RK3568_CLKGATE_CON(29), 3, GFLAGS),
  1198. GATE(PCLK_UART7, "pclk_uart7", "pclk_bus", 0,
  1199. RK3568_CLKGATE_CON(29), 4, GFLAGS),
  1200. COMPOSITE(CLK_UART7_SRC, "clk_uart7_src", gpll_cpll_usb480m_p, 0,
  1201. RK3568_CLKSEL_CON(64), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1202. RK3568_CLKGATE_CON(29), 5, GFLAGS),
  1203. COMPOSITE_FRACMUX(CLK_UART7_FRAC, "clk_uart7_frac", "clk_uart7_src", CLK_SET_RATE_PARENT,
  1204. RK3568_CLKSEL_CON(65), 0,
  1205. RK3568_CLKGATE_CON(29), 6, GFLAGS,
  1206. &rk3568_uart7_fracmux),
  1207. GATE(SCLK_UART7, "sclk_uart7", "sclk_uart7_mux", 0,
  1208. RK3568_CLKGATE_CON(29), 7, GFLAGS),
  1209. GATE(PCLK_UART8, "pclk_uart8", "pclk_bus", 0,
  1210. RK3568_CLKGATE_CON(29), 8, GFLAGS),
  1211. COMPOSITE(CLK_UART8_SRC, "clk_uart8_src", gpll_cpll_usb480m_p, 0,
  1212. RK3568_CLKSEL_CON(66), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1213. RK3568_CLKGATE_CON(29), 9, GFLAGS),
  1214. COMPOSITE_FRACMUX(CLK_UART8_FRAC, "clk_uart8_frac", "clk_uart8_src", CLK_SET_RATE_PARENT,
  1215. RK3568_CLKSEL_CON(67), 0,
  1216. RK3568_CLKGATE_CON(29), 10, GFLAGS,
  1217. &rk3568_uart8_fracmux),
  1218. GATE(SCLK_UART8, "sclk_uart8", "sclk_uart8_mux", 0,
  1219. RK3568_CLKGATE_CON(29), 11, GFLAGS),
  1220. GATE(PCLK_UART9, "pclk_uart9", "pclk_bus", 0,
  1221. RK3568_CLKGATE_CON(29), 12, GFLAGS),
  1222. COMPOSITE(CLK_UART9_SRC, "clk_uart9_src", gpll_cpll_usb480m_p, 0,
  1223. RK3568_CLKSEL_CON(68), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1224. RK3568_CLKGATE_CON(29), 13, GFLAGS),
  1225. COMPOSITE_FRACMUX(CLK_UART9_FRAC, "clk_uart9_frac", "clk_uart9_src", CLK_SET_RATE_PARENT,
  1226. RK3568_CLKSEL_CON(69), 0,
  1227. RK3568_CLKGATE_CON(29), 14, GFLAGS,
  1228. &rk3568_uart9_fracmux),
  1229. GATE(SCLK_UART9, "sclk_uart9", "sclk_uart9_mux", 0,
  1230. RK3568_CLKGATE_CON(29), 15, GFLAGS),
  1231. GATE(PCLK_CAN0, "pclk_can0", "pclk_bus", 0,
  1232. RK3568_CLKGATE_CON(27), 5, GFLAGS),
  1233. COMPOSITE(CLK_CAN0, "clk_can0", gpll_cpll_p, 0,
  1234. RK3568_CLKSEL_CON(70), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1235. RK3568_CLKGATE_CON(27), 6, GFLAGS),
  1236. GATE(PCLK_CAN1, "pclk_can1", "pclk_bus", 0,
  1237. RK3568_CLKGATE_CON(27), 7, GFLAGS),
  1238. COMPOSITE(CLK_CAN1, "clk_can1", gpll_cpll_p, 0,
  1239. RK3568_CLKSEL_CON(70), 15, 1, MFLAGS, 8, 5, DFLAGS,
  1240. RK3568_CLKGATE_CON(27), 8, GFLAGS),
  1241. GATE(PCLK_CAN2, "pclk_can2", "pclk_bus", 0,
  1242. RK3568_CLKGATE_CON(27), 9, GFLAGS),
  1243. COMPOSITE(CLK_CAN2, "clk_can2", gpll_cpll_p, 0,
  1244. RK3568_CLKSEL_CON(71), 7, 1, MFLAGS, 0, 5, DFLAGS,
  1245. RK3568_CLKGATE_CON(27), 10, GFLAGS),
  1246. COMPOSITE_NODIV(CLK_I2C, "clk_i2c", clk_i2c_p, 0,
  1247. RK3568_CLKSEL_CON(71), 8, 2, MFLAGS,
  1248. RK3568_CLKGATE_CON(32), 10, GFLAGS),
  1249. GATE(PCLK_I2C1, "pclk_i2c1", "pclk_bus", 0,
  1250. RK3568_CLKGATE_CON(30), 0, GFLAGS),
  1251. GATE(CLK_I2C1, "clk_i2c1", "clk_i2c", 0,
  1252. RK3568_CLKGATE_CON(30), 1, GFLAGS),
  1253. GATE(PCLK_I2C2, "pclk_i2c2", "pclk_bus", 0,
  1254. RK3568_CLKGATE_CON(30), 2, GFLAGS),
  1255. GATE(CLK_I2C2, "clk_i2c2", "clk_i2c", 0,
  1256. RK3568_CLKGATE_CON(30), 3, GFLAGS),
  1257. GATE(PCLK_I2C3, "pclk_i2c3", "pclk_bus", 0,
  1258. RK3568_CLKGATE_CON(30), 4, GFLAGS),
  1259. GATE(CLK_I2C3, "clk_i2c3", "clk_i2c", 0,
  1260. RK3568_CLKGATE_CON(30), 5, GFLAGS),
  1261. GATE(PCLK_I2C4, "pclk_i2c4", "pclk_bus", 0,
  1262. RK3568_CLKGATE_CON(30), 6, GFLAGS),
  1263. GATE(CLK_I2C4, "clk_i2c4", "clk_i2c", 0,
  1264. RK3568_CLKGATE_CON(30), 7, GFLAGS),
  1265. GATE(PCLK_I2C5, "pclk_i2c5", "pclk_bus", 0,
  1266. RK3568_CLKGATE_CON(30), 8, GFLAGS),
  1267. GATE(CLK_I2C5, "clk_i2c5", "clk_i2c", 0,
  1268. RK3568_CLKGATE_CON(30), 9, GFLAGS),
  1269. GATE(PCLK_SPI0, "pclk_spi0", "pclk_bus", 0,
  1270. RK3568_CLKGATE_CON(30), 10, GFLAGS),
  1271. COMPOSITE_NODIV(CLK_SPI0, "clk_spi0", gpll200_xin24m_cpll100_p, 0,
  1272. RK3568_CLKSEL_CON(72), 0, 1, MFLAGS,
  1273. RK3568_CLKGATE_CON(30), 11, GFLAGS),
  1274. GATE(PCLK_SPI1, "pclk_spi1", "pclk_bus", 0,
  1275. RK3568_CLKGATE_CON(30), 12, GFLAGS),
  1276. COMPOSITE_NODIV(CLK_SPI1, "clk_spi1", gpll200_xin24m_cpll100_p, 0,
  1277. RK3568_CLKSEL_CON(72), 2, 1, MFLAGS,
  1278. RK3568_CLKGATE_CON(30), 13, GFLAGS),
  1279. GATE(PCLK_SPI2, "pclk_spi2", "pclk_bus", 0,
  1280. RK3568_CLKGATE_CON(30), 14, GFLAGS),
  1281. COMPOSITE_NODIV(CLK_SPI2, "clk_spi2", gpll200_xin24m_cpll100_p, 0,
  1282. RK3568_CLKSEL_CON(72), 4, 1, MFLAGS,
  1283. RK3568_CLKGATE_CON(30), 15, GFLAGS),
  1284. GATE(PCLK_SPI3, "pclk_spi3", "pclk_bus", 0,
  1285. RK3568_CLKGATE_CON(31), 0, GFLAGS),
  1286. COMPOSITE_NODIV(CLK_SPI3, "clk_spi3", gpll200_xin24m_cpll100_p, 0,
  1287. RK3568_CLKSEL_CON(72), 6, 1, MFLAGS, RK3568_CLKGATE_CON(31), 1, GFLAGS),
  1288. GATE(PCLK_PWM1, "pclk_pwm1", "pclk_bus", 0, RK3568_CLKGATE_CON(31), 10, GFLAGS),
  1289. COMPOSITE_NODIV(CLK_PWM1, "clk_pwm1", gpll100_xin24m_cpll100_p, 0,
  1290. RK3568_CLKSEL_CON(72), 8, 1, MFLAGS,
  1291. RK3568_CLKGATE_CON(31), 11, GFLAGS),
  1292. GATE(CLK_PWM1_CAPTURE, "clk_pwm1_capture", "xin24m", 0,
  1293. RK3568_CLKGATE_CON(31), 12, GFLAGS),
  1294. GATE(PCLK_PWM2, "pclk_pwm2", "pclk_bus", 0,
  1295. RK3568_CLKGATE_CON(31), 13, GFLAGS),
  1296. COMPOSITE_NODIV(CLK_PWM2, "clk_pwm2", gpll100_xin24m_cpll100_p, 0,
  1297. RK3568_CLKSEL_CON(72), 10, 1, MFLAGS,
  1298. RK3568_CLKGATE_CON(31), 14, GFLAGS),
  1299. GATE(CLK_PWM2_CAPTURE, "clk_pwm2_capture", "xin24m", 0,
  1300. RK3568_CLKGATE_CON(31), 15, GFLAGS),
  1301. GATE(PCLK_PWM3, "pclk_pwm3", "pclk_bus", 0,
  1302. RK3568_CLKGATE_CON(32), 0, GFLAGS),
  1303. COMPOSITE_NODIV(CLK_PWM3, "clk_pwm3", gpll100_xin24m_cpll100_p, 0,
  1304. RK3568_CLKSEL_CON(72), 12, 1, MFLAGS,
  1305. RK3568_CLKGATE_CON(32), 1, GFLAGS),
  1306. GATE(CLK_PWM3_CAPTURE, "clk_pwm3_capture", "xin24m", 0,
  1307. RK3568_CLKGATE_CON(32), 2, GFLAGS),
  1308. COMPOSITE_NODIV(DBCLK_GPIO, "dbclk_gpio", xin24m_32k_p, 0,
  1309. RK3568_CLKSEL_CON(72), 14, 1, MFLAGS,
  1310. RK3568_CLKGATE_CON(32), 11, GFLAGS),
  1311. GATE(PCLK_GPIO1, "pclk_gpio1", "pclk_bus", 0,
  1312. RK3568_CLKGATE_CON(31), 2, GFLAGS),
  1313. GATE(DBCLK_GPIO1, "dbclk_gpio1", "dbclk_gpio", 0,
  1314. RK3568_CLKGATE_CON(31), 3, GFLAGS),
  1315. GATE(PCLK_GPIO2, "pclk_gpio2", "pclk_bus", 0,
  1316. RK3568_CLKGATE_CON(31), 4, GFLAGS),
  1317. GATE(DBCLK_GPIO2, "dbclk_gpio2", "dbclk_gpio", 0,
  1318. RK3568_CLKGATE_CON(31), 5, GFLAGS),
  1319. GATE(PCLK_GPIO3, "pclk_gpio3", "pclk_bus", 0,
  1320. RK3568_CLKGATE_CON(31), 6, GFLAGS),
  1321. GATE(DBCLK_GPIO3, "dbclk_gpio3", "dbclk_gpio", 0,
  1322. RK3568_CLKGATE_CON(31), 7, GFLAGS),
  1323. GATE(PCLK_GPIO4, "pclk_gpio4", "pclk_bus", 0,
  1324. RK3568_CLKGATE_CON(31), 8, GFLAGS),
  1325. GATE(DBCLK_GPIO4, "dbclk_gpio4", "dbclk_gpio", 0,
  1326. RK3568_CLKGATE_CON(31), 9, GFLAGS),
  1327. GATE(PCLK_TIMER, "pclk_timer", "pclk_bus", 0,
  1328. RK3568_CLKGATE_CON(32), 3, GFLAGS),
  1329. GATE(CLK_TIMER0, "clk_timer0", "xin24m", 0,
  1330. RK3568_CLKGATE_CON(32), 4, GFLAGS),
  1331. GATE(CLK_TIMER1, "clk_timer1", "xin24m", 0,
  1332. RK3568_CLKGATE_CON(32), 5, GFLAGS),
  1333. GATE(CLK_TIMER2, "clk_timer2", "xin24m", 0,
  1334. RK3568_CLKGATE_CON(32), 6, GFLAGS),
  1335. GATE(CLK_TIMER3, "clk_timer3", "xin24m", 0,
  1336. RK3568_CLKGATE_CON(32), 7, GFLAGS),
  1337. GATE(CLK_TIMER4, "clk_timer4", "xin24m", 0,
  1338. RK3568_CLKGATE_CON(32), 8, GFLAGS),
  1339. GATE(CLK_TIMER5, "clk_timer5", "xin24m", 0,
  1340. RK3568_CLKGATE_CON(32), 9, GFLAGS),
  1341. /* PD_TOP */
  1342. COMPOSITE_NODIV(ACLK_TOP_HIGH, "aclk_top_high", cpll500_gpll400_gpll300_xin24m_p, 0,
  1343. RK3568_CLKSEL_CON(73), 0, 2, MFLAGS,
  1344. RK3568_CLKGATE_CON(33), 0, GFLAGS),
  1345. COMPOSITE_NODIV(ACLK_TOP_LOW, "aclk_top_low", gpll400_gpll300_gpll200_xin24m_p, 0,
  1346. RK3568_CLKSEL_CON(73), 4, 2, MFLAGS,
  1347. RK3568_CLKGATE_CON(33), 1, GFLAGS),
  1348. COMPOSITE_NODIV(HCLK_TOP, "hclk_top", gpll150_gpll100_gpll75_xin24m_p, 0,
  1349. RK3568_CLKSEL_CON(73), 8, 2, MFLAGS,
  1350. RK3568_CLKGATE_CON(33), 2, GFLAGS),
  1351. COMPOSITE_NODIV(PCLK_TOP, "pclk_top", gpll100_gpll75_cpll50_xin24m_p, 0,
  1352. RK3568_CLKSEL_CON(73), 12, 2, MFLAGS,
  1353. RK3568_CLKGATE_CON(33), 3, GFLAGS),
  1354. GATE(PCLK_PCIE30PHY, "pclk_pcie30phy", "pclk_top", 0,
  1355. RK3568_CLKGATE_CON(33), 8, GFLAGS),
  1356. COMPOSITE_NODIV(CLK_OPTC_ARB, "clk_optc_arb", xin24m_cpll100_p, 0,
  1357. RK3568_CLKSEL_CON(73), 15, 1, MFLAGS,
  1358. RK3568_CLKGATE_CON(33), 9, GFLAGS),
  1359. GATE(PCLK_MIPICSIPHY, "pclk_mipicsiphy", "pclk_top", 0,
  1360. RK3568_CLKGATE_CON(33), 13, GFLAGS),
  1361. GATE(PCLK_MIPIDSIPHY0, "pclk_mipidsiphy0", "pclk_top", 0,
  1362. RK3568_CLKGATE_CON(33), 14, GFLAGS),
  1363. GATE(PCLK_MIPIDSIPHY1, "pclk_mipidsiphy1", "pclk_top", 0,
  1364. RK3568_CLKGATE_CON(33), 15, GFLAGS),
  1365. GATE(PCLK_PIPEPHY0, "pclk_pipephy0", "pclk_top", 0,
  1366. RK3568_CLKGATE_CON(34), 4, GFLAGS),
  1367. GATE(PCLK_PIPEPHY1, "pclk_pipephy1", "pclk_top", 0,
  1368. RK3568_CLKGATE_CON(34), 5, GFLAGS),
  1369. GATE(PCLK_PIPEPHY2, "pclk_pipephy2", "pclk_top", 0,
  1370. RK3568_CLKGATE_CON(34), 6, GFLAGS),
  1371. GATE(PCLK_CPU_BOOST, "pclk_cpu_boost", "pclk_top", 0,
  1372. RK3568_CLKGATE_CON(34), 11, GFLAGS),
  1373. GATE(CLK_CPU_BOOST, "clk_cpu_boost", "xin24m", 0,
  1374. RK3568_CLKGATE_CON(34), 12, GFLAGS),
  1375. GATE(PCLK_OTPPHY, "pclk_otpphy", "pclk_top", 0,
  1376. RK3568_CLKGATE_CON(34), 13, GFLAGS),
  1377. GATE(PCLK_EDPPHY_GRF, "pclk_edpphy_grf", "pclk_top", 0,
  1378. RK3568_CLKGATE_CON(34), 14, GFLAGS),
  1379. };
  1380. static struct rockchip_clk_branch rk3568_clk_pmu_branches[] __initdata = {
  1381. /* PD_PMU */
  1382. FACTOR(0, "ppll_ph0", "ppll", 0, 1, 2),
  1383. FACTOR(0, "ppll_ph180", "ppll", 0, 1, 2),
  1384. FACTOR(0, "hpll_ph0", "hpll", 0, 1, 2),
  1385. MUX(CLK_PDPMU, "clk_pdpmu", clk_pdpmu_p, 0,
  1386. RK3568_PMU_CLKSEL_CON(2), 15, 1, MFLAGS),
  1387. COMPOSITE_NOMUX(PCLK_PDPMU, "pclk_pdpmu", "clk_pdpmu", 0,
  1388. RK3568_PMU_CLKSEL_CON(2), 0, 5, DFLAGS,
  1389. RK3568_PMU_CLKGATE_CON(0), 2, GFLAGS),
  1390. GATE(PCLK_PMU, "pclk_pmu", "pclk_pdpmu", 0,
  1391. RK3568_PMU_CLKGATE_CON(0), 6, GFLAGS),
  1392. GATE(CLK_PMU, "clk_pmu", "xin24m", 0,
  1393. RK3568_PMU_CLKGATE_CON(0), 7, GFLAGS),
  1394. GATE(PCLK_I2C0, "pclk_i2c0", "pclk_pdpmu", 0,
  1395. RK3568_PMU_CLKGATE_CON(1), 0, GFLAGS),
  1396. COMPOSITE_NOMUX(CLK_I2C0, "clk_i2c0", "clk_pdpmu", 0,
  1397. RK3568_PMU_CLKSEL_CON(3), 0, 7, DFLAGS,
  1398. RK3568_PMU_CLKGATE_CON(1), 1, GFLAGS),
  1399. GATE(PCLK_UART0, "pclk_uart0", "pclk_pdpmu", 0,
  1400. RK3568_PMU_CLKGATE_CON(1), 2, GFLAGS),
  1401. COMPOSITE_FRACMUX(CLK_RTC32K_FRAC, "clk_rtc32k_frac", "xin24m", CLK_IGNORE_UNUSED,
  1402. RK3568_PMU_CLKSEL_CON(1), 0,
  1403. RK3568_PMU_CLKGATE_CON(0), 1, GFLAGS,
  1404. &rk3568_rtc32k_pmu_fracmux),
  1405. COMPOSITE_NOMUX(XIN_OSC0_DIV, "xin_osc0_div", "xin24m", CLK_IGNORE_UNUSED,
  1406. RK3568_PMU_CLKSEL_CON(0), 0, 5, DFLAGS,
  1407. RK3568_PMU_CLKGATE_CON(0), 0, GFLAGS),
  1408. COMPOSITE(CLK_UART0_DIV, "sclk_uart0_div", ppll_usb480m_cpll_gpll_p, 0,
  1409. RK3568_PMU_CLKSEL_CON(4), 8, 2, MFLAGS, 0, 7, DFLAGS,
  1410. RK3568_PMU_CLKGATE_CON(1), 3, GFLAGS),
  1411. COMPOSITE_FRACMUX(CLK_UART0_FRAC, "sclk_uart0_frac", "sclk_uart0_div", CLK_SET_RATE_PARENT,
  1412. RK3568_PMU_CLKSEL_CON(5), 0,
  1413. RK3568_PMU_CLKGATE_CON(1), 4, GFLAGS,
  1414. &rk3568_uart0_fracmux),
  1415. GATE(SCLK_UART0, "sclk_uart0", "sclk_uart0_mux", 0,
  1416. RK3568_PMU_CLKGATE_CON(1), 5, GFLAGS),
  1417. GATE(PCLK_GPIO0, "pclk_gpio0", "pclk_pdpmu", 0,
  1418. RK3568_PMU_CLKGATE_CON(1), 9, GFLAGS),
  1419. COMPOSITE_NODIV(DBCLK_GPIO0, "dbclk_gpio0", xin24m_32k_p, 0,
  1420. RK3568_PMU_CLKSEL_CON(6), 15, 1, MFLAGS,
  1421. RK3568_PMU_CLKGATE_CON(1), 10, GFLAGS),
  1422. GATE(PCLK_PWM0, "pclk_pwm0", "pclk_pdpmu", 0,
  1423. RK3568_PMU_CLKGATE_CON(1), 6, GFLAGS),
  1424. COMPOSITE(CLK_PWM0, "clk_pwm0", clk_pwm0_p, 0,
  1425. RK3568_PMU_CLKSEL_CON(6), 7, 1, MFLAGS, 0, 7, DFLAGS,
  1426. RK3568_PMU_CLKGATE_CON(1), 7, GFLAGS),
  1427. GATE(CLK_CAPTURE_PWM0_NDFT, "clk_capture_pwm0_ndft", "xin24m", 0,
  1428. RK3568_PMU_CLKGATE_CON(1), 8, GFLAGS),
  1429. GATE(PCLK_PMUPVTM, "pclk_pmupvtm", "pclk_pdpmu", 0,
  1430. RK3568_PMU_CLKGATE_CON(1), 11, GFLAGS),
  1431. GATE(CLK_PMUPVTM, "clk_pmupvtm", "xin24m", 0,
  1432. RK3568_PMU_CLKGATE_CON(1), 12, GFLAGS),
  1433. GATE(CLK_CORE_PMUPVTM, "clk_core_pmupvtm", "xin24m", 0,
  1434. RK3568_PMU_CLKGATE_CON(1), 13, GFLAGS),
  1435. COMPOSITE_NOMUX(CLK_REF24M, "clk_ref24m", "clk_pdpmu", 0,
  1436. RK3568_PMU_CLKSEL_CON(7), 0, 6, DFLAGS,
  1437. RK3568_PMU_CLKGATE_CON(2), 0, GFLAGS),
  1438. GATE(XIN_OSC0_USBPHY0_G, "xin_osc0_usbphy0_g", "xin24m", 0,
  1439. RK3568_PMU_CLKGATE_CON(2), 1, GFLAGS),
  1440. MUX(CLK_USBPHY0_REF, "clk_usbphy0_ref", clk_usbphy0_ref_p, 0,
  1441. RK3568_PMU_CLKSEL_CON(8), 0, 1, MFLAGS),
  1442. GATE(XIN_OSC0_USBPHY1_G, "xin_osc0_usbphy1_g", "xin24m", 0,
  1443. RK3568_PMU_CLKGATE_CON(2), 2, GFLAGS),
  1444. MUX(CLK_USBPHY1_REF, "clk_usbphy1_ref", clk_usbphy1_ref_p, 0,
  1445. RK3568_PMU_CLKSEL_CON(8), 1, 1, MFLAGS),
  1446. GATE(XIN_OSC0_MIPIDSIPHY0_G, "xin_osc0_mipidsiphy0_g", "xin24m", 0,
  1447. RK3568_PMU_CLKGATE_CON(2), 3, GFLAGS),
  1448. MUX(CLK_MIPIDSIPHY0_REF, "clk_mipidsiphy0_ref", clk_mipidsiphy0_ref_p, 0,
  1449. RK3568_PMU_CLKSEL_CON(8), 2, 1, MFLAGS),
  1450. GATE(XIN_OSC0_MIPIDSIPHY1_G, "xin_osc0_mipidsiphy1_g", "xin24m", 0,
  1451. RK3568_PMU_CLKGATE_CON(2), 4, GFLAGS),
  1452. MUX(CLK_MIPIDSIPHY1_REF, "clk_mipidsiphy1_ref", clk_mipidsiphy1_ref_p, 0,
  1453. RK3568_PMU_CLKSEL_CON(8), 3, 1, MFLAGS),
  1454. COMPOSITE_NOMUX(CLK_WIFI_DIV, "clk_wifi_div", "clk_pdpmu", 0,
  1455. RK3568_PMU_CLKSEL_CON(8), 8, 6, DFLAGS,
  1456. RK3568_PMU_CLKGATE_CON(2), 5, GFLAGS),
  1457. GATE(CLK_WIFI_OSC0, "clk_wifi_osc0", "xin24m", 0,
  1458. RK3568_PMU_CLKGATE_CON(2), 6, GFLAGS),
  1459. MUX(CLK_WIFI, "clk_wifi", clk_wifi_p, CLK_SET_RATE_PARENT,
  1460. RK3568_PMU_CLKSEL_CON(8), 15, 1, MFLAGS),
  1461. COMPOSITE_NOMUX(CLK_PCIEPHY0_DIV, "clk_pciephy0_div", "ppll_ph0", 0,
  1462. RK3568_PMU_CLKSEL_CON(9), 0, 3, DFLAGS,
  1463. RK3568_PMU_CLKGATE_CON(2), 7, GFLAGS),
  1464. GATE(CLK_PCIEPHY0_OSC0, "clk_pciephy0_osc0", "xin24m", 0,
  1465. RK3568_PMU_CLKGATE_CON(2), 8, GFLAGS),
  1466. MUX(CLK_PCIEPHY0_REF, "clk_pciephy0_ref", clk_pciephy0_ref_p, CLK_SET_RATE_PARENT,
  1467. RK3568_PMU_CLKSEL_CON(9), 3, 1, MFLAGS),
  1468. COMPOSITE_NOMUX(CLK_PCIEPHY1_DIV, "clk_pciephy1_div", "ppll_ph0", 0,
  1469. RK3568_PMU_CLKSEL_CON(9), 4, 3, DFLAGS,
  1470. RK3568_PMU_CLKGATE_CON(2), 9, GFLAGS),
  1471. GATE(CLK_PCIEPHY1_OSC0, "clk_pciephy1_osc0", "xin24m", 0,
  1472. RK3568_PMU_CLKGATE_CON(2), 10, GFLAGS),
  1473. MUX(CLK_PCIEPHY1_REF, "clk_pciephy1_ref", clk_pciephy1_ref_p, CLK_SET_RATE_PARENT,
  1474. RK3568_PMU_CLKSEL_CON(9), 7, 1, MFLAGS),
  1475. COMPOSITE_NOMUX(CLK_PCIEPHY2_DIV, "clk_pciephy2_div", "ppll_ph0", 0,
  1476. RK3568_PMU_CLKSEL_CON(9), 8, 3, DFLAGS,
  1477. RK3568_PMU_CLKGATE_CON(2), 11, GFLAGS),
  1478. GATE(CLK_PCIEPHY2_OSC0, "clk_pciephy2_osc0", "xin24m", 0,
  1479. RK3568_PMU_CLKGATE_CON(2), 12, GFLAGS),
  1480. MUX(CLK_PCIEPHY2_REF, "clk_pciephy2_ref", clk_pciephy2_ref_p, CLK_SET_RATE_PARENT,
  1481. RK3568_PMU_CLKSEL_CON(9), 11, 1, MFLAGS),
  1482. GATE(CLK_PCIE30PHY_REF_M, "clk_pcie30phy_ref_m", "ppll_ph0", 0,
  1483. RK3568_PMU_CLKGATE_CON(2), 13, GFLAGS),
  1484. GATE(CLK_PCIE30PHY_REF_N, "clk_pcie30phy_ref_n", "ppll_ph180", 0,
  1485. RK3568_PMU_CLKGATE_CON(2), 14, GFLAGS),
  1486. GATE(XIN_OSC0_EDPPHY_G, "xin_osc0_edpphy_g", "xin24m", 0,
  1487. RK3568_PMU_CLKGATE_CON(2), 15, GFLAGS),
  1488. MUX(CLK_HDMI_REF, "clk_hdmi_ref", clk_hdmi_ref_p, CLK_SET_RATE_PARENT,
  1489. RK3568_PMU_CLKSEL_CON(8), 7, 1, MFLAGS),
  1490. };
  1491. static const char *const rk3568_cru_critical_clocks[] __initconst = {
  1492. "armclk",
  1493. "pclk_core_pre",
  1494. "aclk_bus",
  1495. "pclk_bus",
  1496. "aclk_top_high",
  1497. "aclk_top_low",
  1498. "hclk_top",
  1499. "pclk_top",
  1500. "aclk_perimid",
  1501. "hclk_perimid",
  1502. "aclk_secure_flash",
  1503. "hclk_secure_flash",
  1504. "aclk_core_niu2bus",
  1505. "npll",
  1506. "clk_optc_arb",
  1507. "hclk_php",
  1508. "pclk_php",
  1509. "hclk_usb",
  1510. "pclk_usb",
  1511. "hclk_vo",
  1512. };
  1513. static const char *const rk3568_pmucru_critical_clocks[] __initconst = {
  1514. "pclk_pdpmu",
  1515. "pclk_pmu",
  1516. "clk_pmu",
  1517. };
  1518. static void __init rk3568_pmu_clk_init(struct device_node *np)
  1519. {
  1520. struct rockchip_clk_provider *ctx;
  1521. void __iomem *reg_base;
  1522. reg_base = of_iomap(np, 0);
  1523. if (!reg_base) {
  1524. pr_err("%s: could not map cru pmu region\n", __func__);
  1525. return;
  1526. }
  1527. ctx = rockchip_clk_init(np, reg_base, CLKPMU_NR_CLKS);
  1528. if (IS_ERR(ctx)) {
  1529. pr_err("%s: rockchip pmu clk init failed\n", __func__);
  1530. return;
  1531. }
  1532. rockchip_clk_register_plls(ctx, rk3568_pmu_pll_clks,
  1533. ARRAY_SIZE(rk3568_pmu_pll_clks),
  1534. RK3568_GRF_SOC_STATUS0);
  1535. rockchip_clk_register_branches(ctx, rk3568_clk_pmu_branches,
  1536. ARRAY_SIZE(rk3568_clk_pmu_branches));
  1537. rockchip_register_softrst(np, 1, reg_base + RK3568_PMU_SOFTRST_CON(0),
  1538. ROCKCHIP_SOFTRST_HIWORD_MASK);
  1539. rockchip_clk_protect_critical(rk3568_pmucru_critical_clocks,
  1540. ARRAY_SIZE(rk3568_pmucru_critical_clocks));
  1541. rockchip_clk_of_add_provider(np, ctx);
  1542. }
  1543. CLK_OF_DECLARE(rk3568_cru_pmu, "rockchip,rk3568-pmucru", rk3568_pmu_clk_init);
  1544. static void __init rk3568_clk_init(struct device_node *np)
  1545. {
  1546. struct rockchip_clk_provider *ctx;
  1547. void __iomem *reg_base;
  1548. reg_base = of_iomap(np, 0);
  1549. if (!reg_base) {
  1550. pr_err("%s: could not map cru region\n", __func__);
  1551. return;
  1552. }
  1553. ctx = rockchip_clk_init(np, reg_base, CLK_NR_CLKS);
  1554. if (IS_ERR(ctx)) {
  1555. pr_err("%s: rockchip clk init failed\n", __func__);
  1556. iounmap(reg_base);
  1557. return;
  1558. }
  1559. rockchip_clk_register_plls(ctx, rk3568_pll_clks,
  1560. ARRAY_SIZE(rk3568_pll_clks),
  1561. RK3568_GRF_SOC_STATUS0);
  1562. rockchip_clk_register_armclk(ctx, ARMCLK, "armclk",
  1563. mux_armclk_p, ARRAY_SIZE(mux_armclk_p),
  1564. &rk3568_cpuclk_data, rk3568_cpuclk_rates,
  1565. ARRAY_SIZE(rk3568_cpuclk_rates));
  1566. rockchip_clk_register_branches(ctx, rk3568_clk_branches,
  1567. ARRAY_SIZE(rk3568_clk_branches));
  1568. rockchip_register_softrst(np, 30, reg_base + RK3568_SOFTRST_CON(0),
  1569. ROCKCHIP_SOFTRST_HIWORD_MASK);
  1570. rockchip_register_restart_notifier(ctx, RK3568_GLB_SRST_FST, NULL);
  1571. rockchip_clk_protect_critical(rk3568_cru_critical_clocks,
  1572. ARRAY_SIZE(rk3568_cru_critical_clocks));
  1573. rockchip_clk_of_add_provider(np, ctx);
  1574. }
  1575. CLK_OF_DECLARE(rk3568_cru, "rockchip,rk3568-cru", rk3568_clk_init);
  1576. struct clk_rk3568_inits {
  1577. void (*inits)(struct device_node *np);
  1578. };
  1579. static const struct clk_rk3568_inits clk_rk3568_pmucru_init = {
  1580. .inits = rk3568_pmu_clk_init,
  1581. };
  1582. static const struct clk_rk3568_inits clk_3568_cru_init = {
  1583. .inits = rk3568_clk_init,
  1584. };
  1585. static const struct of_device_id clk_rk3568_match_table[] = {
  1586. {
  1587. .compatible = "rockchip,rk3568-cru",
  1588. .data = &clk_3568_cru_init,
  1589. }, {
  1590. .compatible = "rockchip,rk3568-pmucru",
  1591. .data = &clk_rk3568_pmucru_init,
  1592. },
  1593. { }
  1594. };
  1595. static int __init clk_rk3568_probe(struct platform_device *pdev)
  1596. {
  1597. struct device_node *np = pdev->dev.of_node;
  1598. const struct clk_rk3568_inits *init_data;
  1599. init_data = (struct clk_rk3568_inits *)of_device_get_match_data(&pdev->dev);
  1600. if (!init_data)
  1601. return -EINVAL;
  1602. if (init_data->inits)
  1603. init_data->inits(np);
  1604. return 0;
  1605. }
  1606. static struct platform_driver clk_rk3568_driver = {
  1607. .driver = {
  1608. .name = "clk-rk3568",
  1609. .of_match_table = clk_rk3568_match_table,
  1610. .suppress_bind_attrs = true,
  1611. },
  1612. };
  1613. builtin_platform_driver_probe(clk_rk3568_driver, clk_rk3568_probe);