clk-pll.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2013 Samsung Electronics Co., Ltd.
  4. * Copyright (c) 2013 Linaro Ltd.
  5. *
  6. * This file contains the utility functions to register the pll clocks.
  7. */
  8. #include <linux/errno.h>
  9. #include <linux/hrtimer.h>
  10. #include <linux/iopoll.h>
  11. #include <linux/delay.h>
  12. #include <linux/slab.h>
  13. #include <linux/timekeeping.h>
  14. #include <linux/clk-provider.h>
  15. #include <linux/io.h>
  16. #include "clk.h"
  17. #include "clk-pll.h"
  18. #define PLL_TIMEOUT_US 20000U
  19. #define PLL_TIMEOUT_LOOPS 1000000U
  20. struct samsung_clk_pll {
  21. struct clk_hw hw;
  22. void __iomem *lock_reg;
  23. void __iomem *con_reg;
  24. /* PLL enable control bit offset in @con_reg register */
  25. unsigned short enable_offs;
  26. /* PLL lock status bit offset in @con_reg register */
  27. unsigned short lock_offs;
  28. enum samsung_pll_type type;
  29. unsigned int rate_count;
  30. const struct samsung_pll_rate_table *rate_table;
  31. };
  32. #define to_clk_pll(_hw) container_of(_hw, struct samsung_clk_pll, hw)
  33. static const struct samsung_pll_rate_table *samsung_get_pll_settings(
  34. struct samsung_clk_pll *pll, unsigned long rate)
  35. {
  36. const struct samsung_pll_rate_table *rate_table = pll->rate_table;
  37. int i;
  38. for (i = 0; i < pll->rate_count; i++) {
  39. if (rate == rate_table[i].rate)
  40. return &rate_table[i];
  41. }
  42. return NULL;
  43. }
  44. static long samsung_pll_round_rate(struct clk_hw *hw,
  45. unsigned long drate, unsigned long *prate)
  46. {
  47. struct samsung_clk_pll *pll = to_clk_pll(hw);
  48. const struct samsung_pll_rate_table *rate_table = pll->rate_table;
  49. int i;
  50. /* Assumming rate_table is in descending order */
  51. for (i = 0; i < pll->rate_count; i++) {
  52. if (drate >= rate_table[i].rate)
  53. return rate_table[i].rate;
  54. }
  55. /* return minimum supported value */
  56. return rate_table[i - 1].rate;
  57. }
  58. static bool pll_early_timeout = true;
  59. static int __init samsung_pll_disable_early_timeout(void)
  60. {
  61. pll_early_timeout = false;
  62. return 0;
  63. }
  64. arch_initcall(samsung_pll_disable_early_timeout);
  65. /* Wait until the PLL is locked */
  66. static int samsung_pll_lock_wait(struct samsung_clk_pll *pll,
  67. unsigned int reg_mask)
  68. {
  69. int i, ret;
  70. u32 val;
  71. /*
  72. * This function might be called when the timekeeping API can't be used
  73. * to detect timeouts. One situation is when the clocksource is not yet
  74. * initialized, another when the timekeeping is suspended. udelay() also
  75. * cannot be used when the clocksource is not running on arm64, since
  76. * the current timer is used as cycle counter. So a simple busy loop
  77. * is used here in that special cases. The limit of iterations has been
  78. * derived from experimental measurements of various PLLs on multiple
  79. * Exynos SoC variants. Single register read time was usually in range
  80. * 0.4...1.5 us, never less than 0.4 us.
  81. */
  82. if (pll_early_timeout || timekeeping_suspended) {
  83. i = PLL_TIMEOUT_LOOPS;
  84. while (i-- > 0) {
  85. if (readl_relaxed(pll->con_reg) & reg_mask)
  86. return 0;
  87. cpu_relax();
  88. }
  89. ret = -ETIMEDOUT;
  90. } else {
  91. ret = readl_relaxed_poll_timeout_atomic(pll->con_reg, val,
  92. val & reg_mask, 0, PLL_TIMEOUT_US);
  93. }
  94. if (ret < 0)
  95. pr_err("Could not lock PLL %s\n", clk_hw_get_name(&pll->hw));
  96. return ret;
  97. }
  98. static int samsung_pll3xxx_enable(struct clk_hw *hw)
  99. {
  100. struct samsung_clk_pll *pll = to_clk_pll(hw);
  101. u32 tmp;
  102. tmp = readl_relaxed(pll->con_reg);
  103. tmp |= BIT(pll->enable_offs);
  104. writel_relaxed(tmp, pll->con_reg);
  105. return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
  106. }
  107. static void samsung_pll3xxx_disable(struct clk_hw *hw)
  108. {
  109. struct samsung_clk_pll *pll = to_clk_pll(hw);
  110. u32 tmp;
  111. tmp = readl_relaxed(pll->con_reg);
  112. tmp &= ~BIT(pll->enable_offs);
  113. writel_relaxed(tmp, pll->con_reg);
  114. }
  115. /*
  116. * PLL2126 Clock Type
  117. */
  118. #define PLL2126_MDIV_MASK (0xff)
  119. #define PLL2126_PDIV_MASK (0x3f)
  120. #define PLL2126_SDIV_MASK (0x3)
  121. #define PLL2126_MDIV_SHIFT (16)
  122. #define PLL2126_PDIV_SHIFT (8)
  123. #define PLL2126_SDIV_SHIFT (0)
  124. static unsigned long samsung_pll2126_recalc_rate(struct clk_hw *hw,
  125. unsigned long parent_rate)
  126. {
  127. struct samsung_clk_pll *pll = to_clk_pll(hw);
  128. u32 pll_con, mdiv, pdiv, sdiv;
  129. u64 fvco = parent_rate;
  130. pll_con = readl_relaxed(pll->con_reg);
  131. mdiv = (pll_con >> PLL2126_MDIV_SHIFT) & PLL2126_MDIV_MASK;
  132. pdiv = (pll_con >> PLL2126_PDIV_SHIFT) & PLL2126_PDIV_MASK;
  133. sdiv = (pll_con >> PLL2126_SDIV_SHIFT) & PLL2126_SDIV_MASK;
  134. fvco *= (mdiv + 8);
  135. do_div(fvco, (pdiv + 2) << sdiv);
  136. return (unsigned long)fvco;
  137. }
  138. static const struct clk_ops samsung_pll2126_clk_ops = {
  139. .recalc_rate = samsung_pll2126_recalc_rate,
  140. };
  141. /*
  142. * PLL3000 Clock Type
  143. */
  144. #define PLL3000_MDIV_MASK (0xff)
  145. #define PLL3000_PDIV_MASK (0x3)
  146. #define PLL3000_SDIV_MASK (0x3)
  147. #define PLL3000_MDIV_SHIFT (16)
  148. #define PLL3000_PDIV_SHIFT (8)
  149. #define PLL3000_SDIV_SHIFT (0)
  150. static unsigned long samsung_pll3000_recalc_rate(struct clk_hw *hw,
  151. unsigned long parent_rate)
  152. {
  153. struct samsung_clk_pll *pll = to_clk_pll(hw);
  154. u32 pll_con, mdiv, pdiv, sdiv;
  155. u64 fvco = parent_rate;
  156. pll_con = readl_relaxed(pll->con_reg);
  157. mdiv = (pll_con >> PLL3000_MDIV_SHIFT) & PLL3000_MDIV_MASK;
  158. pdiv = (pll_con >> PLL3000_PDIV_SHIFT) & PLL3000_PDIV_MASK;
  159. sdiv = (pll_con >> PLL3000_SDIV_SHIFT) & PLL3000_SDIV_MASK;
  160. fvco *= (2 * (mdiv + 8));
  161. do_div(fvco, pdiv << sdiv);
  162. return (unsigned long)fvco;
  163. }
  164. static const struct clk_ops samsung_pll3000_clk_ops = {
  165. .recalc_rate = samsung_pll3000_recalc_rate,
  166. };
  167. /*
  168. * PLL35xx Clock Type
  169. */
  170. /* Maximum lock time can be 270 * PDIV cycles */
  171. #define PLL35XX_LOCK_FACTOR (270)
  172. #define PLL35XX_MDIV_MASK (0x3FF)
  173. #define PLL35XX_PDIV_MASK (0x3F)
  174. #define PLL35XX_SDIV_MASK (0x7)
  175. #define PLL35XX_MDIV_SHIFT (16)
  176. #define PLL35XX_PDIV_SHIFT (8)
  177. #define PLL35XX_SDIV_SHIFT (0)
  178. #define PLL35XX_LOCK_STAT_SHIFT (29)
  179. #define PLL35XX_ENABLE_SHIFT (31)
  180. static unsigned long samsung_pll35xx_recalc_rate(struct clk_hw *hw,
  181. unsigned long parent_rate)
  182. {
  183. struct samsung_clk_pll *pll = to_clk_pll(hw);
  184. u32 mdiv, pdiv, sdiv, pll_con;
  185. u64 fvco = parent_rate;
  186. pll_con = readl_relaxed(pll->con_reg);
  187. mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  188. pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  189. sdiv = (pll_con >> PLL35XX_SDIV_SHIFT) & PLL35XX_SDIV_MASK;
  190. fvco *= mdiv;
  191. do_div(fvco, (pdiv << sdiv));
  192. return (unsigned long)fvco;
  193. }
  194. static inline bool samsung_pll35xx_mp_change(
  195. const struct samsung_pll_rate_table *rate, u32 pll_con)
  196. {
  197. u32 old_mdiv, old_pdiv;
  198. old_mdiv = (pll_con >> PLL35XX_MDIV_SHIFT) & PLL35XX_MDIV_MASK;
  199. old_pdiv = (pll_con >> PLL35XX_PDIV_SHIFT) & PLL35XX_PDIV_MASK;
  200. return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv);
  201. }
  202. static int samsung_pll35xx_set_rate(struct clk_hw *hw, unsigned long drate,
  203. unsigned long prate)
  204. {
  205. struct samsung_clk_pll *pll = to_clk_pll(hw);
  206. const struct samsung_pll_rate_table *rate;
  207. u32 tmp;
  208. /* Get required rate settings from table */
  209. rate = samsung_get_pll_settings(pll, drate);
  210. if (!rate) {
  211. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  212. drate, clk_hw_get_name(hw));
  213. return -EINVAL;
  214. }
  215. tmp = readl_relaxed(pll->con_reg);
  216. if (!(samsung_pll35xx_mp_change(rate, tmp))) {
  217. /* If only s change, change just s value only*/
  218. tmp &= ~(PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT);
  219. tmp |= rate->sdiv << PLL35XX_SDIV_SHIFT;
  220. writel_relaxed(tmp, pll->con_reg);
  221. return 0;
  222. }
  223. /* Set PLL lock time. */
  224. writel_relaxed(rate->pdiv * PLL35XX_LOCK_FACTOR,
  225. pll->lock_reg);
  226. /* Change PLL PMS values */
  227. tmp &= ~((PLL35XX_MDIV_MASK << PLL35XX_MDIV_SHIFT) |
  228. (PLL35XX_PDIV_MASK << PLL35XX_PDIV_SHIFT) |
  229. (PLL35XX_SDIV_MASK << PLL35XX_SDIV_SHIFT));
  230. tmp |= (rate->mdiv << PLL35XX_MDIV_SHIFT) |
  231. (rate->pdiv << PLL35XX_PDIV_SHIFT) |
  232. (rate->sdiv << PLL35XX_SDIV_SHIFT);
  233. writel_relaxed(tmp, pll->con_reg);
  234. /* Wait for PLL lock if the PLL is enabled */
  235. if (tmp & BIT(pll->enable_offs))
  236. return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
  237. return 0;
  238. }
  239. static const struct clk_ops samsung_pll35xx_clk_ops = {
  240. .recalc_rate = samsung_pll35xx_recalc_rate,
  241. .round_rate = samsung_pll_round_rate,
  242. .set_rate = samsung_pll35xx_set_rate,
  243. .enable = samsung_pll3xxx_enable,
  244. .disable = samsung_pll3xxx_disable,
  245. };
  246. static const struct clk_ops samsung_pll35xx_clk_min_ops = {
  247. .recalc_rate = samsung_pll35xx_recalc_rate,
  248. };
  249. /*
  250. * PLL36xx Clock Type
  251. */
  252. /* Maximum lock time can be 3000 * PDIV cycles */
  253. #define PLL36XX_LOCK_FACTOR (3000)
  254. #define PLL36XX_KDIV_MASK (0xFFFF)
  255. #define PLL36XX_MDIV_MASK (0x1FF)
  256. #define PLL36XX_PDIV_MASK (0x3F)
  257. #define PLL36XX_SDIV_MASK (0x7)
  258. #define PLL36XX_MDIV_SHIFT (16)
  259. #define PLL36XX_PDIV_SHIFT (8)
  260. #define PLL36XX_SDIV_SHIFT (0)
  261. #define PLL36XX_KDIV_SHIFT (0)
  262. #define PLL36XX_LOCK_STAT_SHIFT (29)
  263. #define PLL36XX_ENABLE_SHIFT (31)
  264. static unsigned long samsung_pll36xx_recalc_rate(struct clk_hw *hw,
  265. unsigned long parent_rate)
  266. {
  267. struct samsung_clk_pll *pll = to_clk_pll(hw);
  268. u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
  269. s16 kdiv;
  270. u64 fvco = parent_rate;
  271. pll_con0 = readl_relaxed(pll->con_reg);
  272. pll_con1 = readl_relaxed(pll->con_reg + 4);
  273. mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  274. pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  275. sdiv = (pll_con0 >> PLL36XX_SDIV_SHIFT) & PLL36XX_SDIV_MASK;
  276. kdiv = (s16)(pll_con1 & PLL36XX_KDIV_MASK);
  277. fvco *= (mdiv << 16) + kdiv;
  278. do_div(fvco, (pdiv << sdiv));
  279. fvco >>= 16;
  280. return (unsigned long)fvco;
  281. }
  282. static inline bool samsung_pll36xx_mpk_change(
  283. const struct samsung_pll_rate_table *rate, u32 pll_con0, u32 pll_con1)
  284. {
  285. u32 old_mdiv, old_pdiv, old_kdiv;
  286. old_mdiv = (pll_con0 >> PLL36XX_MDIV_SHIFT) & PLL36XX_MDIV_MASK;
  287. old_pdiv = (pll_con0 >> PLL36XX_PDIV_SHIFT) & PLL36XX_PDIV_MASK;
  288. old_kdiv = (pll_con1 >> PLL36XX_KDIV_SHIFT) & PLL36XX_KDIV_MASK;
  289. return (rate->mdiv != old_mdiv || rate->pdiv != old_pdiv ||
  290. rate->kdiv != old_kdiv);
  291. }
  292. static int samsung_pll36xx_set_rate(struct clk_hw *hw, unsigned long drate,
  293. unsigned long parent_rate)
  294. {
  295. struct samsung_clk_pll *pll = to_clk_pll(hw);
  296. u32 pll_con0, pll_con1;
  297. const struct samsung_pll_rate_table *rate;
  298. rate = samsung_get_pll_settings(pll, drate);
  299. if (!rate) {
  300. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  301. drate, clk_hw_get_name(hw));
  302. return -EINVAL;
  303. }
  304. pll_con0 = readl_relaxed(pll->con_reg);
  305. pll_con1 = readl_relaxed(pll->con_reg + 4);
  306. if (!(samsung_pll36xx_mpk_change(rate, pll_con0, pll_con1))) {
  307. /* If only s change, change just s value only*/
  308. pll_con0 &= ~(PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT);
  309. pll_con0 |= (rate->sdiv << PLL36XX_SDIV_SHIFT);
  310. writel_relaxed(pll_con0, pll->con_reg);
  311. return 0;
  312. }
  313. /* Set PLL lock time. */
  314. writel_relaxed(rate->pdiv * PLL36XX_LOCK_FACTOR, pll->lock_reg);
  315. /* Change PLL PMS values */
  316. pll_con0 &= ~((PLL36XX_MDIV_MASK << PLL36XX_MDIV_SHIFT) |
  317. (PLL36XX_PDIV_MASK << PLL36XX_PDIV_SHIFT) |
  318. (PLL36XX_SDIV_MASK << PLL36XX_SDIV_SHIFT));
  319. pll_con0 |= (rate->mdiv << PLL36XX_MDIV_SHIFT) |
  320. (rate->pdiv << PLL36XX_PDIV_SHIFT) |
  321. (rate->sdiv << PLL36XX_SDIV_SHIFT);
  322. writel_relaxed(pll_con0, pll->con_reg);
  323. pll_con1 &= ~(PLL36XX_KDIV_MASK << PLL36XX_KDIV_SHIFT);
  324. pll_con1 |= rate->kdiv << PLL36XX_KDIV_SHIFT;
  325. writel_relaxed(pll_con1, pll->con_reg + 4);
  326. if (pll_con0 & BIT(pll->enable_offs))
  327. return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
  328. return 0;
  329. }
  330. static const struct clk_ops samsung_pll36xx_clk_ops = {
  331. .recalc_rate = samsung_pll36xx_recalc_rate,
  332. .set_rate = samsung_pll36xx_set_rate,
  333. .round_rate = samsung_pll_round_rate,
  334. .enable = samsung_pll3xxx_enable,
  335. .disable = samsung_pll3xxx_disable,
  336. };
  337. static const struct clk_ops samsung_pll36xx_clk_min_ops = {
  338. .recalc_rate = samsung_pll36xx_recalc_rate,
  339. };
  340. /*
  341. * PLL0822x Clock Type
  342. */
  343. /* Maximum lock time can be 150 * PDIV cycles */
  344. #define PLL0822X_LOCK_FACTOR (150)
  345. #define PLL0822X_MDIV_MASK (0x3FF)
  346. #define PLL0822X_PDIV_MASK (0x3F)
  347. #define PLL0822X_SDIV_MASK (0x7)
  348. #define PLL0822X_MDIV_SHIFT (16)
  349. #define PLL0822X_PDIV_SHIFT (8)
  350. #define PLL0822X_SDIV_SHIFT (0)
  351. #define PLL0822X_LOCK_STAT_SHIFT (29)
  352. #define PLL0822X_ENABLE_SHIFT (31)
  353. /* PLL1418x is similar to PLL0822x, except that MDIV is one bit smaller */
  354. #define PLL1418X_MDIV_MASK (0x1FF)
  355. static unsigned long samsung_pll0822x_recalc_rate(struct clk_hw *hw,
  356. unsigned long parent_rate)
  357. {
  358. struct samsung_clk_pll *pll = to_clk_pll(hw);
  359. u32 mdiv, pdiv, sdiv, pll_con3;
  360. u64 fvco = parent_rate;
  361. pll_con3 = readl_relaxed(pll->con_reg);
  362. if (pll->type != pll_1418x)
  363. mdiv = (pll_con3 >> PLL0822X_MDIV_SHIFT) & PLL0822X_MDIV_MASK;
  364. else
  365. mdiv = (pll_con3 >> PLL0822X_MDIV_SHIFT) & PLL1418X_MDIV_MASK;
  366. pdiv = (pll_con3 >> PLL0822X_PDIV_SHIFT) & PLL0822X_PDIV_MASK;
  367. sdiv = (pll_con3 >> PLL0822X_SDIV_SHIFT) & PLL0822X_SDIV_MASK;
  368. fvco *= mdiv;
  369. if (pll->type == pll_0516x)
  370. fvco *= 2;
  371. do_div(fvco, (pdiv << sdiv));
  372. return (unsigned long)fvco;
  373. }
  374. static int samsung_pll0822x_set_rate(struct clk_hw *hw, unsigned long drate,
  375. unsigned long prate)
  376. {
  377. const struct samsung_pll_rate_table *rate;
  378. struct samsung_clk_pll *pll = to_clk_pll(hw);
  379. u32 mdiv_mask, pll_con3;
  380. if (pll->type != pll_1418x)
  381. mdiv_mask = PLL0822X_MDIV_MASK;
  382. else
  383. mdiv_mask = PLL1418X_MDIV_MASK;
  384. /* Get required rate settings from table */
  385. rate = samsung_get_pll_settings(pll, drate);
  386. if (!rate) {
  387. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  388. drate, clk_hw_get_name(hw));
  389. return -EINVAL;
  390. }
  391. /* Change PLL PMS values */
  392. pll_con3 = readl_relaxed(pll->con_reg);
  393. pll_con3 &= ~((mdiv_mask << PLL0822X_MDIV_SHIFT) |
  394. (PLL0822X_PDIV_MASK << PLL0822X_PDIV_SHIFT) |
  395. (PLL0822X_SDIV_MASK << PLL0822X_SDIV_SHIFT));
  396. pll_con3 |= (rate->mdiv << PLL0822X_MDIV_SHIFT) |
  397. (rate->pdiv << PLL0822X_PDIV_SHIFT) |
  398. (rate->sdiv << PLL0822X_SDIV_SHIFT);
  399. /* Set PLL lock time */
  400. writel_relaxed(rate->pdiv * PLL0822X_LOCK_FACTOR,
  401. pll->lock_reg);
  402. /* Write PMS values */
  403. writel_relaxed(pll_con3, pll->con_reg);
  404. /* Wait for PLL lock if the PLL is enabled */
  405. if (pll_con3 & BIT(pll->enable_offs))
  406. return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
  407. return 0;
  408. }
  409. static const struct clk_ops samsung_pll0822x_clk_ops = {
  410. .recalc_rate = samsung_pll0822x_recalc_rate,
  411. .round_rate = samsung_pll_round_rate,
  412. .set_rate = samsung_pll0822x_set_rate,
  413. .enable = samsung_pll3xxx_enable,
  414. .disable = samsung_pll3xxx_disable,
  415. };
  416. static const struct clk_ops samsung_pll0822x_clk_min_ops = {
  417. .recalc_rate = samsung_pll0822x_recalc_rate,
  418. };
  419. /*
  420. * PLL0831x Clock Type
  421. */
  422. /* Maximum lock time can be 500 * PDIV cycles */
  423. #define PLL0831X_LOCK_FACTOR (500)
  424. #define PLL0831X_KDIV_MASK (0xFFFF)
  425. #define PLL0831X_MDIV_MASK (0x1FF)
  426. #define PLL0831X_PDIV_MASK (0x3F)
  427. #define PLL0831X_SDIV_MASK (0x7)
  428. #define PLL0831X_MDIV_SHIFT (16)
  429. #define PLL0831X_PDIV_SHIFT (8)
  430. #define PLL0831X_SDIV_SHIFT (0)
  431. #define PLL0831X_KDIV_SHIFT (0)
  432. #define PLL0831X_LOCK_STAT_SHIFT (29)
  433. #define PLL0831X_ENABLE_SHIFT (31)
  434. static unsigned long samsung_pll0831x_recalc_rate(struct clk_hw *hw,
  435. unsigned long parent_rate)
  436. {
  437. struct samsung_clk_pll *pll = to_clk_pll(hw);
  438. u32 mdiv, pdiv, sdiv, pll_con3, pll_con5;
  439. s16 kdiv;
  440. u64 fvco = parent_rate;
  441. pll_con3 = readl_relaxed(pll->con_reg);
  442. pll_con5 = readl_relaxed(pll->con_reg + 8);
  443. mdiv = (pll_con3 >> PLL0831X_MDIV_SHIFT) & PLL0831X_MDIV_MASK;
  444. pdiv = (pll_con3 >> PLL0831X_PDIV_SHIFT) & PLL0831X_PDIV_MASK;
  445. sdiv = (pll_con3 >> PLL0831X_SDIV_SHIFT) & PLL0831X_SDIV_MASK;
  446. kdiv = (s16)((pll_con5 >> PLL0831X_KDIV_SHIFT) & PLL0831X_KDIV_MASK);
  447. fvco *= (mdiv << 16) + kdiv;
  448. do_div(fvco, (pdiv << sdiv));
  449. fvco >>= 16;
  450. return (unsigned long)fvco;
  451. }
  452. static int samsung_pll0831x_set_rate(struct clk_hw *hw, unsigned long drate,
  453. unsigned long parent_rate)
  454. {
  455. const struct samsung_pll_rate_table *rate;
  456. struct samsung_clk_pll *pll = to_clk_pll(hw);
  457. u32 pll_con3, pll_con5;
  458. /* Get required rate settings from table */
  459. rate = samsung_get_pll_settings(pll, drate);
  460. if (!rate) {
  461. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  462. drate, clk_hw_get_name(hw));
  463. return -EINVAL;
  464. }
  465. pll_con3 = readl_relaxed(pll->con_reg);
  466. pll_con5 = readl_relaxed(pll->con_reg + 8);
  467. /* Change PLL PMSK values */
  468. pll_con3 &= ~((PLL0831X_MDIV_MASK << PLL0831X_MDIV_SHIFT) |
  469. (PLL0831X_PDIV_MASK << PLL0831X_PDIV_SHIFT) |
  470. (PLL0831X_SDIV_MASK << PLL0831X_SDIV_SHIFT));
  471. pll_con3 |= (rate->mdiv << PLL0831X_MDIV_SHIFT) |
  472. (rate->pdiv << PLL0831X_PDIV_SHIFT) |
  473. (rate->sdiv << PLL0831X_SDIV_SHIFT);
  474. pll_con5 &= ~(PLL0831X_KDIV_MASK << PLL0831X_KDIV_SHIFT);
  475. /*
  476. * kdiv is 16-bit 2's complement (s16), but stored as unsigned int.
  477. * Cast it to u16 to avoid leading 0xffff's in case of negative value.
  478. */
  479. pll_con5 |= ((u16)rate->kdiv << PLL0831X_KDIV_SHIFT);
  480. /* Set PLL lock time */
  481. writel_relaxed(rate->pdiv * PLL0831X_LOCK_FACTOR, pll->lock_reg);
  482. /* Write PMSK values */
  483. writel_relaxed(pll_con3, pll->con_reg);
  484. writel_relaxed(pll_con5, pll->con_reg + 8);
  485. /* Wait for PLL lock if the PLL is enabled */
  486. if (pll_con3 & BIT(pll->enable_offs))
  487. return samsung_pll_lock_wait(pll, BIT(pll->lock_offs));
  488. return 0;
  489. }
  490. static const struct clk_ops samsung_pll0831x_clk_ops = {
  491. .recalc_rate = samsung_pll0831x_recalc_rate,
  492. .set_rate = samsung_pll0831x_set_rate,
  493. .round_rate = samsung_pll_round_rate,
  494. .enable = samsung_pll3xxx_enable,
  495. .disable = samsung_pll3xxx_disable,
  496. };
  497. static const struct clk_ops samsung_pll0831x_clk_min_ops = {
  498. .recalc_rate = samsung_pll0831x_recalc_rate,
  499. };
  500. /*
  501. * PLL45xx Clock Type
  502. */
  503. #define PLL4502_LOCK_FACTOR 400
  504. #define PLL4508_LOCK_FACTOR 240
  505. #define PLL45XX_MDIV_MASK (0x3FF)
  506. #define PLL45XX_PDIV_MASK (0x3F)
  507. #define PLL45XX_SDIV_MASK (0x7)
  508. #define PLL45XX_AFC_MASK (0x1F)
  509. #define PLL45XX_MDIV_SHIFT (16)
  510. #define PLL45XX_PDIV_SHIFT (8)
  511. #define PLL45XX_SDIV_SHIFT (0)
  512. #define PLL45XX_AFC_SHIFT (0)
  513. #define PLL45XX_ENABLE BIT(31)
  514. #define PLL45XX_LOCKED BIT(29)
  515. static unsigned long samsung_pll45xx_recalc_rate(struct clk_hw *hw,
  516. unsigned long parent_rate)
  517. {
  518. struct samsung_clk_pll *pll = to_clk_pll(hw);
  519. u32 mdiv, pdiv, sdiv, pll_con;
  520. u64 fvco = parent_rate;
  521. pll_con = readl_relaxed(pll->con_reg);
  522. mdiv = (pll_con >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  523. pdiv = (pll_con >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  524. sdiv = (pll_con >> PLL45XX_SDIV_SHIFT) & PLL45XX_SDIV_MASK;
  525. if (pll->type == pll_4508)
  526. sdiv = sdiv - 1;
  527. fvco *= mdiv;
  528. do_div(fvco, (pdiv << sdiv));
  529. return (unsigned long)fvco;
  530. }
  531. static bool samsung_pll45xx_mp_change(u32 pll_con0, u32 pll_con1,
  532. const struct samsung_pll_rate_table *rate)
  533. {
  534. u32 old_mdiv, old_pdiv, old_afc;
  535. old_mdiv = (pll_con0 >> PLL45XX_MDIV_SHIFT) & PLL45XX_MDIV_MASK;
  536. old_pdiv = (pll_con0 >> PLL45XX_PDIV_SHIFT) & PLL45XX_PDIV_MASK;
  537. old_afc = (pll_con1 >> PLL45XX_AFC_SHIFT) & PLL45XX_AFC_MASK;
  538. return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
  539. || old_afc != rate->afc);
  540. }
  541. static int samsung_pll45xx_set_rate(struct clk_hw *hw, unsigned long drate,
  542. unsigned long prate)
  543. {
  544. struct samsung_clk_pll *pll = to_clk_pll(hw);
  545. const struct samsung_pll_rate_table *rate;
  546. u32 con0, con1;
  547. /* Get required rate settings from table */
  548. rate = samsung_get_pll_settings(pll, drate);
  549. if (!rate) {
  550. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  551. drate, clk_hw_get_name(hw));
  552. return -EINVAL;
  553. }
  554. con0 = readl_relaxed(pll->con_reg);
  555. con1 = readl_relaxed(pll->con_reg + 0x4);
  556. if (!(samsung_pll45xx_mp_change(con0, con1, rate))) {
  557. /* If only s change, change just s value only*/
  558. con0 &= ~(PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT);
  559. con0 |= rate->sdiv << PLL45XX_SDIV_SHIFT;
  560. writel_relaxed(con0, pll->con_reg);
  561. return 0;
  562. }
  563. /* Set PLL PMS values. */
  564. con0 &= ~((PLL45XX_MDIV_MASK << PLL45XX_MDIV_SHIFT) |
  565. (PLL45XX_PDIV_MASK << PLL45XX_PDIV_SHIFT) |
  566. (PLL45XX_SDIV_MASK << PLL45XX_SDIV_SHIFT));
  567. con0 |= (rate->mdiv << PLL45XX_MDIV_SHIFT) |
  568. (rate->pdiv << PLL45XX_PDIV_SHIFT) |
  569. (rate->sdiv << PLL45XX_SDIV_SHIFT);
  570. /* Set PLL AFC value. */
  571. con1 = readl_relaxed(pll->con_reg + 0x4);
  572. con1 &= ~(PLL45XX_AFC_MASK << PLL45XX_AFC_SHIFT);
  573. con1 |= (rate->afc << PLL45XX_AFC_SHIFT);
  574. /* Set PLL lock time. */
  575. switch (pll->type) {
  576. case pll_4502:
  577. writel_relaxed(rate->pdiv * PLL4502_LOCK_FACTOR, pll->lock_reg);
  578. break;
  579. case pll_4508:
  580. writel_relaxed(rate->pdiv * PLL4508_LOCK_FACTOR, pll->lock_reg);
  581. break;
  582. default:
  583. break;
  584. }
  585. /* Set new configuration. */
  586. writel_relaxed(con1, pll->con_reg + 0x4);
  587. writel_relaxed(con0, pll->con_reg);
  588. /* Wait for PLL lock */
  589. return samsung_pll_lock_wait(pll, PLL45XX_LOCKED);
  590. }
  591. static const struct clk_ops samsung_pll45xx_clk_ops = {
  592. .recalc_rate = samsung_pll45xx_recalc_rate,
  593. .round_rate = samsung_pll_round_rate,
  594. .set_rate = samsung_pll45xx_set_rate,
  595. };
  596. static const struct clk_ops samsung_pll45xx_clk_min_ops = {
  597. .recalc_rate = samsung_pll45xx_recalc_rate,
  598. };
  599. /*
  600. * PLL46xx Clock Type
  601. */
  602. #define PLL46XX_LOCK_FACTOR 3000
  603. #define PLL46XX_VSEL_MASK (1)
  604. #define PLL46XX_MDIV_MASK (0x1FF)
  605. #define PLL1460X_MDIV_MASK (0x3FF)
  606. #define PLL46XX_PDIV_MASK (0x3F)
  607. #define PLL46XX_SDIV_MASK (0x7)
  608. #define PLL46XX_VSEL_SHIFT (27)
  609. #define PLL46XX_MDIV_SHIFT (16)
  610. #define PLL46XX_PDIV_SHIFT (8)
  611. #define PLL46XX_SDIV_SHIFT (0)
  612. #define PLL46XX_KDIV_MASK (0xFFFF)
  613. #define PLL4650C_KDIV_MASK (0xFFF)
  614. #define PLL46XX_KDIV_SHIFT (0)
  615. #define PLL46XX_MFR_MASK (0x3F)
  616. #define PLL46XX_MRR_MASK (0x1F)
  617. #define PLL46XX_KDIV_SHIFT (0)
  618. #define PLL46XX_MFR_SHIFT (16)
  619. #define PLL46XX_MRR_SHIFT (24)
  620. #define PLL46XX_ENABLE BIT(31)
  621. #define PLL46XX_LOCKED BIT(29)
  622. #define PLL46XX_VSEL BIT(27)
  623. static unsigned long samsung_pll46xx_recalc_rate(struct clk_hw *hw,
  624. unsigned long parent_rate)
  625. {
  626. struct samsung_clk_pll *pll = to_clk_pll(hw);
  627. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1, shift;
  628. u64 fvco = parent_rate;
  629. pll_con0 = readl_relaxed(pll->con_reg);
  630. pll_con1 = readl_relaxed(pll->con_reg + 4);
  631. mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & ((pll->type == pll_1460x) ?
  632. PLL1460X_MDIV_MASK : PLL46XX_MDIV_MASK);
  633. pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  634. sdiv = (pll_con0 >> PLL46XX_SDIV_SHIFT) & PLL46XX_SDIV_MASK;
  635. kdiv = pll->type == pll_4650c ? pll_con1 & PLL4650C_KDIV_MASK :
  636. pll_con1 & PLL46XX_KDIV_MASK;
  637. shift = ((pll->type == pll_4600) || (pll->type == pll_1460x)) ? 16 : 10;
  638. fvco *= (mdiv << shift) + kdiv;
  639. do_div(fvco, (pdiv << sdiv));
  640. fvco >>= shift;
  641. return (unsigned long)fvco;
  642. }
  643. static bool samsung_pll46xx_mpk_change(u32 pll_con0, u32 pll_con1,
  644. const struct samsung_pll_rate_table *rate)
  645. {
  646. u32 old_mdiv, old_pdiv, old_kdiv;
  647. old_mdiv = (pll_con0 >> PLL46XX_MDIV_SHIFT) & PLL46XX_MDIV_MASK;
  648. old_pdiv = (pll_con0 >> PLL46XX_PDIV_SHIFT) & PLL46XX_PDIV_MASK;
  649. old_kdiv = (pll_con1 >> PLL46XX_KDIV_SHIFT) & PLL46XX_KDIV_MASK;
  650. return (old_mdiv != rate->mdiv || old_pdiv != rate->pdiv
  651. || old_kdiv != rate->kdiv);
  652. }
  653. static int samsung_pll46xx_set_rate(struct clk_hw *hw, unsigned long drate,
  654. unsigned long prate)
  655. {
  656. struct samsung_clk_pll *pll = to_clk_pll(hw);
  657. const struct samsung_pll_rate_table *rate;
  658. u32 con0, con1, lock;
  659. /* Get required rate settings from table */
  660. rate = samsung_get_pll_settings(pll, drate);
  661. if (!rate) {
  662. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  663. drate, clk_hw_get_name(hw));
  664. return -EINVAL;
  665. }
  666. con0 = readl_relaxed(pll->con_reg);
  667. con1 = readl_relaxed(pll->con_reg + 0x4);
  668. if (!(samsung_pll46xx_mpk_change(con0, con1, rate))) {
  669. /* If only s change, change just s value only*/
  670. con0 &= ~(PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT);
  671. con0 |= rate->sdiv << PLL46XX_SDIV_SHIFT;
  672. writel_relaxed(con0, pll->con_reg);
  673. return 0;
  674. }
  675. /* Set PLL lock time. */
  676. lock = rate->pdiv * PLL46XX_LOCK_FACTOR;
  677. if (lock > 0xffff)
  678. /* Maximum lock time bitfield is 16-bit. */
  679. lock = 0xffff;
  680. /* Set PLL PMS and VSEL values. */
  681. if (pll->type == pll_1460x) {
  682. con0 &= ~((PLL1460X_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
  683. (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
  684. (PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT));
  685. } else {
  686. con0 &= ~((PLL46XX_MDIV_MASK << PLL46XX_MDIV_SHIFT) |
  687. (PLL46XX_PDIV_MASK << PLL46XX_PDIV_SHIFT) |
  688. (PLL46XX_SDIV_MASK << PLL46XX_SDIV_SHIFT) |
  689. (PLL46XX_VSEL_MASK << PLL46XX_VSEL_SHIFT));
  690. con0 |= rate->vsel << PLL46XX_VSEL_SHIFT;
  691. }
  692. con0 |= (rate->mdiv << PLL46XX_MDIV_SHIFT) |
  693. (rate->pdiv << PLL46XX_PDIV_SHIFT) |
  694. (rate->sdiv << PLL46XX_SDIV_SHIFT);
  695. /* Set PLL K, MFR and MRR values. */
  696. con1 = readl_relaxed(pll->con_reg + 0x4);
  697. con1 &= ~((PLL46XX_KDIV_MASK << PLL46XX_KDIV_SHIFT) |
  698. (PLL46XX_MFR_MASK << PLL46XX_MFR_SHIFT) |
  699. (PLL46XX_MRR_MASK << PLL46XX_MRR_SHIFT));
  700. con1 |= (rate->kdiv << PLL46XX_KDIV_SHIFT) |
  701. (rate->mfr << PLL46XX_MFR_SHIFT) |
  702. (rate->mrr << PLL46XX_MRR_SHIFT);
  703. /* Write configuration to PLL */
  704. writel_relaxed(lock, pll->lock_reg);
  705. writel_relaxed(con0, pll->con_reg);
  706. writel_relaxed(con1, pll->con_reg + 0x4);
  707. /* Wait for PLL lock */
  708. return samsung_pll_lock_wait(pll, PLL46XX_LOCKED);
  709. }
  710. static const struct clk_ops samsung_pll46xx_clk_ops = {
  711. .recalc_rate = samsung_pll46xx_recalc_rate,
  712. .round_rate = samsung_pll_round_rate,
  713. .set_rate = samsung_pll46xx_set_rate,
  714. };
  715. static const struct clk_ops samsung_pll46xx_clk_min_ops = {
  716. .recalc_rate = samsung_pll46xx_recalc_rate,
  717. };
  718. /*
  719. * PLL6552 Clock Type
  720. */
  721. #define PLL6552_MDIV_MASK 0x3ff
  722. #define PLL6552_PDIV_MASK 0x3f
  723. #define PLL6552_SDIV_MASK 0x7
  724. #define PLL6552_MDIV_SHIFT 16
  725. #define PLL6552_MDIV_SHIFT_2416 14
  726. #define PLL6552_PDIV_SHIFT 8
  727. #define PLL6552_PDIV_SHIFT_2416 5
  728. #define PLL6552_SDIV_SHIFT 0
  729. static unsigned long samsung_pll6552_recalc_rate(struct clk_hw *hw,
  730. unsigned long parent_rate)
  731. {
  732. struct samsung_clk_pll *pll = to_clk_pll(hw);
  733. u32 mdiv, pdiv, sdiv, pll_con;
  734. u64 fvco = parent_rate;
  735. pll_con = readl_relaxed(pll->con_reg);
  736. if (pll->type == pll_6552_s3c2416) {
  737. mdiv = (pll_con >> PLL6552_MDIV_SHIFT_2416) & PLL6552_MDIV_MASK;
  738. pdiv = (pll_con >> PLL6552_PDIV_SHIFT_2416) & PLL6552_PDIV_MASK;
  739. } else {
  740. mdiv = (pll_con >> PLL6552_MDIV_SHIFT) & PLL6552_MDIV_MASK;
  741. pdiv = (pll_con >> PLL6552_PDIV_SHIFT) & PLL6552_PDIV_MASK;
  742. }
  743. sdiv = (pll_con >> PLL6552_SDIV_SHIFT) & PLL6552_SDIV_MASK;
  744. fvco *= mdiv;
  745. do_div(fvco, (pdiv << sdiv));
  746. return (unsigned long)fvco;
  747. }
  748. static const struct clk_ops samsung_pll6552_clk_ops = {
  749. .recalc_rate = samsung_pll6552_recalc_rate,
  750. };
  751. /*
  752. * PLL6553 Clock Type
  753. */
  754. #define PLL6553_MDIV_MASK 0xff
  755. #define PLL6553_PDIV_MASK 0x3f
  756. #define PLL6553_SDIV_MASK 0x7
  757. #define PLL6553_KDIV_MASK 0xffff
  758. #define PLL6553_MDIV_SHIFT 16
  759. #define PLL6553_PDIV_SHIFT 8
  760. #define PLL6553_SDIV_SHIFT 0
  761. #define PLL6553_KDIV_SHIFT 0
  762. static unsigned long samsung_pll6553_recalc_rate(struct clk_hw *hw,
  763. unsigned long parent_rate)
  764. {
  765. struct samsung_clk_pll *pll = to_clk_pll(hw);
  766. u32 mdiv, pdiv, sdiv, kdiv, pll_con0, pll_con1;
  767. u64 fvco = parent_rate;
  768. pll_con0 = readl_relaxed(pll->con_reg);
  769. pll_con1 = readl_relaxed(pll->con_reg + 0x4);
  770. mdiv = (pll_con0 >> PLL6553_MDIV_SHIFT) & PLL6553_MDIV_MASK;
  771. pdiv = (pll_con0 >> PLL6553_PDIV_SHIFT) & PLL6553_PDIV_MASK;
  772. sdiv = (pll_con0 >> PLL6553_SDIV_SHIFT) & PLL6553_SDIV_MASK;
  773. kdiv = (pll_con1 >> PLL6553_KDIV_SHIFT) & PLL6553_KDIV_MASK;
  774. fvco *= (mdiv << 16) + kdiv;
  775. do_div(fvco, (pdiv << sdiv));
  776. fvco >>= 16;
  777. return (unsigned long)fvco;
  778. }
  779. static const struct clk_ops samsung_pll6553_clk_ops = {
  780. .recalc_rate = samsung_pll6553_recalc_rate,
  781. };
  782. /*
  783. * PLL2550x Clock Type
  784. */
  785. #define PLL2550X_R_MASK (0x1)
  786. #define PLL2550X_P_MASK (0x3F)
  787. #define PLL2550X_M_MASK (0x3FF)
  788. #define PLL2550X_S_MASK (0x7)
  789. #define PLL2550X_R_SHIFT (20)
  790. #define PLL2550X_P_SHIFT (14)
  791. #define PLL2550X_M_SHIFT (4)
  792. #define PLL2550X_S_SHIFT (0)
  793. static unsigned long samsung_pll2550x_recalc_rate(struct clk_hw *hw,
  794. unsigned long parent_rate)
  795. {
  796. struct samsung_clk_pll *pll = to_clk_pll(hw);
  797. u32 r, p, m, s, pll_stat;
  798. u64 fvco = parent_rate;
  799. pll_stat = readl_relaxed(pll->con_reg);
  800. r = (pll_stat >> PLL2550X_R_SHIFT) & PLL2550X_R_MASK;
  801. if (!r)
  802. return 0;
  803. p = (pll_stat >> PLL2550X_P_SHIFT) & PLL2550X_P_MASK;
  804. m = (pll_stat >> PLL2550X_M_SHIFT) & PLL2550X_M_MASK;
  805. s = (pll_stat >> PLL2550X_S_SHIFT) & PLL2550X_S_MASK;
  806. fvco *= m;
  807. do_div(fvco, (p << s));
  808. return (unsigned long)fvco;
  809. }
  810. static const struct clk_ops samsung_pll2550x_clk_ops = {
  811. .recalc_rate = samsung_pll2550x_recalc_rate,
  812. };
  813. /*
  814. * PLL2550xx Clock Type
  815. */
  816. /* Maximum lock time can be 270 * PDIV cycles */
  817. #define PLL2550XX_LOCK_FACTOR 270
  818. #define PLL2550XX_M_MASK 0x3FF
  819. #define PLL2550XX_P_MASK 0x3F
  820. #define PLL2550XX_S_MASK 0x7
  821. #define PLL2550XX_LOCK_STAT_MASK 0x1
  822. #define PLL2550XX_M_SHIFT 9
  823. #define PLL2550XX_P_SHIFT 3
  824. #define PLL2550XX_S_SHIFT 0
  825. #define PLL2550XX_LOCK_STAT_SHIFT 21
  826. static unsigned long samsung_pll2550xx_recalc_rate(struct clk_hw *hw,
  827. unsigned long parent_rate)
  828. {
  829. struct samsung_clk_pll *pll = to_clk_pll(hw);
  830. u32 mdiv, pdiv, sdiv, pll_con;
  831. u64 fvco = parent_rate;
  832. pll_con = readl_relaxed(pll->con_reg);
  833. mdiv = (pll_con >> PLL2550XX_M_SHIFT) & PLL2550XX_M_MASK;
  834. pdiv = (pll_con >> PLL2550XX_P_SHIFT) & PLL2550XX_P_MASK;
  835. sdiv = (pll_con >> PLL2550XX_S_SHIFT) & PLL2550XX_S_MASK;
  836. fvco *= mdiv;
  837. do_div(fvco, (pdiv << sdiv));
  838. return (unsigned long)fvco;
  839. }
  840. static inline bool samsung_pll2550xx_mp_change(u32 mdiv, u32 pdiv, u32 pll_con)
  841. {
  842. u32 old_mdiv, old_pdiv;
  843. old_mdiv = (pll_con >> PLL2550XX_M_SHIFT) & PLL2550XX_M_MASK;
  844. old_pdiv = (pll_con >> PLL2550XX_P_SHIFT) & PLL2550XX_P_MASK;
  845. return mdiv != old_mdiv || pdiv != old_pdiv;
  846. }
  847. static int samsung_pll2550xx_set_rate(struct clk_hw *hw, unsigned long drate,
  848. unsigned long prate)
  849. {
  850. struct samsung_clk_pll *pll = to_clk_pll(hw);
  851. const struct samsung_pll_rate_table *rate;
  852. u32 tmp;
  853. /* Get required rate settings from table */
  854. rate = samsung_get_pll_settings(pll, drate);
  855. if (!rate) {
  856. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  857. drate, clk_hw_get_name(hw));
  858. return -EINVAL;
  859. }
  860. tmp = readl_relaxed(pll->con_reg);
  861. if (!(samsung_pll2550xx_mp_change(rate->mdiv, rate->pdiv, tmp))) {
  862. /* If only s change, change just s value only*/
  863. tmp &= ~(PLL2550XX_S_MASK << PLL2550XX_S_SHIFT);
  864. tmp |= rate->sdiv << PLL2550XX_S_SHIFT;
  865. writel_relaxed(tmp, pll->con_reg);
  866. return 0;
  867. }
  868. /* Set PLL lock time. */
  869. writel_relaxed(rate->pdiv * PLL2550XX_LOCK_FACTOR, pll->lock_reg);
  870. /* Change PLL PMS values */
  871. tmp &= ~((PLL2550XX_M_MASK << PLL2550XX_M_SHIFT) |
  872. (PLL2550XX_P_MASK << PLL2550XX_P_SHIFT) |
  873. (PLL2550XX_S_MASK << PLL2550XX_S_SHIFT));
  874. tmp |= (rate->mdiv << PLL2550XX_M_SHIFT) |
  875. (rate->pdiv << PLL2550XX_P_SHIFT) |
  876. (rate->sdiv << PLL2550XX_S_SHIFT);
  877. writel_relaxed(tmp, pll->con_reg);
  878. /* Wait for PLL lock */
  879. return samsung_pll_lock_wait(pll,
  880. PLL2550XX_LOCK_STAT_MASK << PLL2550XX_LOCK_STAT_SHIFT);
  881. }
  882. static const struct clk_ops samsung_pll2550xx_clk_ops = {
  883. .recalc_rate = samsung_pll2550xx_recalc_rate,
  884. .round_rate = samsung_pll_round_rate,
  885. .set_rate = samsung_pll2550xx_set_rate,
  886. };
  887. static const struct clk_ops samsung_pll2550xx_clk_min_ops = {
  888. .recalc_rate = samsung_pll2550xx_recalc_rate,
  889. };
  890. /*
  891. * PLL2650x Clock Type
  892. */
  893. /* Maximum lock time can be 3000 * PDIV cycles */
  894. #define PLL2650X_LOCK_FACTOR 3000
  895. #define PLL2650X_M_MASK 0x1ff
  896. #define PLL2650X_P_MASK 0x3f
  897. #define PLL2650X_S_MASK 0x7
  898. #define PLL2650X_K_MASK 0xffff
  899. #define PLL2650X_LOCK_STAT_MASK 0x1
  900. #define PLL2650X_M_SHIFT 16
  901. #define PLL2650X_P_SHIFT 8
  902. #define PLL2650X_S_SHIFT 0
  903. #define PLL2650X_K_SHIFT 0
  904. #define PLL2650X_LOCK_STAT_SHIFT 29
  905. #define PLL2650X_PLL_ENABLE_SHIFT 31
  906. static unsigned long samsung_pll2650x_recalc_rate(struct clk_hw *hw,
  907. unsigned long parent_rate)
  908. {
  909. struct samsung_clk_pll *pll = to_clk_pll(hw);
  910. u64 fout = parent_rate;
  911. u32 mdiv, pdiv, sdiv, pll_con0, pll_con1;
  912. s16 kdiv;
  913. pll_con0 = readl_relaxed(pll->con_reg);
  914. mdiv = (pll_con0 >> PLL2650X_M_SHIFT) & PLL2650X_M_MASK;
  915. pdiv = (pll_con0 >> PLL2650X_P_SHIFT) & PLL2650X_P_MASK;
  916. sdiv = (pll_con0 >> PLL2650X_S_SHIFT) & PLL2650X_S_MASK;
  917. pll_con1 = readl_relaxed(pll->con_reg + 4);
  918. kdiv = (s16)((pll_con1 >> PLL2650X_K_SHIFT) & PLL2650X_K_MASK);
  919. fout *= (mdiv << 16) + kdiv;
  920. do_div(fout, (pdiv << sdiv));
  921. fout >>= 16;
  922. return (unsigned long)fout;
  923. }
  924. static int samsung_pll2650x_set_rate(struct clk_hw *hw, unsigned long drate,
  925. unsigned long prate)
  926. {
  927. struct samsung_clk_pll *pll = to_clk_pll(hw);
  928. const struct samsung_pll_rate_table *rate;
  929. u32 con0, con1;
  930. /* Get required rate settings from table */
  931. rate = samsung_get_pll_settings(pll, drate);
  932. if (!rate) {
  933. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  934. drate, clk_hw_get_name(hw));
  935. return -EINVAL;
  936. }
  937. con0 = readl_relaxed(pll->con_reg);
  938. con1 = readl_relaxed(pll->con_reg + 4);
  939. /* Set PLL lock time. */
  940. writel_relaxed(rate->pdiv * PLL2650X_LOCK_FACTOR, pll->lock_reg);
  941. /* Change PLL PMS values */
  942. con0 &= ~((PLL2650X_M_MASK << PLL2650X_M_SHIFT) |
  943. (PLL2650X_P_MASK << PLL2650X_P_SHIFT) |
  944. (PLL2650X_S_MASK << PLL2650X_S_SHIFT));
  945. con0 |= (rate->mdiv << PLL2650X_M_SHIFT) |
  946. (rate->pdiv << PLL2650X_P_SHIFT) |
  947. (rate->sdiv << PLL2650X_S_SHIFT);
  948. con0 |= (1 << PLL2650X_PLL_ENABLE_SHIFT);
  949. writel_relaxed(con0, pll->con_reg);
  950. con1 &= ~(PLL2650X_K_MASK << PLL2650X_K_SHIFT);
  951. con1 |= ((rate->kdiv & PLL2650X_K_MASK) << PLL2650X_K_SHIFT);
  952. writel_relaxed(con1, pll->con_reg + 4);
  953. /* Wait for PLL lock */
  954. return samsung_pll_lock_wait(pll,
  955. PLL2650X_LOCK_STAT_MASK << PLL2650X_LOCK_STAT_SHIFT);
  956. }
  957. static const struct clk_ops samsung_pll2650x_clk_ops = {
  958. .recalc_rate = samsung_pll2650x_recalc_rate,
  959. .round_rate = samsung_pll_round_rate,
  960. .set_rate = samsung_pll2650x_set_rate,
  961. };
  962. static const struct clk_ops samsung_pll2650x_clk_min_ops = {
  963. .recalc_rate = samsung_pll2650x_recalc_rate,
  964. };
  965. /*
  966. * PLL2650XX Clock Type
  967. */
  968. /* Maximum lock time can be 3000 * PDIV cycles */
  969. #define PLL2650XX_LOCK_FACTOR 3000
  970. #define PLL2650XX_MDIV_SHIFT 9
  971. #define PLL2650XX_PDIV_SHIFT 3
  972. #define PLL2650XX_SDIV_SHIFT 0
  973. #define PLL2650XX_KDIV_SHIFT 0
  974. #define PLL2650XX_MDIV_MASK 0x1ff
  975. #define PLL2650XX_PDIV_MASK 0x3f
  976. #define PLL2650XX_SDIV_MASK 0x7
  977. #define PLL2650XX_KDIV_MASK 0xffff
  978. #define PLL2650XX_PLL_ENABLE_SHIFT 23
  979. #define PLL2650XX_PLL_LOCKTIME_SHIFT 21
  980. #define PLL2650XX_PLL_FOUTMASK_SHIFT 31
  981. static unsigned long samsung_pll2650xx_recalc_rate(struct clk_hw *hw,
  982. unsigned long parent_rate)
  983. {
  984. struct samsung_clk_pll *pll = to_clk_pll(hw);
  985. u32 mdiv, pdiv, sdiv, pll_con0, pll_con2;
  986. s16 kdiv;
  987. u64 fvco = parent_rate;
  988. pll_con0 = readl_relaxed(pll->con_reg);
  989. pll_con2 = readl_relaxed(pll->con_reg + 8);
  990. mdiv = (pll_con0 >> PLL2650XX_MDIV_SHIFT) & PLL2650XX_MDIV_MASK;
  991. pdiv = (pll_con0 >> PLL2650XX_PDIV_SHIFT) & PLL2650XX_PDIV_MASK;
  992. sdiv = (pll_con0 >> PLL2650XX_SDIV_SHIFT) & PLL2650XX_SDIV_MASK;
  993. kdiv = (s16)(pll_con2 & PLL2650XX_KDIV_MASK);
  994. fvco *= (mdiv << 16) + kdiv;
  995. do_div(fvco, (pdiv << sdiv));
  996. fvco >>= 16;
  997. return (unsigned long)fvco;
  998. }
  999. static int samsung_pll2650xx_set_rate(struct clk_hw *hw, unsigned long drate,
  1000. unsigned long parent_rate)
  1001. {
  1002. struct samsung_clk_pll *pll = to_clk_pll(hw);
  1003. u32 pll_con0, pll_con2;
  1004. const struct samsung_pll_rate_table *rate;
  1005. rate = samsung_get_pll_settings(pll, drate);
  1006. if (!rate) {
  1007. pr_err("%s: Invalid rate : %lu for pll clk %s\n", __func__,
  1008. drate, clk_hw_get_name(hw));
  1009. return -EINVAL;
  1010. }
  1011. pll_con0 = readl_relaxed(pll->con_reg);
  1012. pll_con2 = readl_relaxed(pll->con_reg + 8);
  1013. /* Change PLL PMS values */
  1014. pll_con0 &= ~(PLL2650XX_MDIV_MASK << PLL2650XX_MDIV_SHIFT |
  1015. PLL2650XX_PDIV_MASK << PLL2650XX_PDIV_SHIFT |
  1016. PLL2650XX_SDIV_MASK << PLL2650XX_SDIV_SHIFT);
  1017. pll_con0 |= rate->mdiv << PLL2650XX_MDIV_SHIFT;
  1018. pll_con0 |= rate->pdiv << PLL2650XX_PDIV_SHIFT;
  1019. pll_con0 |= rate->sdiv << PLL2650XX_SDIV_SHIFT;
  1020. pll_con0 |= 1 << PLL2650XX_PLL_ENABLE_SHIFT;
  1021. pll_con0 |= 1 << PLL2650XX_PLL_FOUTMASK_SHIFT;
  1022. pll_con2 &= ~(PLL2650XX_KDIV_MASK << PLL2650XX_KDIV_SHIFT);
  1023. pll_con2 |= ((~(rate->kdiv) + 1) & PLL2650XX_KDIV_MASK)
  1024. << PLL2650XX_KDIV_SHIFT;
  1025. /* Set PLL lock time. */
  1026. writel_relaxed(PLL2650XX_LOCK_FACTOR * rate->pdiv, pll->lock_reg);
  1027. writel_relaxed(pll_con0, pll->con_reg);
  1028. writel_relaxed(pll_con2, pll->con_reg + 8);
  1029. return samsung_pll_lock_wait(pll, 0x1 << PLL2650XX_PLL_LOCKTIME_SHIFT);
  1030. }
  1031. static const struct clk_ops samsung_pll2650xx_clk_ops = {
  1032. .recalc_rate = samsung_pll2650xx_recalc_rate,
  1033. .set_rate = samsung_pll2650xx_set_rate,
  1034. .round_rate = samsung_pll_round_rate,
  1035. };
  1036. static const struct clk_ops samsung_pll2650xx_clk_min_ops = {
  1037. .recalc_rate = samsung_pll2650xx_recalc_rate,
  1038. };
  1039. /*
  1040. * PLL531X Clock Type
  1041. */
  1042. /* Maximum lock time can be 500 * PDIV cycles */
  1043. #define PLL531X_LOCK_FACTOR (500)
  1044. #define PLL531X_MDIV_MASK (0x3FF)
  1045. #define PLL531X_PDIV_MASK (0x3F)
  1046. #define PLL531X_SDIV_MASK (0x7)
  1047. #define PLL531X_FDIV_MASK (0xFFFFFFFF)
  1048. #define PLL531X_MDIV_SHIFT (16)
  1049. #define PLL531X_PDIV_SHIFT (8)
  1050. #define PLL531X_SDIV_SHIFT (0)
  1051. static unsigned long samsung_pll531x_recalc_rate(struct clk_hw *hw,
  1052. unsigned long parent_rate)
  1053. {
  1054. struct samsung_clk_pll *pll = to_clk_pll(hw);
  1055. u32 pdiv, sdiv, fdiv, pll_con0, pll_con8;
  1056. u64 mdiv, fout = parent_rate;
  1057. pll_con0 = readl_relaxed(pll->con_reg);
  1058. pll_con8 = readl_relaxed(pll->con_reg + 20);
  1059. mdiv = (pll_con0 >> PLL531X_MDIV_SHIFT) & PLL531X_MDIV_MASK;
  1060. pdiv = (pll_con0 >> PLL531X_PDIV_SHIFT) & PLL531X_PDIV_MASK;
  1061. sdiv = (pll_con0 >> PLL531X_SDIV_SHIFT) & PLL531X_SDIV_MASK;
  1062. fdiv = (pll_con8 & PLL531X_FDIV_MASK);
  1063. if (fdiv >> 31)
  1064. mdiv--;
  1065. fout *= (mdiv << 24) + (fdiv >> 8);
  1066. do_div(fout, (pdiv << sdiv));
  1067. fout >>= 24;
  1068. return (unsigned long)fout;
  1069. }
  1070. static const struct clk_ops samsung_pll531x_clk_ops = {
  1071. .recalc_rate = samsung_pll531x_recalc_rate,
  1072. };
  1073. static void __init _samsung_clk_register_pll(struct samsung_clk_provider *ctx,
  1074. const struct samsung_pll_clock *pll_clk)
  1075. {
  1076. struct samsung_clk_pll *pll;
  1077. struct clk_init_data init;
  1078. int ret, len;
  1079. pll = kzalloc(sizeof(*pll), GFP_KERNEL);
  1080. if (!pll) {
  1081. pr_err("%s: could not allocate pll clk %s\n",
  1082. __func__, pll_clk->name);
  1083. return;
  1084. }
  1085. init.name = pll_clk->name;
  1086. init.flags = pll_clk->flags;
  1087. init.parent_names = &pll_clk->parent_name;
  1088. init.num_parents = 1;
  1089. if (pll_clk->rate_table) {
  1090. /* find count of rates in rate_table */
  1091. for (len = 0; pll_clk->rate_table[len].rate != 0; )
  1092. len++;
  1093. pll->rate_count = len;
  1094. pll->rate_table = kmemdup_array(pll_clk->rate_table,
  1095. pll->rate_count,
  1096. sizeof(*pll->rate_table),
  1097. GFP_KERNEL);
  1098. WARN(!pll->rate_table,
  1099. "%s: could not allocate rate table for %s\n",
  1100. __func__, pll_clk->name);
  1101. }
  1102. switch (pll_clk->type) {
  1103. case pll_2126:
  1104. init.ops = &samsung_pll2126_clk_ops;
  1105. break;
  1106. case pll_3000:
  1107. init.ops = &samsung_pll3000_clk_ops;
  1108. break;
  1109. /* clk_ops for 35xx and 2550 are similar */
  1110. case pll_35xx:
  1111. case pll_2550:
  1112. case pll_1450x:
  1113. case pll_1451x:
  1114. case pll_1452x:
  1115. case pll_142xx:
  1116. pll->enable_offs = PLL35XX_ENABLE_SHIFT;
  1117. pll->lock_offs = PLL35XX_LOCK_STAT_SHIFT;
  1118. if (!pll->rate_table)
  1119. init.ops = &samsung_pll35xx_clk_min_ops;
  1120. else
  1121. init.ops = &samsung_pll35xx_clk_ops;
  1122. break;
  1123. case pll_1417x:
  1124. case pll_1418x:
  1125. case pll_0818x:
  1126. case pll_0822x:
  1127. case pll_0516x:
  1128. case pll_0517x:
  1129. case pll_0518x:
  1130. pll->enable_offs = PLL0822X_ENABLE_SHIFT;
  1131. pll->lock_offs = PLL0822X_LOCK_STAT_SHIFT;
  1132. if (!pll->rate_table)
  1133. init.ops = &samsung_pll0822x_clk_min_ops;
  1134. else
  1135. init.ops = &samsung_pll0822x_clk_ops;
  1136. break;
  1137. case pll_4500:
  1138. init.ops = &samsung_pll45xx_clk_min_ops;
  1139. break;
  1140. case pll_4502:
  1141. case pll_4508:
  1142. if (!pll->rate_table)
  1143. init.ops = &samsung_pll45xx_clk_min_ops;
  1144. else
  1145. init.ops = &samsung_pll45xx_clk_ops;
  1146. break;
  1147. /* clk_ops for 36xx and 2650 are similar */
  1148. case pll_36xx:
  1149. case pll_2650:
  1150. pll->enable_offs = PLL36XX_ENABLE_SHIFT;
  1151. pll->lock_offs = PLL36XX_LOCK_STAT_SHIFT;
  1152. if (!pll->rate_table)
  1153. init.ops = &samsung_pll36xx_clk_min_ops;
  1154. else
  1155. init.ops = &samsung_pll36xx_clk_ops;
  1156. break;
  1157. case pll_0831x:
  1158. pll->enable_offs = PLL0831X_ENABLE_SHIFT;
  1159. pll->lock_offs = PLL0831X_LOCK_STAT_SHIFT;
  1160. if (!pll->rate_table)
  1161. init.ops = &samsung_pll0831x_clk_min_ops;
  1162. else
  1163. init.ops = &samsung_pll0831x_clk_ops;
  1164. break;
  1165. case pll_6552:
  1166. case pll_6552_s3c2416:
  1167. init.ops = &samsung_pll6552_clk_ops;
  1168. break;
  1169. case pll_6553:
  1170. init.ops = &samsung_pll6553_clk_ops;
  1171. break;
  1172. case pll_4600:
  1173. case pll_4650:
  1174. case pll_4650c:
  1175. case pll_1460x:
  1176. if (!pll->rate_table)
  1177. init.ops = &samsung_pll46xx_clk_min_ops;
  1178. else
  1179. init.ops = &samsung_pll46xx_clk_ops;
  1180. break;
  1181. case pll_2550x:
  1182. init.ops = &samsung_pll2550x_clk_ops;
  1183. break;
  1184. case pll_2550xx:
  1185. if (!pll->rate_table)
  1186. init.ops = &samsung_pll2550xx_clk_min_ops;
  1187. else
  1188. init.ops = &samsung_pll2550xx_clk_ops;
  1189. break;
  1190. case pll_2650x:
  1191. if (!pll->rate_table)
  1192. init.ops = &samsung_pll2650x_clk_min_ops;
  1193. else
  1194. init.ops = &samsung_pll2650x_clk_ops;
  1195. break;
  1196. case pll_2650xx:
  1197. if (!pll->rate_table)
  1198. init.ops = &samsung_pll2650xx_clk_min_ops;
  1199. else
  1200. init.ops = &samsung_pll2650xx_clk_ops;
  1201. break;
  1202. case pll_531x:
  1203. init.ops = &samsung_pll531x_clk_ops;
  1204. break;
  1205. default:
  1206. pr_warn("%s: Unknown pll type for pll clk %s\n",
  1207. __func__, pll_clk->name);
  1208. }
  1209. pll->hw.init = &init;
  1210. pll->type = pll_clk->type;
  1211. pll->lock_reg = ctx->reg_base + pll_clk->lock_offset;
  1212. pll->con_reg = ctx->reg_base + pll_clk->con_offset;
  1213. ret = clk_hw_register(ctx->dev, &pll->hw);
  1214. if (ret) {
  1215. pr_err("%s: failed to register pll clock %s : %d\n",
  1216. __func__, pll_clk->name, ret);
  1217. kfree(pll->rate_table);
  1218. kfree(pll);
  1219. return;
  1220. }
  1221. samsung_clk_add_lookup(ctx, &pll->hw, pll_clk->id);
  1222. }
  1223. void __init samsung_clk_register_pll(struct samsung_clk_provider *ctx,
  1224. const struct samsung_pll_clock *pll_list,
  1225. unsigned int nr_pll)
  1226. {
  1227. int cnt;
  1228. for (cnt = 0; cnt < nr_pll; cnt++)
  1229. _samsung_clk_register_pll(ctx, &pll_list[cnt]);
  1230. }