spear1310_clock.c 43 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * arch/arm/mach-spear13xx/spear1310_clock.c
  4. *
  5. * SPEAr1310 machine clock framework source file
  6. *
  7. * Copyright (C) 2012 ST Microelectronics
  8. * Viresh Kumar <vireshk@kernel.org>
  9. */
  10. #include <linux/clkdev.h>
  11. #include <linux/clk/spear.h>
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/spinlock_types.h>
  15. #include "clk.h"
  16. /* PLL related registers and bit values */
  17. #define SPEAR1310_PLL_CFG (misc_base + 0x210)
  18. /* PLL_CFG bit values */
  19. #define SPEAR1310_CLCD_SYNT_CLK_MASK 1
  20. #define SPEAR1310_CLCD_SYNT_CLK_SHIFT 31
  21. #define SPEAR1310_RAS_SYNT2_3_CLK_MASK 2
  22. #define SPEAR1310_RAS_SYNT2_3_CLK_SHIFT 29
  23. #define SPEAR1310_RAS_SYNT_CLK_MASK 2
  24. #define SPEAR1310_RAS_SYNT0_1_CLK_SHIFT 27
  25. #define SPEAR1310_PLL_CLK_MASK 2
  26. #define SPEAR1310_PLL3_CLK_SHIFT 24
  27. #define SPEAR1310_PLL2_CLK_SHIFT 22
  28. #define SPEAR1310_PLL1_CLK_SHIFT 20
  29. #define SPEAR1310_PLL1_CTR (misc_base + 0x214)
  30. #define SPEAR1310_PLL1_FRQ (misc_base + 0x218)
  31. #define SPEAR1310_PLL2_CTR (misc_base + 0x220)
  32. #define SPEAR1310_PLL2_FRQ (misc_base + 0x224)
  33. #define SPEAR1310_PLL3_CTR (misc_base + 0x22C)
  34. #define SPEAR1310_PLL3_FRQ (misc_base + 0x230)
  35. #define SPEAR1310_PLL4_CTR (misc_base + 0x238)
  36. #define SPEAR1310_PLL4_FRQ (misc_base + 0x23C)
  37. #define SPEAR1310_PERIP_CLK_CFG (misc_base + 0x244)
  38. /* PERIP_CLK_CFG bit values */
  39. #define SPEAR1310_GPT_OSC24_VAL 0
  40. #define SPEAR1310_GPT_APB_VAL 1
  41. #define SPEAR1310_GPT_CLK_MASK 1
  42. #define SPEAR1310_GPT3_CLK_SHIFT 11
  43. #define SPEAR1310_GPT2_CLK_SHIFT 10
  44. #define SPEAR1310_GPT1_CLK_SHIFT 9
  45. #define SPEAR1310_GPT0_CLK_SHIFT 8
  46. #define SPEAR1310_UART_CLK_PLL5_VAL 0
  47. #define SPEAR1310_UART_CLK_OSC24_VAL 1
  48. #define SPEAR1310_UART_CLK_SYNT_VAL 2
  49. #define SPEAR1310_UART_CLK_MASK 2
  50. #define SPEAR1310_UART_CLK_SHIFT 4
  51. #define SPEAR1310_AUX_CLK_PLL5_VAL 0
  52. #define SPEAR1310_AUX_CLK_SYNT_VAL 1
  53. #define SPEAR1310_CLCD_CLK_MASK 2
  54. #define SPEAR1310_CLCD_CLK_SHIFT 2
  55. #define SPEAR1310_C3_CLK_MASK 1
  56. #define SPEAR1310_C3_CLK_SHIFT 1
  57. #define SPEAR1310_GMAC_CLK_CFG (misc_base + 0x248)
  58. #define SPEAR1310_GMAC_PHY_IF_SEL_MASK 3
  59. #define SPEAR1310_GMAC_PHY_IF_SEL_SHIFT 4
  60. #define SPEAR1310_GMAC_PHY_CLK_MASK 1
  61. #define SPEAR1310_GMAC_PHY_CLK_SHIFT 3
  62. #define SPEAR1310_GMAC_PHY_INPUT_CLK_MASK 2
  63. #define SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT 1
  64. #define SPEAR1310_I2S_CLK_CFG (misc_base + 0x24C)
  65. /* I2S_CLK_CFG register mask */
  66. #define SPEAR1310_I2S_SCLK_X_MASK 0x1F
  67. #define SPEAR1310_I2S_SCLK_X_SHIFT 27
  68. #define SPEAR1310_I2S_SCLK_Y_MASK 0x1F
  69. #define SPEAR1310_I2S_SCLK_Y_SHIFT 22
  70. #define SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT 21
  71. #define SPEAR1310_I2S_SCLK_SYNTH_ENB 20
  72. #define SPEAR1310_I2S_PRS1_CLK_X_MASK 0xFF
  73. #define SPEAR1310_I2S_PRS1_CLK_X_SHIFT 12
  74. #define SPEAR1310_I2S_PRS1_CLK_Y_MASK 0xFF
  75. #define SPEAR1310_I2S_PRS1_CLK_Y_SHIFT 4
  76. #define SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT 3
  77. #define SPEAR1310_I2S_REF_SEL_MASK 1
  78. #define SPEAR1310_I2S_REF_SHIFT 2
  79. #define SPEAR1310_I2S_SRC_CLK_MASK 2
  80. #define SPEAR1310_I2S_SRC_CLK_SHIFT 0
  81. #define SPEAR1310_C3_CLK_SYNT (misc_base + 0x250)
  82. #define SPEAR1310_UART_CLK_SYNT (misc_base + 0x254)
  83. #define SPEAR1310_GMAC_CLK_SYNT (misc_base + 0x258)
  84. #define SPEAR1310_SDHCI_CLK_SYNT (misc_base + 0x25C)
  85. #define SPEAR1310_CFXD_CLK_SYNT (misc_base + 0x260)
  86. #define SPEAR1310_ADC_CLK_SYNT (misc_base + 0x264)
  87. #define SPEAR1310_AMBA_CLK_SYNT (misc_base + 0x268)
  88. #define SPEAR1310_CLCD_CLK_SYNT (misc_base + 0x270)
  89. #define SPEAR1310_RAS_CLK_SYNT0 (misc_base + 0x280)
  90. #define SPEAR1310_RAS_CLK_SYNT1 (misc_base + 0x288)
  91. #define SPEAR1310_RAS_CLK_SYNT2 (misc_base + 0x290)
  92. #define SPEAR1310_RAS_CLK_SYNT3 (misc_base + 0x298)
  93. /* Check Fractional synthesizer reg masks */
  94. #define SPEAR1310_PERIP1_CLK_ENB (misc_base + 0x300)
  95. /* PERIP1_CLK_ENB register masks */
  96. #define SPEAR1310_RTC_CLK_ENB 31
  97. #define SPEAR1310_ADC_CLK_ENB 30
  98. #define SPEAR1310_C3_CLK_ENB 29
  99. #define SPEAR1310_JPEG_CLK_ENB 28
  100. #define SPEAR1310_CLCD_CLK_ENB 27
  101. #define SPEAR1310_DMA_CLK_ENB 25
  102. #define SPEAR1310_GPIO1_CLK_ENB 24
  103. #define SPEAR1310_GPIO0_CLK_ENB 23
  104. #define SPEAR1310_GPT1_CLK_ENB 22
  105. #define SPEAR1310_GPT0_CLK_ENB 21
  106. #define SPEAR1310_I2S0_CLK_ENB 20
  107. #define SPEAR1310_I2S1_CLK_ENB 19
  108. #define SPEAR1310_I2C0_CLK_ENB 18
  109. #define SPEAR1310_SSP_CLK_ENB 17
  110. #define SPEAR1310_UART_CLK_ENB 15
  111. #define SPEAR1310_PCIE_SATA_2_CLK_ENB 14
  112. #define SPEAR1310_PCIE_SATA_1_CLK_ENB 13
  113. #define SPEAR1310_PCIE_SATA_0_CLK_ENB 12
  114. #define SPEAR1310_UOC_CLK_ENB 11
  115. #define SPEAR1310_UHC1_CLK_ENB 10
  116. #define SPEAR1310_UHC0_CLK_ENB 9
  117. #define SPEAR1310_GMAC_CLK_ENB 8
  118. #define SPEAR1310_CFXD_CLK_ENB 7
  119. #define SPEAR1310_SDHCI_CLK_ENB 6
  120. #define SPEAR1310_SMI_CLK_ENB 5
  121. #define SPEAR1310_FSMC_CLK_ENB 4
  122. #define SPEAR1310_SYSRAM0_CLK_ENB 3
  123. #define SPEAR1310_SYSRAM1_CLK_ENB 2
  124. #define SPEAR1310_SYSROM_CLK_ENB 1
  125. #define SPEAR1310_BUS_CLK_ENB 0
  126. #define SPEAR1310_PERIP2_CLK_ENB (misc_base + 0x304)
  127. /* PERIP2_CLK_ENB register masks */
  128. #define SPEAR1310_THSENS_CLK_ENB 8
  129. #define SPEAR1310_I2S_REF_PAD_CLK_ENB 7
  130. #define SPEAR1310_ACP_CLK_ENB 6
  131. #define SPEAR1310_GPT3_CLK_ENB 5
  132. #define SPEAR1310_GPT2_CLK_ENB 4
  133. #define SPEAR1310_KBD_CLK_ENB 3
  134. #define SPEAR1310_CPU_DBG_CLK_ENB 2
  135. #define SPEAR1310_DDR_CORE_CLK_ENB 1
  136. #define SPEAR1310_DDR_CTRL_CLK_ENB 0
  137. #define SPEAR1310_RAS_CLK_ENB (misc_base + 0x310)
  138. /* RAS_CLK_ENB register masks */
  139. #define SPEAR1310_SYNT3_CLK_ENB 17
  140. #define SPEAR1310_SYNT2_CLK_ENB 16
  141. #define SPEAR1310_SYNT1_CLK_ENB 15
  142. #define SPEAR1310_SYNT0_CLK_ENB 14
  143. #define SPEAR1310_PCLK3_CLK_ENB 13
  144. #define SPEAR1310_PCLK2_CLK_ENB 12
  145. #define SPEAR1310_PCLK1_CLK_ENB 11
  146. #define SPEAR1310_PCLK0_CLK_ENB 10
  147. #define SPEAR1310_PLL3_CLK_ENB 9
  148. #define SPEAR1310_PLL2_CLK_ENB 8
  149. #define SPEAR1310_C125M_PAD_CLK_ENB 7
  150. #define SPEAR1310_C30M_CLK_ENB 6
  151. #define SPEAR1310_C48M_CLK_ENB 5
  152. #define SPEAR1310_OSC_25M_CLK_ENB 4
  153. #define SPEAR1310_OSC_32K_CLK_ENB 3
  154. #define SPEAR1310_OSC_24M_CLK_ENB 2
  155. #define SPEAR1310_PCLK_CLK_ENB 1
  156. #define SPEAR1310_ACLK_CLK_ENB 0
  157. /* RAS Area Control Register */
  158. #define SPEAR1310_RAS_CTRL_REG0 (ras_base + 0x000)
  159. #define SPEAR1310_SSP1_CLK_MASK 3
  160. #define SPEAR1310_SSP1_CLK_SHIFT 26
  161. #define SPEAR1310_TDM_CLK_MASK 1
  162. #define SPEAR1310_TDM2_CLK_SHIFT 24
  163. #define SPEAR1310_TDM1_CLK_SHIFT 23
  164. #define SPEAR1310_I2C_CLK_MASK 1
  165. #define SPEAR1310_I2C7_CLK_SHIFT 22
  166. #define SPEAR1310_I2C6_CLK_SHIFT 21
  167. #define SPEAR1310_I2C5_CLK_SHIFT 20
  168. #define SPEAR1310_I2C4_CLK_SHIFT 19
  169. #define SPEAR1310_I2C3_CLK_SHIFT 18
  170. #define SPEAR1310_I2C2_CLK_SHIFT 17
  171. #define SPEAR1310_I2C1_CLK_SHIFT 16
  172. #define SPEAR1310_GPT64_CLK_MASK 1
  173. #define SPEAR1310_GPT64_CLK_SHIFT 15
  174. #define SPEAR1310_RAS_UART_CLK_MASK 1
  175. #define SPEAR1310_UART5_CLK_SHIFT 14
  176. #define SPEAR1310_UART4_CLK_SHIFT 13
  177. #define SPEAR1310_UART3_CLK_SHIFT 12
  178. #define SPEAR1310_UART2_CLK_SHIFT 11
  179. #define SPEAR1310_UART1_CLK_SHIFT 10
  180. #define SPEAR1310_PCI_CLK_MASK 1
  181. #define SPEAR1310_PCI_CLK_SHIFT 0
  182. #define SPEAR1310_RAS_CTRL_REG1 (ras_base + 0x004)
  183. #define SPEAR1310_PHY_CLK_MASK 0x3
  184. #define SPEAR1310_RMII_PHY_CLK_SHIFT 0
  185. #define SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT 2
  186. #define SPEAR1310_RAS_SW_CLK_CTRL (ras_base + 0x0148)
  187. #define SPEAR1310_CAN1_CLK_ENB 25
  188. #define SPEAR1310_CAN0_CLK_ENB 24
  189. #define SPEAR1310_GPT64_CLK_ENB 23
  190. #define SPEAR1310_SSP1_CLK_ENB 22
  191. #define SPEAR1310_I2C7_CLK_ENB 21
  192. #define SPEAR1310_I2C6_CLK_ENB 20
  193. #define SPEAR1310_I2C5_CLK_ENB 19
  194. #define SPEAR1310_I2C4_CLK_ENB 18
  195. #define SPEAR1310_I2C3_CLK_ENB 17
  196. #define SPEAR1310_I2C2_CLK_ENB 16
  197. #define SPEAR1310_I2C1_CLK_ENB 15
  198. #define SPEAR1310_UART5_CLK_ENB 14
  199. #define SPEAR1310_UART4_CLK_ENB 13
  200. #define SPEAR1310_UART3_CLK_ENB 12
  201. #define SPEAR1310_UART2_CLK_ENB 11
  202. #define SPEAR1310_UART1_CLK_ENB 10
  203. #define SPEAR1310_RS485_1_CLK_ENB 9
  204. #define SPEAR1310_RS485_0_CLK_ENB 8
  205. #define SPEAR1310_TDM2_CLK_ENB 7
  206. #define SPEAR1310_TDM1_CLK_ENB 6
  207. #define SPEAR1310_PCI_CLK_ENB 5
  208. #define SPEAR1310_GMII_CLK_ENB 4
  209. #define SPEAR1310_MII2_CLK_ENB 3
  210. #define SPEAR1310_MII1_CLK_ENB 2
  211. #define SPEAR1310_MII0_CLK_ENB 1
  212. #define SPEAR1310_ESRAM_CLK_ENB 0
  213. static DEFINE_SPINLOCK(_lock);
  214. /* pll rate configuration table, in ascending order of rates */
  215. static struct pll_rate_tbl pll_rtbl[] = {
  216. /* PCLK 24MHz */
  217. {.mode = 0, .m = 0x83, .n = 0x04, .p = 0x5}, /* vco 1572, pll 49.125 MHz */
  218. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x3}, /* vco 1000, pll 125 MHz */
  219. {.mode = 0, .m = 0x64, .n = 0x06, .p = 0x1}, /* vco 800, pll 400 MHz */
  220. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x1}, /* vco 1000, pll 500 MHz */
  221. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x1}, /* vco 1328, pll 664 MHz */
  222. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x1}, /* vco 1600, pll 800 MHz */
  223. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  224. };
  225. /* vco-pll4 rate configuration table, in ascending order of rates */
  226. static struct pll_rate_tbl pll4_rtbl[] = {
  227. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x2}, /* vco 1000, pll 250 MHz */
  228. {.mode = 0, .m = 0xA6, .n = 0x06, .p = 0x2}, /* vco 1328, pll 332 MHz */
  229. {.mode = 0, .m = 0xC8, .n = 0x06, .p = 0x2}, /* vco 1600, pll 400 MHz */
  230. {.mode = 0, .m = 0x7D, .n = 0x06, .p = 0x0}, /* vco 1, pll 1 GHz */
  231. };
  232. /* aux rate configuration table, in ascending order of rates */
  233. static struct aux_rate_tbl aux_rtbl[] = {
  234. /* For VCO1div2 = 500 MHz */
  235. {.xscale = 10, .yscale = 204, .eq = 0}, /* 12.29 MHz */
  236. {.xscale = 4, .yscale = 21, .eq = 0}, /* 48 MHz */
  237. {.xscale = 2, .yscale = 6, .eq = 0}, /* 83 MHz */
  238. {.xscale = 2, .yscale = 4, .eq = 0}, /* 125 MHz */
  239. {.xscale = 1, .yscale = 3, .eq = 1}, /* 166 MHz */
  240. {.xscale = 1, .yscale = 2, .eq = 1}, /* 250 MHz */
  241. };
  242. /* gmac rate configuration table, in ascending order of rates */
  243. static struct aux_rate_tbl gmac_rtbl[] = {
  244. /* For gmac phy input clk */
  245. {.xscale = 2, .yscale = 6, .eq = 0}, /* divided by 6 */
  246. {.xscale = 2, .yscale = 4, .eq = 0}, /* divided by 4 */
  247. {.xscale = 1, .yscale = 3, .eq = 1}, /* divided by 3 */
  248. {.xscale = 1, .yscale = 2, .eq = 1}, /* divided by 2 */
  249. };
  250. /* clcd rate configuration table, in ascending order of rates */
  251. static struct frac_rate_tbl clcd_rtbl[] = {
  252. {.div = 0x14000}, /* 25 Mhz , for vc01div4 = 250 MHz*/
  253. {.div = 0x1284B}, /* 27 Mhz , for vc01div4 = 250 MHz*/
  254. {.div = 0x0D8D3}, /* 58 Mhz , for vco1div4 = 393 MHz */
  255. {.div = 0x0B72C}, /* 58 Mhz , for vco1div4 = 332 MHz */
  256. {.div = 0x089EE}, /* 58 Mhz , for vc01div4 = 250 MHz*/
  257. {.div = 0x06f1C}, /* 72 Mhz , for vc01div4 = 250 MHz*/
  258. {.div = 0x06E58}, /* 58 Mhz , for vco1div4 = 200 MHz */
  259. {.div = 0x06c1B}, /* 74 Mhz , for vc01div4 = 250 MHz*/
  260. {.div = 0x04A12}, /* 108 Mhz , for vc01div4 = 250 MHz*/
  261. {.div = 0x0378E}, /* 144 Mhz , for vc01div4 = 250 MHz*/
  262. };
  263. /* i2s prescaler1 masks */
  264. static const struct aux_clk_masks i2s_prs1_masks = {
  265. .eq_sel_mask = AUX_EQ_SEL_MASK,
  266. .eq_sel_shift = SPEAR1310_I2S_PRS1_EQ_SEL_SHIFT,
  267. .eq1_mask = AUX_EQ1_SEL,
  268. .eq2_mask = AUX_EQ2_SEL,
  269. .xscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_X_MASK,
  270. .xscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_X_SHIFT,
  271. .yscale_sel_mask = SPEAR1310_I2S_PRS1_CLK_Y_MASK,
  272. .yscale_sel_shift = SPEAR1310_I2S_PRS1_CLK_Y_SHIFT,
  273. };
  274. /* i2s sclk (bit clock) syynthesizers masks */
  275. static struct aux_clk_masks i2s_sclk_masks = {
  276. .eq_sel_mask = AUX_EQ_SEL_MASK,
  277. .eq_sel_shift = SPEAR1310_I2S_SCLK_EQ_SEL_SHIFT,
  278. .eq1_mask = AUX_EQ1_SEL,
  279. .eq2_mask = AUX_EQ2_SEL,
  280. .xscale_sel_mask = SPEAR1310_I2S_SCLK_X_MASK,
  281. .xscale_sel_shift = SPEAR1310_I2S_SCLK_X_SHIFT,
  282. .yscale_sel_mask = SPEAR1310_I2S_SCLK_Y_MASK,
  283. .yscale_sel_shift = SPEAR1310_I2S_SCLK_Y_SHIFT,
  284. .enable_bit = SPEAR1310_I2S_SCLK_SYNTH_ENB,
  285. };
  286. /* i2s prs1 aux rate configuration table, in ascending order of rates */
  287. static struct aux_rate_tbl i2s_prs1_rtbl[] = {
  288. /* For parent clk = 49.152 MHz */
  289. {.xscale = 1, .yscale = 12, .eq = 0}, /* 2.048 MHz, smp freq = 8Khz */
  290. {.xscale = 11, .yscale = 96, .eq = 0}, /* 2.816 MHz, smp freq = 11Khz */
  291. {.xscale = 1, .yscale = 6, .eq = 0}, /* 4.096 MHz, smp freq = 16Khz */
  292. {.xscale = 11, .yscale = 48, .eq = 0}, /* 5.632 MHz, smp freq = 22Khz */
  293. /*
  294. * with parent clk = 49.152, freq gen is 8.192 MHz, smp freq = 32Khz
  295. * with parent clk = 12.288, freq gen is 2.048 MHz, smp freq = 8Khz
  296. */
  297. {.xscale = 1, .yscale = 3, .eq = 0},
  298. /* For parent clk = 49.152 MHz */
  299. {.xscale = 17, .yscale = 37, .eq = 0}, /* 11.289 MHz, smp freq = 44Khz*/
  300. {.xscale = 1, .yscale = 2, .eq = 0}, /* 12.288 MHz */
  301. };
  302. /* i2s sclk aux rate configuration table, in ascending order of rates */
  303. static struct aux_rate_tbl i2s_sclk_rtbl[] = {
  304. /* For i2s_ref_clk = 12.288MHz */
  305. {.xscale = 1, .yscale = 4, .eq = 0}, /* 1.53 MHz */
  306. {.xscale = 1, .yscale = 2, .eq = 0}, /* 3.07 Mhz */
  307. };
  308. /* adc rate configuration table, in ascending order of rates */
  309. /* possible adc range is 2.5 MHz to 20 MHz. */
  310. static struct aux_rate_tbl adc_rtbl[] = {
  311. /* For ahb = 166.67 MHz */
  312. {.xscale = 1, .yscale = 31, .eq = 0}, /* 2.68 MHz */
  313. {.xscale = 2, .yscale = 21, .eq = 0}, /* 7.94 MHz */
  314. {.xscale = 4, .yscale = 21, .eq = 0}, /* 15.87 MHz */
  315. {.xscale = 10, .yscale = 42, .eq = 0}, /* 19.84 MHz */
  316. };
  317. /* General synth rate configuration table, in ascending order of rates */
  318. static struct frac_rate_tbl gen_rtbl[] = {
  319. /* For vco1div4 = 250 MHz */
  320. {.div = 0x14000}, /* 25 MHz */
  321. {.div = 0x0A000}, /* 50 MHz */
  322. {.div = 0x05000}, /* 100 MHz */
  323. {.div = 0x02000}, /* 250 MHz */
  324. };
  325. /* clock parents */
  326. static const char *vco_parents[] = { "osc_24m_clk", "osc_25m_clk", };
  327. static const char *gpt_parents[] = { "osc_24m_clk", "apb_clk", };
  328. static const char *uart0_parents[] = { "pll5_clk", "uart_syn_gclk", };
  329. static const char *c3_parents[] = { "pll5_clk", "c3_syn_gclk", };
  330. static const char *gmac_phy_input_parents[] = { "gmii_pad_clk", "pll2_clk",
  331. "osc_25m_clk", };
  332. static const char *gmac_phy_parents[] = { "phy_input_mclk", "phy_syn_gclk", };
  333. static const char *clcd_synth_parents[] = { "vco1div4_clk", "pll2_clk", };
  334. static const char *clcd_pixel_parents[] = { "pll5_clk", "clcd_syn_clk", };
  335. static const char *i2s_src_parents[] = { "vco1div2_clk", "none", "pll3_clk",
  336. "i2s_src_pad_clk", };
  337. static const char *i2s_ref_parents[] = { "i2s_src_mclk", "i2s_prs1_clk", };
  338. static const char *gen_synth0_1_parents[] = { "vco1div4_clk", "vco3div2_clk",
  339. "pll3_clk", };
  340. static const char *gen_synth2_3_parents[] = { "vco1div4_clk", "vco3div2_clk",
  341. "pll2_clk", };
  342. static const char *rmii_phy_parents[] = { "ras_tx50_clk", "none",
  343. "ras_pll2_clk", "ras_syn0_clk", };
  344. static const char *smii_rgmii_phy_parents[] = { "none", "ras_tx125_clk",
  345. "ras_pll2_clk", "ras_syn0_clk", };
  346. static const char *uart_parents[] = { "ras_apb_clk", "gen_syn3_clk", };
  347. static const char *i2c_parents[] = { "ras_apb_clk", "gen_syn1_clk", };
  348. static const char *ssp1_parents[] = { "ras_apb_clk", "gen_syn1_clk",
  349. "ras_plclk0_clk", };
  350. static const char *pci_parents[] = { "ras_pll3_clk", "gen_syn2_clk", };
  351. static const char *tdm_parents[] = { "ras_pll3_clk", "gen_syn1_clk", };
  352. void __init spear1310_clk_init(void __iomem *misc_base, void __iomem *ras_base)
  353. {
  354. struct clk *clk, *clk1;
  355. clk = clk_register_fixed_rate(NULL, "osc_32k_clk", NULL, 0, 32000);
  356. clk_register_clkdev(clk, "osc_32k_clk", NULL);
  357. clk = clk_register_fixed_rate(NULL, "osc_24m_clk", NULL, 0, 24000000);
  358. clk_register_clkdev(clk, "osc_24m_clk", NULL);
  359. clk = clk_register_fixed_rate(NULL, "osc_25m_clk", NULL, 0, 25000000);
  360. clk_register_clkdev(clk, "osc_25m_clk", NULL);
  361. clk = clk_register_fixed_rate(NULL, "gmii_pad_clk", NULL, 0, 125000000);
  362. clk_register_clkdev(clk, "gmii_pad_clk", NULL);
  363. clk = clk_register_fixed_rate(NULL, "i2s_src_pad_clk", NULL, 0,
  364. 12288000);
  365. clk_register_clkdev(clk, "i2s_src_pad_clk", NULL);
  366. /* clock derived from 32 KHz osc clk */
  367. clk = clk_register_gate(NULL, "rtc-spear", "osc_32k_clk", 0,
  368. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_RTC_CLK_ENB, 0,
  369. &_lock);
  370. clk_register_clkdev(clk, NULL, "e0580000.rtc");
  371. /* clock derived from 24 or 25 MHz osc clk */
  372. /* vco-pll */
  373. clk = clk_register_mux(NULL, "vco1_mclk", vco_parents,
  374. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  375. SPEAR1310_PLL_CFG, SPEAR1310_PLL1_CLK_SHIFT,
  376. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  377. clk_register_clkdev(clk, "vco1_mclk", NULL);
  378. clk = clk_register_vco_pll("vco1_clk", "pll1_clk", NULL, "vco1_mclk",
  379. 0, SPEAR1310_PLL1_CTR, SPEAR1310_PLL1_FRQ, pll_rtbl,
  380. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  381. clk_register_clkdev(clk, "vco1_clk", NULL);
  382. clk_register_clkdev(clk1, "pll1_clk", NULL);
  383. clk = clk_register_mux(NULL, "vco2_mclk", vco_parents,
  384. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  385. SPEAR1310_PLL_CFG, SPEAR1310_PLL2_CLK_SHIFT,
  386. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  387. clk_register_clkdev(clk, "vco2_mclk", NULL);
  388. clk = clk_register_vco_pll("vco2_clk", "pll2_clk", NULL, "vco2_mclk",
  389. 0, SPEAR1310_PLL2_CTR, SPEAR1310_PLL2_FRQ, pll_rtbl,
  390. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  391. clk_register_clkdev(clk, "vco2_clk", NULL);
  392. clk_register_clkdev(clk1, "pll2_clk", NULL);
  393. clk = clk_register_mux(NULL, "vco3_mclk", vco_parents,
  394. ARRAY_SIZE(vco_parents), CLK_SET_RATE_NO_REPARENT,
  395. SPEAR1310_PLL_CFG, SPEAR1310_PLL3_CLK_SHIFT,
  396. SPEAR1310_PLL_CLK_MASK, 0, &_lock);
  397. clk_register_clkdev(clk, "vco3_mclk", NULL);
  398. clk = clk_register_vco_pll("vco3_clk", "pll3_clk", NULL, "vco3_mclk",
  399. 0, SPEAR1310_PLL3_CTR, SPEAR1310_PLL3_FRQ, pll_rtbl,
  400. ARRAY_SIZE(pll_rtbl), &_lock, &clk1, NULL);
  401. clk_register_clkdev(clk, "vco3_clk", NULL);
  402. clk_register_clkdev(clk1, "pll3_clk", NULL);
  403. clk = clk_register_vco_pll("vco4_clk", "pll4_clk", NULL, "osc_24m_clk",
  404. 0, SPEAR1310_PLL4_CTR, SPEAR1310_PLL4_FRQ, pll4_rtbl,
  405. ARRAY_SIZE(pll4_rtbl), &_lock, &clk1, NULL);
  406. clk_register_clkdev(clk, "vco4_clk", NULL);
  407. clk_register_clkdev(clk1, "pll4_clk", NULL);
  408. clk = clk_register_fixed_rate(NULL, "pll5_clk", "osc_24m_clk", 0,
  409. 48000000);
  410. clk_register_clkdev(clk, "pll5_clk", NULL);
  411. clk = clk_register_fixed_rate(NULL, "pll6_clk", "osc_25m_clk", 0,
  412. 25000000);
  413. clk_register_clkdev(clk, "pll6_clk", NULL);
  414. /* vco div n clocks */
  415. clk = clk_register_fixed_factor(NULL, "vco1div2_clk", "vco1_clk", 0, 1,
  416. 2);
  417. clk_register_clkdev(clk, "vco1div2_clk", NULL);
  418. clk = clk_register_fixed_factor(NULL, "vco1div4_clk", "vco1_clk", 0, 1,
  419. 4);
  420. clk_register_clkdev(clk, "vco1div4_clk", NULL);
  421. clk = clk_register_fixed_factor(NULL, "vco2div2_clk", "vco2_clk", 0, 1,
  422. 2);
  423. clk_register_clkdev(clk, "vco2div2_clk", NULL);
  424. clk = clk_register_fixed_factor(NULL, "vco3div2_clk", "vco3_clk", 0, 1,
  425. 2);
  426. clk_register_clkdev(clk, "vco3div2_clk", NULL);
  427. /* peripherals */
  428. clk_register_fixed_factor(NULL, "thermal_clk", "osc_24m_clk", 0, 1,
  429. 128);
  430. clk = clk_register_gate(NULL, "thermal_gclk", "thermal_clk", 0,
  431. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_THSENS_CLK_ENB, 0,
  432. &_lock);
  433. clk_register_clkdev(clk, NULL, "spear_thermal");
  434. /* clock derived from pll4 clk */
  435. clk = clk_register_fixed_factor(NULL, "ddr_clk", "pll4_clk", 0, 1,
  436. 1);
  437. clk_register_clkdev(clk, "ddr_clk", NULL);
  438. /* clock derived from pll1 clk */
  439. clk = clk_register_fixed_factor(NULL, "cpu_clk", "pll1_clk",
  440. CLK_SET_RATE_PARENT, 1, 2);
  441. clk_register_clkdev(clk, "cpu_clk", NULL);
  442. clk = clk_register_fixed_factor(NULL, "wdt_clk", "cpu_clk", 0, 1,
  443. 2);
  444. clk_register_clkdev(clk, NULL, "ec800620.wdt");
  445. clk = clk_register_fixed_factor(NULL, "smp_twd_clk", "cpu_clk", 0, 1,
  446. 2);
  447. clk_register_clkdev(clk, NULL, "smp_twd");
  448. clk = clk_register_fixed_factor(NULL, "ahb_clk", "pll1_clk", 0, 1,
  449. 6);
  450. clk_register_clkdev(clk, "ahb_clk", NULL);
  451. clk = clk_register_fixed_factor(NULL, "apb_clk", "pll1_clk", 0, 1,
  452. 12);
  453. clk_register_clkdev(clk, "apb_clk", NULL);
  454. /* gpt clocks */
  455. clk = clk_register_mux(NULL, "gpt0_mclk", gpt_parents,
  456. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  457. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT0_CLK_SHIFT,
  458. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  459. clk_register_clkdev(clk, "gpt0_mclk", NULL);
  460. clk = clk_register_gate(NULL, "gpt0_clk", "gpt0_mclk", 0,
  461. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT0_CLK_ENB, 0,
  462. &_lock);
  463. clk_register_clkdev(clk, NULL, "gpt0");
  464. clk = clk_register_mux(NULL, "gpt1_mclk", gpt_parents,
  465. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  466. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT1_CLK_SHIFT,
  467. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  468. clk_register_clkdev(clk, "gpt1_mclk", NULL);
  469. clk = clk_register_gate(NULL, "gpt1_clk", "gpt1_mclk", 0,
  470. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPT1_CLK_ENB, 0,
  471. &_lock);
  472. clk_register_clkdev(clk, NULL, "gpt1");
  473. clk = clk_register_mux(NULL, "gpt2_mclk", gpt_parents,
  474. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  475. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT2_CLK_SHIFT,
  476. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  477. clk_register_clkdev(clk, "gpt2_mclk", NULL);
  478. clk = clk_register_gate(NULL, "gpt2_clk", "gpt2_mclk", 0,
  479. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT2_CLK_ENB, 0,
  480. &_lock);
  481. clk_register_clkdev(clk, NULL, "gpt2");
  482. clk = clk_register_mux(NULL, "gpt3_mclk", gpt_parents,
  483. ARRAY_SIZE(gpt_parents), CLK_SET_RATE_NO_REPARENT,
  484. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GPT3_CLK_SHIFT,
  485. SPEAR1310_GPT_CLK_MASK, 0, &_lock);
  486. clk_register_clkdev(clk, "gpt3_mclk", NULL);
  487. clk = clk_register_gate(NULL, "gpt3_clk", "gpt3_mclk", 0,
  488. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_GPT3_CLK_ENB, 0,
  489. &_lock);
  490. clk_register_clkdev(clk, NULL, "gpt3");
  491. /* others */
  492. clk = clk_register_aux("uart_syn_clk", "uart_syn_gclk", "vco1div2_clk",
  493. 0, SPEAR1310_UART_CLK_SYNT, NULL, aux_rtbl,
  494. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  495. clk_register_clkdev(clk, "uart_syn_clk", NULL);
  496. clk_register_clkdev(clk1, "uart_syn_gclk", NULL);
  497. clk = clk_register_mux(NULL, "uart0_mclk", uart0_parents,
  498. ARRAY_SIZE(uart0_parents),
  499. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  500. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_UART_CLK_SHIFT,
  501. SPEAR1310_UART_CLK_MASK, 0, &_lock);
  502. clk_register_clkdev(clk, "uart0_mclk", NULL);
  503. clk = clk_register_gate(NULL, "uart0_clk", "uart0_mclk",
  504. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  505. SPEAR1310_UART_CLK_ENB, 0, &_lock);
  506. clk_register_clkdev(clk, NULL, "e0000000.serial");
  507. clk = clk_register_aux("sdhci_syn_clk", "sdhci_syn_gclk",
  508. "vco1div2_clk", 0, SPEAR1310_SDHCI_CLK_SYNT, NULL,
  509. aux_rtbl, ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  510. clk_register_clkdev(clk, "sdhci_syn_clk", NULL);
  511. clk_register_clkdev(clk1, "sdhci_syn_gclk", NULL);
  512. clk = clk_register_gate(NULL, "sdhci_clk", "sdhci_syn_gclk",
  513. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  514. SPEAR1310_SDHCI_CLK_ENB, 0, &_lock);
  515. clk_register_clkdev(clk, NULL, "b3000000.sdhci");
  516. clk = clk_register_aux("cfxd_syn_clk", "cfxd_syn_gclk", "vco1div2_clk",
  517. 0, SPEAR1310_CFXD_CLK_SYNT, NULL, aux_rtbl,
  518. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  519. clk_register_clkdev(clk, "cfxd_syn_clk", NULL);
  520. clk_register_clkdev(clk1, "cfxd_syn_gclk", NULL);
  521. clk = clk_register_gate(NULL, "cfxd_clk", "cfxd_syn_gclk",
  522. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  523. SPEAR1310_CFXD_CLK_ENB, 0, &_lock);
  524. clk_register_clkdev(clk, NULL, "b2800000.cf");
  525. clk_register_clkdev(clk, NULL, "arasan_xd");
  526. clk = clk_register_aux("c3_syn_clk", "c3_syn_gclk", "vco1div2_clk",
  527. 0, SPEAR1310_C3_CLK_SYNT, NULL, aux_rtbl,
  528. ARRAY_SIZE(aux_rtbl), &_lock, &clk1);
  529. clk_register_clkdev(clk, "c3_syn_clk", NULL);
  530. clk_register_clkdev(clk1, "c3_syn_gclk", NULL);
  531. clk = clk_register_mux(NULL, "c3_mclk", c3_parents,
  532. ARRAY_SIZE(c3_parents),
  533. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  534. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_C3_CLK_SHIFT,
  535. SPEAR1310_C3_CLK_MASK, 0, &_lock);
  536. clk_register_clkdev(clk, "c3_mclk", NULL);
  537. clk = clk_register_gate(NULL, "c3_clk", "c3_mclk", 0,
  538. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_C3_CLK_ENB, 0,
  539. &_lock);
  540. clk_register_clkdev(clk, NULL, "c3");
  541. /* gmac */
  542. clk = clk_register_mux(NULL, "phy_input_mclk", gmac_phy_input_parents,
  543. ARRAY_SIZE(gmac_phy_input_parents),
  544. CLK_SET_RATE_NO_REPARENT, SPEAR1310_GMAC_CLK_CFG,
  545. SPEAR1310_GMAC_PHY_INPUT_CLK_SHIFT,
  546. SPEAR1310_GMAC_PHY_INPUT_CLK_MASK, 0, &_lock);
  547. clk_register_clkdev(clk, "phy_input_mclk", NULL);
  548. clk = clk_register_aux("phy_syn_clk", "phy_syn_gclk", "phy_input_mclk",
  549. 0, SPEAR1310_GMAC_CLK_SYNT, NULL, gmac_rtbl,
  550. ARRAY_SIZE(gmac_rtbl), &_lock, &clk1);
  551. clk_register_clkdev(clk, "phy_syn_clk", NULL);
  552. clk_register_clkdev(clk1, "phy_syn_gclk", NULL);
  553. clk = clk_register_mux(NULL, "phy_mclk", gmac_phy_parents,
  554. ARRAY_SIZE(gmac_phy_parents), CLK_SET_RATE_NO_REPARENT,
  555. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_GMAC_PHY_CLK_SHIFT,
  556. SPEAR1310_GMAC_PHY_CLK_MASK, 0, &_lock);
  557. clk_register_clkdev(clk, "stmmacphy.0", NULL);
  558. /* clcd */
  559. clk = clk_register_mux(NULL, "clcd_syn_mclk", clcd_synth_parents,
  560. ARRAY_SIZE(clcd_synth_parents),
  561. CLK_SET_RATE_NO_REPARENT, SPEAR1310_CLCD_CLK_SYNT,
  562. SPEAR1310_CLCD_SYNT_CLK_SHIFT,
  563. SPEAR1310_CLCD_SYNT_CLK_MASK, 0, &_lock);
  564. clk_register_clkdev(clk, "clcd_syn_mclk", NULL);
  565. clk = clk_register_frac("clcd_syn_clk", "clcd_syn_mclk", 0,
  566. SPEAR1310_CLCD_CLK_SYNT, clcd_rtbl,
  567. ARRAY_SIZE(clcd_rtbl), &_lock);
  568. clk_register_clkdev(clk, "clcd_syn_clk", NULL);
  569. clk = clk_register_mux(NULL, "clcd_pixel_mclk", clcd_pixel_parents,
  570. ARRAY_SIZE(clcd_pixel_parents),
  571. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  572. SPEAR1310_PERIP_CLK_CFG, SPEAR1310_CLCD_CLK_SHIFT,
  573. SPEAR1310_CLCD_CLK_MASK, 0, &_lock);
  574. clk_register_clkdev(clk, "clcd_pixel_mclk", NULL);
  575. clk = clk_register_gate(NULL, "clcd_clk", "clcd_pixel_mclk", 0,
  576. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_CLCD_CLK_ENB, 0,
  577. &_lock);
  578. clk_register_clkdev(clk, NULL, "e1000000.clcd");
  579. /* i2s */
  580. clk = clk_register_mux(NULL, "i2s_src_mclk", i2s_src_parents,
  581. ARRAY_SIZE(i2s_src_parents), CLK_SET_RATE_NO_REPARENT,
  582. SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_SRC_CLK_SHIFT,
  583. SPEAR1310_I2S_SRC_CLK_MASK, 0, &_lock);
  584. clk_register_clkdev(clk, "i2s_src_mclk", NULL);
  585. clk = clk_register_aux("i2s_prs1_clk", NULL, "i2s_src_mclk", 0,
  586. SPEAR1310_I2S_CLK_CFG, &i2s_prs1_masks, i2s_prs1_rtbl,
  587. ARRAY_SIZE(i2s_prs1_rtbl), &_lock, NULL);
  588. clk_register_clkdev(clk, "i2s_prs1_clk", NULL);
  589. clk = clk_register_mux(NULL, "i2s_ref_mclk", i2s_ref_parents,
  590. ARRAY_SIZE(i2s_ref_parents),
  591. CLK_SET_RATE_PARENT | CLK_SET_RATE_NO_REPARENT,
  592. SPEAR1310_I2S_CLK_CFG, SPEAR1310_I2S_REF_SHIFT,
  593. SPEAR1310_I2S_REF_SEL_MASK, 0, &_lock);
  594. clk_register_clkdev(clk, "i2s_ref_mclk", NULL);
  595. clk = clk_register_gate(NULL, "i2s_ref_pad_clk", "i2s_ref_mclk", 0,
  596. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_I2S_REF_PAD_CLK_ENB,
  597. 0, &_lock);
  598. clk_register_clkdev(clk, "i2s_ref_pad_clk", NULL);
  599. clk = clk_register_aux("i2s_sclk_clk", "i2s_sclk_gclk",
  600. "i2s_ref_mclk", 0, SPEAR1310_I2S_CLK_CFG,
  601. &i2s_sclk_masks, i2s_sclk_rtbl,
  602. ARRAY_SIZE(i2s_sclk_rtbl), &_lock, &clk1);
  603. clk_register_clkdev(clk, "i2s_sclk_clk", NULL);
  604. clk_register_clkdev(clk1, "i2s_sclk_gclk", NULL);
  605. /* clock derived from ahb clk */
  606. clk = clk_register_gate(NULL, "i2c0_clk", "ahb_clk", 0,
  607. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2C0_CLK_ENB, 0,
  608. &_lock);
  609. clk_register_clkdev(clk, NULL, "e0280000.i2c");
  610. clk = clk_register_gate(NULL, "dma_clk", "ahb_clk", 0,
  611. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_DMA_CLK_ENB, 0,
  612. &_lock);
  613. clk_register_clkdev(clk, NULL, "ea800000.dma");
  614. clk_register_clkdev(clk, NULL, "eb000000.dma");
  615. clk = clk_register_gate(NULL, "jpeg_clk", "ahb_clk", 0,
  616. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_JPEG_CLK_ENB, 0,
  617. &_lock);
  618. clk_register_clkdev(clk, NULL, "b2000000.jpeg");
  619. clk = clk_register_gate(NULL, "gmac_clk", "ahb_clk", 0,
  620. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GMAC_CLK_ENB, 0,
  621. &_lock);
  622. clk_register_clkdev(clk, NULL, "e2000000.eth");
  623. clk = clk_register_gate(NULL, "fsmc_clk", "ahb_clk", 0,
  624. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_FSMC_CLK_ENB, 0,
  625. &_lock);
  626. clk_register_clkdev(clk, NULL, "b0000000.flash");
  627. clk = clk_register_gate(NULL, "smi_clk", "ahb_clk", 0,
  628. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SMI_CLK_ENB, 0,
  629. &_lock);
  630. clk_register_clkdev(clk, NULL, "ea000000.flash");
  631. clk = clk_register_gate(NULL, "usbh0_clk", "ahb_clk", 0,
  632. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC0_CLK_ENB, 0,
  633. &_lock);
  634. clk_register_clkdev(clk, NULL, "e4000000.ohci");
  635. clk_register_clkdev(clk, NULL, "e4800000.ehci");
  636. clk = clk_register_gate(NULL, "usbh1_clk", "ahb_clk", 0,
  637. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UHC1_CLK_ENB, 0,
  638. &_lock);
  639. clk_register_clkdev(clk, NULL, "e5000000.ohci");
  640. clk_register_clkdev(clk, NULL, "e5800000.ehci");
  641. clk = clk_register_gate(NULL, "uoc_clk", "ahb_clk", 0,
  642. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_UOC_CLK_ENB, 0,
  643. &_lock);
  644. clk_register_clkdev(clk, NULL, "e3800000.otg");
  645. clk = clk_register_gate(NULL, "pcie_sata_0_clk", "ahb_clk", 0,
  646. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_0_CLK_ENB,
  647. 0, &_lock);
  648. clk_register_clkdev(clk, NULL, "b1000000.pcie");
  649. clk_register_clkdev(clk, NULL, "b1000000.ahci");
  650. clk = clk_register_gate(NULL, "pcie_sata_1_clk", "ahb_clk", 0,
  651. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_1_CLK_ENB,
  652. 0, &_lock);
  653. clk_register_clkdev(clk, NULL, "b1800000.pcie");
  654. clk_register_clkdev(clk, NULL, "b1800000.ahci");
  655. clk = clk_register_gate(NULL, "pcie_sata_2_clk", "ahb_clk", 0,
  656. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_PCIE_SATA_2_CLK_ENB,
  657. 0, &_lock);
  658. clk_register_clkdev(clk, NULL, "b4000000.pcie");
  659. clk_register_clkdev(clk, NULL, "b4000000.ahci");
  660. clk = clk_register_gate(NULL, "sysram0_clk", "ahb_clk", 0,
  661. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM0_CLK_ENB, 0,
  662. &_lock);
  663. clk_register_clkdev(clk, "sysram0_clk", NULL);
  664. clk = clk_register_gate(NULL, "sysram1_clk", "ahb_clk", 0,
  665. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SYSRAM1_CLK_ENB, 0,
  666. &_lock);
  667. clk_register_clkdev(clk, "sysram1_clk", NULL);
  668. clk = clk_register_aux("adc_syn_clk", "adc_syn_gclk", "ahb_clk",
  669. 0, SPEAR1310_ADC_CLK_SYNT, NULL, adc_rtbl,
  670. ARRAY_SIZE(adc_rtbl), &_lock, &clk1);
  671. clk_register_clkdev(clk, "adc_syn_clk", NULL);
  672. clk_register_clkdev(clk1, "adc_syn_gclk", NULL);
  673. clk = clk_register_gate(NULL, "adc_clk", "adc_syn_gclk",
  674. CLK_SET_RATE_PARENT, SPEAR1310_PERIP1_CLK_ENB,
  675. SPEAR1310_ADC_CLK_ENB, 0, &_lock);
  676. clk_register_clkdev(clk, NULL, "e0080000.adc");
  677. /* clock derived from apb clk */
  678. clk = clk_register_gate(NULL, "ssp0_clk", "apb_clk", 0,
  679. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_SSP_CLK_ENB, 0,
  680. &_lock);
  681. clk_register_clkdev(clk, NULL, "e0100000.spi");
  682. clk = clk_register_gate(NULL, "gpio0_clk", "apb_clk", 0,
  683. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO0_CLK_ENB, 0,
  684. &_lock);
  685. clk_register_clkdev(clk, NULL, "e0600000.gpio");
  686. clk = clk_register_gate(NULL, "gpio1_clk", "apb_clk", 0,
  687. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_GPIO1_CLK_ENB, 0,
  688. &_lock);
  689. clk_register_clkdev(clk, NULL, "e0680000.gpio");
  690. clk = clk_register_gate(NULL, "i2s0_clk", "apb_clk", 0,
  691. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S0_CLK_ENB, 0,
  692. &_lock);
  693. clk_register_clkdev(clk, NULL, "e0180000.i2s");
  694. clk = clk_register_gate(NULL, "i2s1_clk", "apb_clk", 0,
  695. SPEAR1310_PERIP1_CLK_ENB, SPEAR1310_I2S1_CLK_ENB, 0,
  696. &_lock);
  697. clk_register_clkdev(clk, NULL, "e0200000.i2s");
  698. clk = clk_register_gate(NULL, "kbd_clk", "apb_clk", 0,
  699. SPEAR1310_PERIP2_CLK_ENB, SPEAR1310_KBD_CLK_ENB, 0,
  700. &_lock);
  701. clk_register_clkdev(clk, NULL, "e0300000.kbd");
  702. /* RAS clks */
  703. clk = clk_register_mux(NULL, "gen_syn0_1_mclk", gen_synth0_1_parents,
  704. ARRAY_SIZE(gen_synth0_1_parents),
  705. CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
  706. SPEAR1310_RAS_SYNT0_1_CLK_SHIFT,
  707. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  708. clk_register_clkdev(clk, "gen_syn0_1_clk", NULL);
  709. clk = clk_register_mux(NULL, "gen_syn2_3_mclk", gen_synth2_3_parents,
  710. ARRAY_SIZE(gen_synth2_3_parents),
  711. CLK_SET_RATE_NO_REPARENT, SPEAR1310_PLL_CFG,
  712. SPEAR1310_RAS_SYNT2_3_CLK_SHIFT,
  713. SPEAR1310_RAS_SYNT_CLK_MASK, 0, &_lock);
  714. clk_register_clkdev(clk, "gen_syn2_3_clk", NULL);
  715. clk = clk_register_frac("gen_syn0_clk", "gen_syn0_1_clk", 0,
  716. SPEAR1310_RAS_CLK_SYNT0, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  717. &_lock);
  718. clk_register_clkdev(clk, "gen_syn0_clk", NULL);
  719. clk = clk_register_frac("gen_syn1_clk", "gen_syn0_1_clk", 0,
  720. SPEAR1310_RAS_CLK_SYNT1, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  721. &_lock);
  722. clk_register_clkdev(clk, "gen_syn1_clk", NULL);
  723. clk = clk_register_frac("gen_syn2_clk", "gen_syn2_3_clk", 0,
  724. SPEAR1310_RAS_CLK_SYNT2, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  725. &_lock);
  726. clk_register_clkdev(clk, "gen_syn2_clk", NULL);
  727. clk = clk_register_frac("gen_syn3_clk", "gen_syn2_3_clk", 0,
  728. SPEAR1310_RAS_CLK_SYNT3, gen_rtbl, ARRAY_SIZE(gen_rtbl),
  729. &_lock);
  730. clk_register_clkdev(clk, "gen_syn3_clk", NULL);
  731. clk = clk_register_gate(NULL, "ras_osc_24m_clk", "osc_24m_clk", 0,
  732. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_24M_CLK_ENB, 0,
  733. &_lock);
  734. clk_register_clkdev(clk, "ras_osc_24m_clk", NULL);
  735. clk = clk_register_gate(NULL, "ras_osc_25m_clk", "osc_25m_clk", 0,
  736. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_25M_CLK_ENB, 0,
  737. &_lock);
  738. clk_register_clkdev(clk, "ras_osc_25m_clk", NULL);
  739. clk = clk_register_gate(NULL, "ras_osc_32k_clk", "osc_32k_clk", 0,
  740. SPEAR1310_RAS_CLK_ENB, SPEAR1310_OSC_32K_CLK_ENB, 0,
  741. &_lock);
  742. clk_register_clkdev(clk, "ras_osc_32k_clk", NULL);
  743. clk = clk_register_gate(NULL, "ras_pll2_clk", "pll2_clk", 0,
  744. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL2_CLK_ENB, 0,
  745. &_lock);
  746. clk_register_clkdev(clk, "ras_pll2_clk", NULL);
  747. clk = clk_register_gate(NULL, "ras_pll3_clk", "pll3_clk", 0,
  748. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PLL3_CLK_ENB, 0,
  749. &_lock);
  750. clk_register_clkdev(clk, "ras_pll3_clk", NULL);
  751. clk = clk_register_gate(NULL, "ras_tx125_clk", "gmii_pad_clk", 0,
  752. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C125M_PAD_CLK_ENB, 0,
  753. &_lock);
  754. clk_register_clkdev(clk, "ras_tx125_clk", NULL);
  755. clk = clk_register_fixed_rate(NULL, "ras_30m_fixed_clk", "pll5_clk", 0,
  756. 30000000);
  757. clk = clk_register_gate(NULL, "ras_30m_clk", "ras_30m_fixed_clk", 0,
  758. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C30M_CLK_ENB, 0,
  759. &_lock);
  760. clk_register_clkdev(clk, "ras_30m_clk", NULL);
  761. clk = clk_register_fixed_rate(NULL, "ras_48m_fixed_clk", "pll5_clk", 0,
  762. 48000000);
  763. clk = clk_register_gate(NULL, "ras_48m_clk", "ras_48m_fixed_clk", 0,
  764. SPEAR1310_RAS_CLK_ENB, SPEAR1310_C48M_CLK_ENB, 0,
  765. &_lock);
  766. clk_register_clkdev(clk, "ras_48m_clk", NULL);
  767. clk = clk_register_gate(NULL, "ras_ahb_clk", "ahb_clk", 0,
  768. SPEAR1310_RAS_CLK_ENB, SPEAR1310_ACLK_CLK_ENB, 0,
  769. &_lock);
  770. clk_register_clkdev(clk, "ras_ahb_clk", NULL);
  771. clk = clk_register_gate(NULL, "ras_apb_clk", "apb_clk", 0,
  772. SPEAR1310_RAS_CLK_ENB, SPEAR1310_PCLK_CLK_ENB, 0,
  773. &_lock);
  774. clk_register_clkdev(clk, "ras_apb_clk", NULL);
  775. clk = clk_register_fixed_rate(NULL, "ras_plclk0_clk", NULL, 0,
  776. 50000000);
  777. clk = clk_register_fixed_rate(NULL, "ras_tx50_clk", NULL, 0, 50000000);
  778. clk = clk_register_gate(NULL, "can0_clk", "apb_clk", 0,
  779. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN0_CLK_ENB, 0,
  780. &_lock);
  781. clk_register_clkdev(clk, NULL, "c_can_platform.0");
  782. clk = clk_register_gate(NULL, "can1_clk", "apb_clk", 0,
  783. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_CAN1_CLK_ENB, 0,
  784. &_lock);
  785. clk_register_clkdev(clk, NULL, "c_can_platform.1");
  786. clk = clk_register_gate(NULL, "ras_smii0_clk", "ras_ahb_clk", 0,
  787. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII0_CLK_ENB, 0,
  788. &_lock);
  789. clk_register_clkdev(clk, NULL, "5c400000.eth");
  790. clk = clk_register_gate(NULL, "ras_smii1_clk", "ras_ahb_clk", 0,
  791. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII1_CLK_ENB, 0,
  792. &_lock);
  793. clk_register_clkdev(clk, NULL, "5c500000.eth");
  794. clk = clk_register_gate(NULL, "ras_smii2_clk", "ras_ahb_clk", 0,
  795. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_MII2_CLK_ENB, 0,
  796. &_lock);
  797. clk_register_clkdev(clk, NULL, "5c600000.eth");
  798. clk = clk_register_gate(NULL, "ras_rgmii_clk", "ras_ahb_clk", 0,
  799. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_GMII_CLK_ENB, 0,
  800. &_lock);
  801. clk_register_clkdev(clk, NULL, "5c700000.eth");
  802. clk = clk_register_mux(NULL, "smii_rgmii_phy_mclk",
  803. smii_rgmii_phy_parents,
  804. ARRAY_SIZE(smii_rgmii_phy_parents),
  805. CLK_SET_RATE_NO_REPARENT, SPEAR1310_RAS_CTRL_REG1,
  806. SPEAR1310_SMII_RGMII_PHY_CLK_SHIFT,
  807. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  808. clk_register_clkdev(clk, "stmmacphy.1", NULL);
  809. clk_register_clkdev(clk, "stmmacphy.2", NULL);
  810. clk_register_clkdev(clk, "stmmacphy.4", NULL);
  811. clk = clk_register_mux(NULL, "rmii_phy_mclk", rmii_phy_parents,
  812. ARRAY_SIZE(rmii_phy_parents), CLK_SET_RATE_NO_REPARENT,
  813. SPEAR1310_RAS_CTRL_REG1, SPEAR1310_RMII_PHY_CLK_SHIFT,
  814. SPEAR1310_PHY_CLK_MASK, 0, &_lock);
  815. clk_register_clkdev(clk, "stmmacphy.3", NULL);
  816. clk = clk_register_mux(NULL, "uart1_mclk", uart_parents,
  817. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  818. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART1_CLK_SHIFT,
  819. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  820. clk_register_clkdev(clk, "uart1_mclk", NULL);
  821. clk = clk_register_gate(NULL, "uart1_clk", "uart1_mclk", 0,
  822. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART1_CLK_ENB, 0,
  823. &_lock);
  824. clk_register_clkdev(clk, NULL, "5c800000.serial");
  825. clk = clk_register_mux(NULL, "uart2_mclk", uart_parents,
  826. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  827. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART2_CLK_SHIFT,
  828. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  829. clk_register_clkdev(clk, "uart2_mclk", NULL);
  830. clk = clk_register_gate(NULL, "uart2_clk", "uart2_mclk", 0,
  831. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART2_CLK_ENB, 0,
  832. &_lock);
  833. clk_register_clkdev(clk, NULL, "5c900000.serial");
  834. clk = clk_register_mux(NULL, "uart3_mclk", uart_parents,
  835. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  836. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART3_CLK_SHIFT,
  837. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  838. clk_register_clkdev(clk, "uart3_mclk", NULL);
  839. clk = clk_register_gate(NULL, "uart3_clk", "uart3_mclk", 0,
  840. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART3_CLK_ENB, 0,
  841. &_lock);
  842. clk_register_clkdev(clk, NULL, "5ca00000.serial");
  843. clk = clk_register_mux(NULL, "uart4_mclk", uart_parents,
  844. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  845. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART4_CLK_SHIFT,
  846. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  847. clk_register_clkdev(clk, "uart4_mclk", NULL);
  848. clk = clk_register_gate(NULL, "uart4_clk", "uart4_mclk", 0,
  849. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART4_CLK_ENB, 0,
  850. &_lock);
  851. clk_register_clkdev(clk, NULL, "5cb00000.serial");
  852. clk = clk_register_mux(NULL, "uart5_mclk", uart_parents,
  853. ARRAY_SIZE(uart_parents), CLK_SET_RATE_NO_REPARENT,
  854. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_UART5_CLK_SHIFT,
  855. SPEAR1310_RAS_UART_CLK_MASK, 0, &_lock);
  856. clk_register_clkdev(clk, "uart5_mclk", NULL);
  857. clk = clk_register_gate(NULL, "uart5_clk", "uart5_mclk", 0,
  858. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_UART5_CLK_ENB, 0,
  859. &_lock);
  860. clk_register_clkdev(clk, NULL, "5cc00000.serial");
  861. clk = clk_register_mux(NULL, "i2c1_mclk", i2c_parents,
  862. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  863. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C1_CLK_SHIFT,
  864. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  865. clk_register_clkdev(clk, "i2c1_mclk", NULL);
  866. clk = clk_register_gate(NULL, "i2c1_clk", "i2c1_mclk", 0,
  867. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C1_CLK_ENB, 0,
  868. &_lock);
  869. clk_register_clkdev(clk, NULL, "5cd00000.i2c");
  870. clk = clk_register_mux(NULL, "i2c2_mclk", i2c_parents,
  871. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  872. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C2_CLK_SHIFT,
  873. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  874. clk_register_clkdev(clk, "i2c2_mclk", NULL);
  875. clk = clk_register_gate(NULL, "i2c2_clk", "i2c2_mclk", 0,
  876. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C2_CLK_ENB, 0,
  877. &_lock);
  878. clk_register_clkdev(clk, NULL, "5ce00000.i2c");
  879. clk = clk_register_mux(NULL, "i2c3_mclk", i2c_parents,
  880. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  881. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C3_CLK_SHIFT,
  882. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  883. clk_register_clkdev(clk, "i2c3_mclk", NULL);
  884. clk = clk_register_gate(NULL, "i2c3_clk", "i2c3_mclk", 0,
  885. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C3_CLK_ENB, 0,
  886. &_lock);
  887. clk_register_clkdev(clk, NULL, "5cf00000.i2c");
  888. clk = clk_register_mux(NULL, "i2c4_mclk", i2c_parents,
  889. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  890. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C4_CLK_SHIFT,
  891. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  892. clk_register_clkdev(clk, "i2c4_mclk", NULL);
  893. clk = clk_register_gate(NULL, "i2c4_clk", "i2c4_mclk", 0,
  894. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C4_CLK_ENB, 0,
  895. &_lock);
  896. clk_register_clkdev(clk, NULL, "5d000000.i2c");
  897. clk = clk_register_mux(NULL, "i2c5_mclk", i2c_parents,
  898. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  899. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C5_CLK_SHIFT,
  900. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  901. clk_register_clkdev(clk, "i2c5_mclk", NULL);
  902. clk = clk_register_gate(NULL, "i2c5_clk", "i2c5_mclk", 0,
  903. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C5_CLK_ENB, 0,
  904. &_lock);
  905. clk_register_clkdev(clk, NULL, "5d100000.i2c");
  906. clk = clk_register_mux(NULL, "i2c6_mclk", i2c_parents,
  907. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  908. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C6_CLK_SHIFT,
  909. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  910. clk_register_clkdev(clk, "i2c6_mclk", NULL);
  911. clk = clk_register_gate(NULL, "i2c6_clk", "i2c6_mclk", 0,
  912. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C6_CLK_ENB, 0,
  913. &_lock);
  914. clk_register_clkdev(clk, NULL, "5d200000.i2c");
  915. clk = clk_register_mux(NULL, "i2c7_mclk", i2c_parents,
  916. ARRAY_SIZE(i2c_parents), CLK_SET_RATE_NO_REPARENT,
  917. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_I2C7_CLK_SHIFT,
  918. SPEAR1310_I2C_CLK_MASK, 0, &_lock);
  919. clk_register_clkdev(clk, "i2c7_mclk", NULL);
  920. clk = clk_register_gate(NULL, "i2c7_clk", "i2c7_mclk", 0,
  921. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_I2C7_CLK_ENB, 0,
  922. &_lock);
  923. clk_register_clkdev(clk, NULL, "5d300000.i2c");
  924. clk = clk_register_mux(NULL, "ssp1_mclk", ssp1_parents,
  925. ARRAY_SIZE(ssp1_parents), CLK_SET_RATE_NO_REPARENT,
  926. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_SSP1_CLK_SHIFT,
  927. SPEAR1310_SSP1_CLK_MASK, 0, &_lock);
  928. clk_register_clkdev(clk, "ssp1_mclk", NULL);
  929. clk = clk_register_gate(NULL, "ssp1_clk", "ssp1_mclk", 0,
  930. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_SSP1_CLK_ENB, 0,
  931. &_lock);
  932. clk_register_clkdev(clk, NULL, "5d400000.spi");
  933. clk = clk_register_mux(NULL, "pci_mclk", pci_parents,
  934. ARRAY_SIZE(pci_parents), CLK_SET_RATE_NO_REPARENT,
  935. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_PCI_CLK_SHIFT,
  936. SPEAR1310_PCI_CLK_MASK, 0, &_lock);
  937. clk_register_clkdev(clk, "pci_mclk", NULL);
  938. clk = clk_register_gate(NULL, "pci_clk", "pci_mclk", 0,
  939. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_PCI_CLK_ENB, 0,
  940. &_lock);
  941. clk_register_clkdev(clk, NULL, "pci");
  942. clk = clk_register_mux(NULL, "tdm1_mclk", tdm_parents,
  943. ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
  944. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM1_CLK_SHIFT,
  945. SPEAR1310_TDM_CLK_MASK, 0, &_lock);
  946. clk_register_clkdev(clk, "tdm1_mclk", NULL);
  947. clk = clk_register_gate(NULL, "tdm1_clk", "tdm1_mclk", 0,
  948. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM1_CLK_ENB, 0,
  949. &_lock);
  950. clk_register_clkdev(clk, NULL, "tdm_hdlc.0");
  951. clk = clk_register_mux(NULL, "tdm2_mclk", tdm_parents,
  952. ARRAY_SIZE(tdm_parents), CLK_SET_RATE_NO_REPARENT,
  953. SPEAR1310_RAS_CTRL_REG0, SPEAR1310_TDM2_CLK_SHIFT,
  954. SPEAR1310_TDM_CLK_MASK, 0, &_lock);
  955. clk_register_clkdev(clk, "tdm2_mclk", NULL);
  956. clk = clk_register_gate(NULL, "tdm2_clk", "tdm2_mclk", 0,
  957. SPEAR1310_RAS_SW_CLK_CTRL, SPEAR1310_TDM2_CLK_ENB, 0,
  958. &_lock);
  959. clk_register_clkdev(clk, NULL, "tdm_hdlc.1");
  960. }