clk-stm32mp25.c 64 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) STMicroelectronics 2023 - All Rights Reserved
  4. * Author: Gabriel Fernandez <gabriel.fernandez@foss.st.com> for STMicroelectronics.
  5. */
  6. #include <linux/bus/stm32_firewall_device.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/io.h>
  9. #include <linux/platform_device.h>
  10. #include "clk-stm32-core.h"
  11. #include "reset-stm32.h"
  12. #include "stm32mp25_rcc.h"
  13. #include <dt-bindings/clock/st,stm32mp25-rcc.h>
  14. #include <dt-bindings/reset/st,stm32mp25-rcc.h>
  15. /* Clock security definition */
  16. #define SECF_NONE -1
  17. #define RCC_REG_SIZE 32
  18. #define RCC_SECCFGR(x) (((x) / RCC_REG_SIZE) * 0x4 + RCC_SECCFGR0)
  19. #define RCC_CIDCFGR(x) ((x) * 0x8 + RCC_R0CIDCFGR)
  20. #define RCC_SEMCR(x) ((x) * 0x8 + RCC_R0SEMCR)
  21. #define RCC_CID1 1
  22. /* Register: RIFSC_CIDCFGR */
  23. #define RCC_CIDCFGR_CFEN BIT(0)
  24. #define RCC_CIDCFGR_SEM_EN BIT(1)
  25. #define RCC_CIDCFGR_SEMWLC1_EN BIT(17)
  26. #define RCC_CIDCFGR_SCID_MASK GENMASK(6, 4)
  27. /* Register: RIFSC_SEMCR */
  28. #define RCC_SEMCR_SEMCID_MASK GENMASK(6, 4)
  29. #define MP25_RIF_RCC_IS2M 107
  30. #define MP25_RIF_RCC_MCO1 108
  31. #define MP25_RIF_RCC_MCO2 109
  32. #define SEC_RIFSC_FLAG BIT(31)
  33. #define SEC_RIFSC(_id) ((_id) | SEC_RIFSC_FLAG)
  34. enum {
  35. HSE,
  36. HSI,
  37. MSI,
  38. LSE,
  39. LSI,
  40. HSE_DIV2,
  41. ICN_HS_MCU,
  42. ICN_LS_MCU,
  43. ICN_SDMMC,
  44. ICN_DDR,
  45. ICN_DISPLAY,
  46. ICN_HSL,
  47. ICN_NIC,
  48. ICN_VID,
  49. FLEXGEN_07,
  50. FLEXGEN_08,
  51. FLEXGEN_09,
  52. FLEXGEN_10,
  53. FLEXGEN_11,
  54. FLEXGEN_12,
  55. FLEXGEN_13,
  56. FLEXGEN_14,
  57. FLEXGEN_15,
  58. FLEXGEN_16,
  59. FLEXGEN_17,
  60. FLEXGEN_18,
  61. FLEXGEN_19,
  62. FLEXGEN_20,
  63. FLEXGEN_21,
  64. FLEXGEN_22,
  65. FLEXGEN_23,
  66. FLEXGEN_24,
  67. FLEXGEN_25,
  68. FLEXGEN_26,
  69. FLEXGEN_27,
  70. FLEXGEN_28,
  71. FLEXGEN_29,
  72. FLEXGEN_30,
  73. FLEXGEN_31,
  74. FLEXGEN_32,
  75. FLEXGEN_33,
  76. FLEXGEN_34,
  77. FLEXGEN_35,
  78. FLEXGEN_36,
  79. FLEXGEN_37,
  80. FLEXGEN_38,
  81. FLEXGEN_39,
  82. FLEXGEN_40,
  83. FLEXGEN_41,
  84. FLEXGEN_42,
  85. FLEXGEN_43,
  86. FLEXGEN_44,
  87. FLEXGEN_45,
  88. FLEXGEN_46,
  89. FLEXGEN_47,
  90. FLEXGEN_48,
  91. FLEXGEN_49,
  92. FLEXGEN_50,
  93. FLEXGEN_51,
  94. FLEXGEN_52,
  95. FLEXGEN_53,
  96. FLEXGEN_54,
  97. FLEXGEN_55,
  98. FLEXGEN_56,
  99. FLEXGEN_57,
  100. FLEXGEN_58,
  101. FLEXGEN_59,
  102. FLEXGEN_60,
  103. FLEXGEN_61,
  104. FLEXGEN_62,
  105. FLEXGEN_63,
  106. ICN_APB1,
  107. ICN_APB2,
  108. ICN_APB3,
  109. ICN_APB4,
  110. ICN_APBDBG,
  111. TIMG1,
  112. TIMG2,
  113. PLL3,
  114. DSI_TXBYTE,
  115. };
  116. static const struct clk_parent_data adc12_src[] = {
  117. { .index = FLEXGEN_46 },
  118. { .index = ICN_LS_MCU },
  119. };
  120. static const struct clk_parent_data adc3_src[] = {
  121. { .index = FLEXGEN_47 },
  122. { .index = ICN_LS_MCU },
  123. { .index = FLEXGEN_46 },
  124. };
  125. static const struct clk_parent_data usb2phy1_src[] = {
  126. { .index = FLEXGEN_57 },
  127. { .index = HSE_DIV2 },
  128. };
  129. static const struct clk_parent_data usb2phy2_src[] = {
  130. { .index = FLEXGEN_58 },
  131. { .index = HSE_DIV2 },
  132. };
  133. static const struct clk_parent_data usb3pciphy_src[] = {
  134. { .index = FLEXGEN_34 },
  135. { .index = HSE_DIV2 },
  136. };
  137. static struct clk_stm32_gate ck_ker_ltdc;
  138. static const struct clk_parent_data dsiblane_src[] = {
  139. { .index = DSI_TXBYTE },
  140. { .hw = &ck_ker_ltdc.hw },
  141. };
  142. static const struct clk_parent_data dsiphy_src[] = {
  143. { .index = FLEXGEN_28 },
  144. { .index = HSE },
  145. };
  146. static const struct clk_parent_data lvdsphy_src[] = {
  147. { .index = FLEXGEN_32 },
  148. { .index = HSE },
  149. };
  150. static const struct clk_parent_data dts_src[] = {
  151. { .index = HSI },
  152. { .index = HSE },
  153. { .index = MSI },
  154. };
  155. static const struct clk_parent_data mco1_src[] = {
  156. { .index = FLEXGEN_61 },
  157. };
  158. static const struct clk_parent_data mco2_src[] = {
  159. { .index = FLEXGEN_62 },
  160. };
  161. enum enum_mux_cfg {
  162. MUX_ADC12,
  163. MUX_ADC3,
  164. MUX_DSIBLANE,
  165. MUX_DSIPHY,
  166. MUX_DTS,
  167. MUX_LVDSPHY,
  168. MUX_MCO1,
  169. MUX_MCO2,
  170. MUX_USB2PHY1,
  171. MUX_USB2PHY2,
  172. MUX_USB3PCIEPHY,
  173. MUX_NB
  174. };
  175. #define MUX_CFG(id, _offset, _shift, _witdh) \
  176. [id] = { \
  177. .offset = (_offset), \
  178. .shift = (_shift), \
  179. .width = (_witdh), \
  180. }
  181. static const struct stm32_mux_cfg stm32mp25_muxes[MUX_NB] = {
  182. MUX_CFG(MUX_ADC12, RCC_ADC12CFGR, 12, 1),
  183. MUX_CFG(MUX_ADC3, RCC_ADC3CFGR, 12, 2),
  184. MUX_CFG(MUX_DSIBLANE, RCC_DSICFGR, 12, 1),
  185. MUX_CFG(MUX_DSIPHY, RCC_DSICFGR, 15, 1),
  186. MUX_CFG(MUX_DTS, RCC_DTSCFGR, 12, 2),
  187. MUX_CFG(MUX_LVDSPHY, RCC_LVDSCFGR, 15, 1),
  188. MUX_CFG(MUX_MCO1, RCC_MCO1CFGR, 0, 1),
  189. MUX_CFG(MUX_MCO2, RCC_MCO2CFGR, 0, 1),
  190. MUX_CFG(MUX_USB2PHY1, RCC_USB2PHY1CFGR, 15, 1),
  191. MUX_CFG(MUX_USB2PHY2, RCC_USB2PHY2CFGR, 15, 1),
  192. MUX_CFG(MUX_USB3PCIEPHY, RCC_USB3PCIEPHYCFGR, 15, 1),
  193. };
  194. enum enum_gate_cfg {
  195. GATE_ADC12,
  196. GATE_ADC3,
  197. GATE_ADF1,
  198. GATE_CCI,
  199. GATE_CRC,
  200. GATE_CRYP1,
  201. GATE_CRYP2,
  202. GATE_CSI,
  203. GATE_DCMIPP,
  204. GATE_DSI,
  205. GATE_DTS,
  206. GATE_ETH1,
  207. GATE_ETH1MAC,
  208. GATE_ETH1RX,
  209. GATE_ETH1STP,
  210. GATE_ETH1TX,
  211. GATE_ETH2,
  212. GATE_ETH2MAC,
  213. GATE_ETH2RX,
  214. GATE_ETH2STP,
  215. GATE_ETH2TX,
  216. GATE_ETHSW,
  217. GATE_ETHSWACMCFG,
  218. GATE_ETHSWACMMSG,
  219. GATE_ETHSWMAC,
  220. GATE_ETHSWREF,
  221. GATE_FDCAN,
  222. GATE_GPU,
  223. GATE_HASH,
  224. GATE_HDP,
  225. GATE_I2C1,
  226. GATE_I2C2,
  227. GATE_I2C3,
  228. GATE_I2C4,
  229. GATE_I2C5,
  230. GATE_I2C6,
  231. GATE_I2C7,
  232. GATE_I2C8,
  233. GATE_I3C1,
  234. GATE_I3C2,
  235. GATE_I3C3,
  236. GATE_I3C4,
  237. GATE_IS2M,
  238. GATE_IWDG1,
  239. GATE_IWDG2,
  240. GATE_IWDG3,
  241. GATE_IWDG4,
  242. GATE_IWDG5,
  243. GATE_LPTIM1,
  244. GATE_LPTIM2,
  245. GATE_LPTIM3,
  246. GATE_LPTIM4,
  247. GATE_LPTIM5,
  248. GATE_LPUART1,
  249. GATE_LTDC,
  250. GATE_LVDS,
  251. GATE_MCO1,
  252. GATE_MCO2,
  253. GATE_MDF1,
  254. GATE_OSPIIOM,
  255. GATE_PCIE,
  256. GATE_PKA,
  257. GATE_RNG,
  258. GATE_SAES,
  259. GATE_SAI1,
  260. GATE_SAI2,
  261. GATE_SAI3,
  262. GATE_SAI4,
  263. GATE_SDMMC1,
  264. GATE_SDMMC2,
  265. GATE_SDMMC3,
  266. GATE_SERC,
  267. GATE_SPDIFRX,
  268. GATE_SPI1,
  269. GATE_SPI2,
  270. GATE_SPI3,
  271. GATE_SPI4,
  272. GATE_SPI5,
  273. GATE_SPI6,
  274. GATE_SPI7,
  275. GATE_SPI8,
  276. GATE_TIM1,
  277. GATE_TIM10,
  278. GATE_TIM11,
  279. GATE_TIM12,
  280. GATE_TIM13,
  281. GATE_TIM14,
  282. GATE_TIM15,
  283. GATE_TIM16,
  284. GATE_TIM17,
  285. GATE_TIM2,
  286. GATE_TIM20,
  287. GATE_TIM3,
  288. GATE_TIM4,
  289. GATE_TIM5,
  290. GATE_TIM6,
  291. GATE_TIM7,
  292. GATE_TIM8,
  293. GATE_UART4,
  294. GATE_UART5,
  295. GATE_UART7,
  296. GATE_UART8,
  297. GATE_UART9,
  298. GATE_USART1,
  299. GATE_USART2,
  300. GATE_USART3,
  301. GATE_USART6,
  302. GATE_USBH,
  303. GATE_USB2PHY1,
  304. GATE_USB2PHY2,
  305. GATE_USB3DR,
  306. GATE_USB3PCIEPHY,
  307. GATE_USBTC,
  308. GATE_VDEC,
  309. GATE_VENC,
  310. GATE_VREF,
  311. GATE_WWDG1,
  312. GATE_WWDG2,
  313. GATE_NB
  314. };
  315. #define GATE_CFG(id, _offset, _bit_idx, _offset_clr) \
  316. [id] = { \
  317. .offset = (_offset), \
  318. .bit_idx = (_bit_idx), \
  319. .set_clr = (_offset_clr), \
  320. }
  321. static const struct stm32_gate_cfg stm32mp25_gates[GATE_NB] = {
  322. GATE_CFG(GATE_ADC12, RCC_ADC12CFGR, 1, 0),
  323. GATE_CFG(GATE_ADC3, RCC_ADC3CFGR, 1, 0),
  324. GATE_CFG(GATE_ADF1, RCC_ADF1CFGR, 1, 0),
  325. GATE_CFG(GATE_CCI, RCC_CCICFGR, 1, 0),
  326. GATE_CFG(GATE_CRC, RCC_CRCCFGR, 1, 0),
  327. GATE_CFG(GATE_CRYP1, RCC_CRYP1CFGR, 1, 0),
  328. GATE_CFG(GATE_CRYP2, RCC_CRYP2CFGR, 1, 0),
  329. GATE_CFG(GATE_CSI, RCC_CSICFGR, 1, 0),
  330. GATE_CFG(GATE_DCMIPP, RCC_DCMIPPCFGR, 1, 0),
  331. GATE_CFG(GATE_DSI, RCC_DSICFGR, 1, 0),
  332. GATE_CFG(GATE_DTS, RCC_DTSCFGR, 1, 0),
  333. GATE_CFG(GATE_ETH1, RCC_ETH1CFGR, 5, 0),
  334. GATE_CFG(GATE_ETH1MAC, RCC_ETH1CFGR, 1, 0),
  335. GATE_CFG(GATE_ETH1RX, RCC_ETH1CFGR, 10, 0),
  336. GATE_CFG(GATE_ETH1STP, RCC_ETH1CFGR, 4, 0),
  337. GATE_CFG(GATE_ETH1TX, RCC_ETH1CFGR, 8, 0),
  338. GATE_CFG(GATE_ETH2, RCC_ETH2CFGR, 5, 0),
  339. GATE_CFG(GATE_ETH2MAC, RCC_ETH2CFGR, 1, 0),
  340. GATE_CFG(GATE_ETH2RX, RCC_ETH2CFGR, 10, 0),
  341. GATE_CFG(GATE_ETH2STP, RCC_ETH2CFGR, 4, 0),
  342. GATE_CFG(GATE_ETH2TX, RCC_ETH2CFGR, 8, 0),
  343. GATE_CFG(GATE_ETHSW, RCC_ETHSWCFGR, 5, 0),
  344. GATE_CFG(GATE_ETHSWACMCFG, RCC_ETHSWACMCFGR, 1, 0),
  345. GATE_CFG(GATE_ETHSWACMMSG, RCC_ETHSWACMMSGCFGR, 1, 0),
  346. GATE_CFG(GATE_ETHSWMAC, RCC_ETHSWCFGR, 1, 0),
  347. GATE_CFG(GATE_ETHSWREF, RCC_ETHSWCFGR, 21, 0),
  348. GATE_CFG(GATE_FDCAN, RCC_FDCANCFGR, 1, 0),
  349. GATE_CFG(GATE_GPU, RCC_GPUCFGR, 1, 0),
  350. GATE_CFG(GATE_HASH, RCC_HASHCFGR, 1, 0),
  351. GATE_CFG(GATE_HDP, RCC_HDPCFGR, 1, 0),
  352. GATE_CFG(GATE_I2C1, RCC_I2C1CFGR, 1, 0),
  353. GATE_CFG(GATE_I2C2, RCC_I2C2CFGR, 1, 0),
  354. GATE_CFG(GATE_I2C3, RCC_I2C3CFGR, 1, 0),
  355. GATE_CFG(GATE_I2C4, RCC_I2C4CFGR, 1, 0),
  356. GATE_CFG(GATE_I2C5, RCC_I2C5CFGR, 1, 0),
  357. GATE_CFG(GATE_I2C6, RCC_I2C6CFGR, 1, 0),
  358. GATE_CFG(GATE_I2C7, RCC_I2C7CFGR, 1, 0),
  359. GATE_CFG(GATE_I2C8, RCC_I2C8CFGR, 1, 0),
  360. GATE_CFG(GATE_I3C1, RCC_I3C1CFGR, 1, 0),
  361. GATE_CFG(GATE_I3C2, RCC_I3C2CFGR, 1, 0),
  362. GATE_CFG(GATE_I3C3, RCC_I3C3CFGR, 1, 0),
  363. GATE_CFG(GATE_I3C4, RCC_I3C4CFGR, 1, 0),
  364. GATE_CFG(GATE_IS2M, RCC_IS2MCFGR, 1, 0),
  365. GATE_CFG(GATE_IWDG1, RCC_IWDG1CFGR, 1, 0),
  366. GATE_CFG(GATE_IWDG2, RCC_IWDG2CFGR, 1, 0),
  367. GATE_CFG(GATE_IWDG3, RCC_IWDG3CFGR, 1, 0),
  368. GATE_CFG(GATE_IWDG4, RCC_IWDG4CFGR, 1, 0),
  369. GATE_CFG(GATE_IWDG5, RCC_IWDG5CFGR, 1, 0),
  370. GATE_CFG(GATE_LPTIM1, RCC_LPTIM1CFGR, 1, 0),
  371. GATE_CFG(GATE_LPTIM2, RCC_LPTIM2CFGR, 1, 0),
  372. GATE_CFG(GATE_LPTIM3, RCC_LPTIM3CFGR, 1, 0),
  373. GATE_CFG(GATE_LPTIM4, RCC_LPTIM4CFGR, 1, 0),
  374. GATE_CFG(GATE_LPTIM5, RCC_LPTIM5CFGR, 1, 0),
  375. GATE_CFG(GATE_LPUART1, RCC_LPUART1CFGR, 1, 0),
  376. GATE_CFG(GATE_LTDC, RCC_LTDCCFGR, 1, 0),
  377. GATE_CFG(GATE_LVDS, RCC_LVDSCFGR, 1, 0),
  378. GATE_CFG(GATE_MCO1, RCC_MCO1CFGR, 8, 0),
  379. GATE_CFG(GATE_MCO2, RCC_MCO2CFGR, 8, 0),
  380. GATE_CFG(GATE_MDF1, RCC_MDF1CFGR, 1, 0),
  381. GATE_CFG(GATE_OSPIIOM, RCC_OSPIIOMCFGR, 1, 0),
  382. GATE_CFG(GATE_PCIE, RCC_PCIECFGR, 1, 0),
  383. GATE_CFG(GATE_PKA, RCC_PKACFGR, 1, 0),
  384. GATE_CFG(GATE_RNG, RCC_RNGCFGR, 1, 0),
  385. GATE_CFG(GATE_SAES, RCC_SAESCFGR, 1, 0),
  386. GATE_CFG(GATE_SAI1, RCC_SAI1CFGR, 1, 0),
  387. GATE_CFG(GATE_SAI2, RCC_SAI2CFGR, 1, 0),
  388. GATE_CFG(GATE_SAI3, RCC_SAI3CFGR, 1, 0),
  389. GATE_CFG(GATE_SAI4, RCC_SAI4CFGR, 1, 0),
  390. GATE_CFG(GATE_SDMMC1, RCC_SDMMC1CFGR, 1, 0),
  391. GATE_CFG(GATE_SDMMC2, RCC_SDMMC2CFGR, 1, 0),
  392. GATE_CFG(GATE_SDMMC3, RCC_SDMMC3CFGR, 1, 0),
  393. GATE_CFG(GATE_SERC, RCC_SERCCFGR, 1, 0),
  394. GATE_CFG(GATE_SPDIFRX, RCC_SPDIFRXCFGR, 1, 0),
  395. GATE_CFG(GATE_SPI1, RCC_SPI1CFGR, 1, 0),
  396. GATE_CFG(GATE_SPI2, RCC_SPI2CFGR, 1, 0),
  397. GATE_CFG(GATE_SPI3, RCC_SPI3CFGR, 1, 0),
  398. GATE_CFG(GATE_SPI4, RCC_SPI4CFGR, 1, 0),
  399. GATE_CFG(GATE_SPI5, RCC_SPI5CFGR, 1, 0),
  400. GATE_CFG(GATE_SPI6, RCC_SPI6CFGR, 1, 0),
  401. GATE_CFG(GATE_SPI7, RCC_SPI7CFGR, 1, 0),
  402. GATE_CFG(GATE_SPI8, RCC_SPI8CFGR, 1, 0),
  403. GATE_CFG(GATE_TIM1, RCC_TIM1CFGR, 1, 0),
  404. GATE_CFG(GATE_TIM10, RCC_TIM10CFGR, 1, 0),
  405. GATE_CFG(GATE_TIM11, RCC_TIM11CFGR, 1, 0),
  406. GATE_CFG(GATE_TIM12, RCC_TIM12CFGR, 1, 0),
  407. GATE_CFG(GATE_TIM13, RCC_TIM13CFGR, 1, 0),
  408. GATE_CFG(GATE_TIM14, RCC_TIM14CFGR, 1, 0),
  409. GATE_CFG(GATE_TIM15, RCC_TIM15CFGR, 1, 0),
  410. GATE_CFG(GATE_TIM16, RCC_TIM16CFGR, 1, 0),
  411. GATE_CFG(GATE_TIM17, RCC_TIM17CFGR, 1, 0),
  412. GATE_CFG(GATE_TIM2, RCC_TIM2CFGR, 1, 0),
  413. GATE_CFG(GATE_TIM20, RCC_TIM20CFGR, 1, 0),
  414. GATE_CFG(GATE_TIM3, RCC_TIM3CFGR, 1, 0),
  415. GATE_CFG(GATE_TIM4, RCC_TIM4CFGR, 1, 0),
  416. GATE_CFG(GATE_TIM5, RCC_TIM5CFGR, 1, 0),
  417. GATE_CFG(GATE_TIM6, RCC_TIM6CFGR, 1, 0),
  418. GATE_CFG(GATE_TIM7, RCC_TIM7CFGR, 1, 0),
  419. GATE_CFG(GATE_TIM8, RCC_TIM8CFGR, 1, 0),
  420. GATE_CFG(GATE_UART4, RCC_UART4CFGR, 1, 0),
  421. GATE_CFG(GATE_UART5, RCC_UART5CFGR, 1, 0),
  422. GATE_CFG(GATE_UART7, RCC_UART7CFGR, 1, 0),
  423. GATE_CFG(GATE_UART8, RCC_UART8CFGR, 1, 0),
  424. GATE_CFG(GATE_UART9, RCC_UART9CFGR, 1, 0),
  425. GATE_CFG(GATE_USART1, RCC_USART1CFGR, 1, 0),
  426. GATE_CFG(GATE_USART2, RCC_USART2CFGR, 1, 0),
  427. GATE_CFG(GATE_USART3, RCC_USART3CFGR, 1, 0),
  428. GATE_CFG(GATE_USART6, RCC_USART6CFGR, 1, 0),
  429. GATE_CFG(GATE_USBH, RCC_USBHCFGR, 1, 0),
  430. GATE_CFG(GATE_USB2PHY1, RCC_USB2PHY1CFGR, 1, 0),
  431. GATE_CFG(GATE_USB2PHY2, RCC_USB2PHY2CFGR, 1, 0),
  432. GATE_CFG(GATE_USB3DR, RCC_USB3DRCFGR, 1, 0),
  433. GATE_CFG(GATE_USB3PCIEPHY, RCC_USB3PCIEPHYCFGR, 1, 0),
  434. GATE_CFG(GATE_USBTC, RCC_USBTCCFGR, 1, 0),
  435. GATE_CFG(GATE_VDEC, RCC_VDECCFGR, 1, 0),
  436. GATE_CFG(GATE_VENC, RCC_VENCCFGR, 1, 0),
  437. GATE_CFG(GATE_VREF, RCC_VREFCFGR, 1, 0),
  438. GATE_CFG(GATE_WWDG1, RCC_WWDG1CFGR, 1, 0),
  439. GATE_CFG(GATE_WWDG2, RCC_WWDG2CFGR, 1, 0),
  440. };
  441. #define CLK_HW_INIT_INDEX(_name, _parent, _ops, _flags) \
  442. (&(struct clk_init_data) { \
  443. .flags = _flags, \
  444. .name = _name, \
  445. .parent_data = (const struct clk_parent_data[]) { \
  446. { .index = _parent }, \
  447. }, \
  448. .num_parents = 1, \
  449. .ops = _ops, \
  450. })
  451. /* ADC */
  452. static struct clk_stm32_gate ck_icn_p_adc12 = {
  453. .gate_id = GATE_ADC12,
  454. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_adc12", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  455. };
  456. static struct clk_stm32_composite ck_ker_adc12 = {
  457. .gate_id = GATE_ADC12,
  458. .mux_id = MUX_ADC12,
  459. .div_id = NO_STM32_DIV,
  460. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_adc12", adc12_src, &clk_stm32_composite_ops, 0),
  461. };
  462. static struct clk_stm32_gate ck_icn_p_adc3 = {
  463. .gate_id = GATE_ADC3,
  464. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_adc3", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  465. };
  466. static struct clk_stm32_composite ck_ker_adc3 = {
  467. .gate_id = GATE_ADC3,
  468. .mux_id = MUX_ADC3,
  469. .div_id = NO_STM32_DIV,
  470. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_adc3", adc3_src, &clk_stm32_composite_ops, 0),
  471. };
  472. /* ADF */
  473. static struct clk_stm32_gate ck_icn_p_adf1 = {
  474. .gate_id = GATE_ADF1,
  475. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_adf1", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  476. };
  477. static struct clk_stm32_gate ck_ker_adf1 = {
  478. .gate_id = GATE_ADF1,
  479. .hw.init = CLK_HW_INIT_INDEX("ck_ker_adf1", FLEXGEN_42, &clk_stm32_gate_ops, 0),
  480. };
  481. /* DCMI */
  482. static struct clk_stm32_gate ck_icn_p_cci = {
  483. .gate_id = GATE_CCI,
  484. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_cci", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  485. };
  486. /* CSI-HOST */
  487. static struct clk_stm32_gate ck_icn_p_csi = {
  488. .gate_id = GATE_CSI,
  489. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_csi", ICN_APB4, &clk_stm32_gate_ops, 0),
  490. };
  491. static struct clk_stm32_gate ck_ker_csi = {
  492. .gate_id = GATE_CSI,
  493. .hw.init = CLK_HW_INIT_INDEX("ck_ker_csi", FLEXGEN_29, &clk_stm32_gate_ops, 0),
  494. };
  495. static struct clk_stm32_gate ck_ker_csitxesc = {
  496. .gate_id = GATE_CSI,
  497. .hw.init = CLK_HW_INIT_INDEX("ck_ker_csitxesc", FLEXGEN_30, &clk_stm32_gate_ops, 0),
  498. };
  499. /* CSI-PHY */
  500. static struct clk_stm32_gate ck_ker_csiphy = {
  501. .gate_id = GATE_CSI,
  502. .hw.init = CLK_HW_INIT_INDEX("ck_ker_csiphy", FLEXGEN_31, &clk_stm32_gate_ops, 0),
  503. };
  504. /* DCMIPP */
  505. static struct clk_stm32_gate ck_icn_p_dcmipp = {
  506. .gate_id = GATE_DCMIPP,
  507. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_dcmipp", ICN_APB4, &clk_stm32_gate_ops, 0),
  508. };
  509. /* CRC */
  510. static struct clk_stm32_gate ck_icn_p_crc = {
  511. .gate_id = GATE_CRC,
  512. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_crc", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  513. };
  514. /* CRYP */
  515. static struct clk_stm32_gate ck_icn_p_cryp1 = {
  516. .gate_id = GATE_CRYP1,
  517. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_cryp1", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  518. };
  519. static struct clk_stm32_gate ck_icn_p_cryp2 = {
  520. .gate_id = GATE_CRYP2,
  521. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_cryp2", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  522. };
  523. /* DBG & TRACE*/
  524. /* Trace and debug clocks are managed by SCMI */
  525. /* LTDC */
  526. static struct clk_stm32_gate ck_icn_p_ltdc = {
  527. .gate_id = GATE_LTDC,
  528. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ltdc", ICN_APB4, &clk_stm32_gate_ops, 0),
  529. };
  530. static struct clk_stm32_gate ck_ker_ltdc = {
  531. .gate_id = GATE_LTDC,
  532. .hw.init = CLK_HW_INIT_INDEX("ck_ker_ltdc", FLEXGEN_27, &clk_stm32_gate_ops,
  533. CLK_SET_RATE_PARENT),
  534. };
  535. /* DSI */
  536. static struct clk_stm32_gate ck_icn_p_dsi = {
  537. .gate_id = GATE_DSI,
  538. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_dsi", ICN_APB4, &clk_stm32_gate_ops, 0),
  539. };
  540. static struct clk_stm32_composite clk_lanebyte = {
  541. .gate_id = GATE_DSI,
  542. .mux_id = MUX_DSIBLANE,
  543. .div_id = NO_STM32_DIV,
  544. .hw.init = CLK_HW_INIT_PARENTS_DATA("clk_lanebyte", dsiblane_src,
  545. &clk_stm32_composite_ops, 0),
  546. };
  547. /* LVDS */
  548. static struct clk_stm32_gate ck_icn_p_lvds = {
  549. .gate_id = GATE_LVDS,
  550. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lvds", ICN_APB4, &clk_stm32_gate_ops, 0),
  551. };
  552. /* DSI PHY */
  553. static struct clk_stm32_composite clk_phy_dsi = {
  554. .gate_id = GATE_DSI,
  555. .mux_id = MUX_DSIPHY,
  556. .div_id = NO_STM32_DIV,
  557. .hw.init = CLK_HW_INIT_PARENTS_DATA("clk_phy_dsi", dsiphy_src,
  558. &clk_stm32_composite_ops, 0),
  559. };
  560. /* LVDS PHY */
  561. static struct clk_stm32_composite ck_ker_lvdsphy = {
  562. .gate_id = GATE_LVDS,
  563. .mux_id = MUX_LVDSPHY,
  564. .div_id = NO_STM32_DIV,
  565. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_lvdsphy", lvdsphy_src,
  566. &clk_stm32_composite_ops, 0),
  567. };
  568. /* DTS */
  569. static struct clk_stm32_composite ck_ker_dts = {
  570. .gate_id = GATE_DTS,
  571. .mux_id = MUX_DTS,
  572. .div_id = NO_STM32_DIV,
  573. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_dts", dts_src,
  574. &clk_stm32_composite_ops, 0),
  575. };
  576. /* ETHERNET */
  577. static struct clk_stm32_gate ck_icn_p_eth1 = {
  578. .gate_id = GATE_ETH1,
  579. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_eth1", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  580. };
  581. static struct clk_stm32_gate ck_ker_eth1stp = {
  582. .gate_id = GATE_ETH1STP,
  583. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1stp", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  584. };
  585. static struct clk_stm32_gate ck_ker_eth1 = {
  586. .gate_id = GATE_ETH1,
  587. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1", FLEXGEN_54, &clk_stm32_gate_ops, 0),
  588. };
  589. static struct clk_stm32_gate ck_ker_eth1ptp = {
  590. .gate_id = GATE_ETH1,
  591. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1ptp", FLEXGEN_56, &clk_stm32_gate_ops, 0),
  592. };
  593. static struct clk_stm32_gate ck_ker_eth1mac = {
  594. .gate_id = GATE_ETH1MAC,
  595. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1mac", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  596. };
  597. static struct clk_stm32_gate ck_ker_eth1tx = {
  598. .gate_id = GATE_ETH1TX,
  599. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1tx", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  600. };
  601. static struct clk_stm32_gate ck_ker_eth1rx = {
  602. .gate_id = GATE_ETH1RX,
  603. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth1rx", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  604. };
  605. static struct clk_stm32_gate ck_icn_p_eth2 = {
  606. .gate_id = GATE_ETH2,
  607. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_eth2", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  608. };
  609. static struct clk_stm32_gate ck_ker_eth2stp = {
  610. .gate_id = GATE_ETH2STP,
  611. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2stp", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  612. };
  613. static struct clk_stm32_gate ck_ker_eth2 = {
  614. .gate_id = GATE_ETH2,
  615. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2", FLEXGEN_55, &clk_stm32_gate_ops, 0),
  616. };
  617. static struct clk_stm32_gate ck_ker_eth2ptp = {
  618. .gate_id = GATE_ETH2,
  619. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2ptp", FLEXGEN_56, &clk_stm32_gate_ops, 0),
  620. };
  621. static struct clk_stm32_gate ck_ker_eth2mac = {
  622. .gate_id = GATE_ETH2MAC,
  623. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2mac", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  624. };
  625. static struct clk_stm32_gate ck_ker_eth2tx = {
  626. .gate_id = GATE_ETH2TX,
  627. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2tx", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  628. };
  629. static struct clk_stm32_gate ck_ker_eth2rx = {
  630. .gate_id = GATE_ETH2RX,
  631. .hw.init = CLK_HW_INIT_INDEX("ck_ker_eth2rx", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  632. };
  633. static struct clk_stm32_gate ck_icn_p_ethsw = {
  634. .gate_id = GATE_ETHSWMAC,
  635. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ethsw", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  636. };
  637. static struct clk_stm32_gate ck_ker_ethsw = {
  638. .gate_id = GATE_ETHSW,
  639. .hw.init = CLK_HW_INIT_INDEX("ck_ker_ethsw", FLEXGEN_54, &clk_stm32_gate_ops, 0),
  640. };
  641. static struct clk_stm32_gate ck_ker_ethswref = {
  642. .gate_id = GATE_ETHSWREF,
  643. .hw.init = CLK_HW_INIT_INDEX("ck_ker_ethswref", FLEXGEN_60, &clk_stm32_gate_ops, 0),
  644. };
  645. static struct clk_stm32_gate ck_icn_p_ethsw_acm_cfg = {
  646. .gate_id = GATE_ETHSWACMCFG,
  647. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ethsw_acm_cfg", ICN_LS_MCU,
  648. &clk_stm32_gate_ops, 0),
  649. };
  650. static struct clk_stm32_gate ck_icn_p_ethsw_acm_msg = {
  651. .gate_id = GATE_ETHSWACMMSG,
  652. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ethsw_acm_msg", ICN_LS_MCU,
  653. &clk_stm32_gate_ops, 0),
  654. };
  655. /* FDCAN */
  656. static struct clk_stm32_gate ck_icn_p_fdcan = {
  657. .gate_id = GATE_FDCAN,
  658. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_fdcan", ICN_APB2, &clk_stm32_gate_ops, 0),
  659. };
  660. static struct clk_stm32_gate ck_ker_fdcan = {
  661. .gate_id = GATE_FDCAN,
  662. .hw.init = CLK_HW_INIT_INDEX("ck_ker_fdcan", FLEXGEN_26, &clk_stm32_gate_ops, 0),
  663. };
  664. /* GPU */
  665. static struct clk_stm32_gate ck_icn_m_gpu = {
  666. .gate_id = GATE_GPU,
  667. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_gpu", FLEXGEN_59, &clk_stm32_gate_ops, 0),
  668. };
  669. static struct clk_stm32_gate ck_ker_gpu = {
  670. .gate_id = GATE_GPU,
  671. .hw.init = CLK_HW_INIT_INDEX("ck_ker_gpu", PLL3, &clk_stm32_gate_ops, 0),
  672. };
  673. /* HASH */
  674. static struct clk_stm32_gate ck_icn_p_hash = {
  675. .gate_id = GATE_HASH,
  676. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_hash", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  677. };
  678. /* HDP */
  679. static struct clk_stm32_gate ck_icn_p_hdp = {
  680. .gate_id = GATE_HDP,
  681. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_hdp", ICN_APB3, &clk_stm32_gate_ops, 0),
  682. };
  683. /* I2C */
  684. static struct clk_stm32_gate ck_icn_p_i2c8 = {
  685. .gate_id = GATE_I2C8,
  686. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c8", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  687. };
  688. static struct clk_stm32_gate ck_icn_p_i2c1 = {
  689. .gate_id = GATE_I2C1,
  690. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c1", ICN_APB1, &clk_stm32_gate_ops, 0),
  691. };
  692. static struct clk_stm32_gate ck_icn_p_i2c2 = {
  693. .gate_id = GATE_I2C2,
  694. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c2", ICN_APB1, &clk_stm32_gate_ops, 0),
  695. };
  696. static struct clk_stm32_gate ck_icn_p_i2c3 = {
  697. .gate_id = GATE_I2C3,
  698. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c3", ICN_APB1, &clk_stm32_gate_ops, 0),
  699. };
  700. static struct clk_stm32_gate ck_icn_p_i2c4 = {
  701. .gate_id = GATE_I2C4,
  702. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c4", ICN_APB1, &clk_stm32_gate_ops, 0),
  703. };
  704. static struct clk_stm32_gate ck_icn_p_i2c5 = {
  705. .gate_id = GATE_I2C5,
  706. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c5", ICN_APB1, &clk_stm32_gate_ops, 0),
  707. };
  708. static struct clk_stm32_gate ck_icn_p_i2c6 = {
  709. .gate_id = GATE_I2C6,
  710. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c6", ICN_APB1, &clk_stm32_gate_ops, 0),
  711. };
  712. static struct clk_stm32_gate ck_icn_p_i2c7 = {
  713. .gate_id = GATE_I2C7,
  714. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i2c7", ICN_APB1, &clk_stm32_gate_ops, 0),
  715. };
  716. static struct clk_stm32_gate ck_ker_i2c1 = {
  717. .gate_id = GATE_I2C1,
  718. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c1", FLEXGEN_12, &clk_stm32_gate_ops, 0),
  719. };
  720. static struct clk_stm32_gate ck_ker_i2c2 = {
  721. .gate_id = GATE_I2C2,
  722. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c2", FLEXGEN_12, &clk_stm32_gate_ops, 0),
  723. };
  724. static struct clk_stm32_gate ck_ker_i2c3 = {
  725. .gate_id = GATE_I2C3,
  726. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c3", FLEXGEN_13, &clk_stm32_gate_ops, 0),
  727. };
  728. static struct clk_stm32_gate ck_ker_i2c5 = {
  729. .gate_id = GATE_I2C5,
  730. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c5", FLEXGEN_13, &clk_stm32_gate_ops, 0),
  731. };
  732. static struct clk_stm32_gate ck_ker_i2c4 = {
  733. .gate_id = GATE_I2C4,
  734. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c4", FLEXGEN_14, &clk_stm32_gate_ops, 0),
  735. };
  736. static struct clk_stm32_gate ck_ker_i2c6 = {
  737. .gate_id = GATE_I2C6,
  738. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c6", FLEXGEN_14, &clk_stm32_gate_ops, 0),
  739. };
  740. static struct clk_stm32_gate ck_ker_i2c7 = {
  741. .gate_id = GATE_I2C7,
  742. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c7", FLEXGEN_15, &clk_stm32_gate_ops, 0),
  743. };
  744. static struct clk_stm32_gate ck_ker_i2c8 = {
  745. .gate_id = GATE_I2C8,
  746. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i2c8", FLEXGEN_38, &clk_stm32_gate_ops, 0),
  747. };
  748. /* I3C */
  749. static struct clk_stm32_gate ck_icn_p_i3c1 = {
  750. .gate_id = GATE_I3C1,
  751. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c1", ICN_APB1, &clk_stm32_gate_ops, 0),
  752. };
  753. static struct clk_stm32_gate ck_icn_p_i3c2 = {
  754. .gate_id = GATE_I3C2,
  755. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c2", ICN_APB1, &clk_stm32_gate_ops, 0),
  756. };
  757. static struct clk_stm32_gate ck_icn_p_i3c3 = {
  758. .gate_id = GATE_I3C3,
  759. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c3", ICN_APB1, &clk_stm32_gate_ops, 0),
  760. };
  761. static struct clk_stm32_gate ck_icn_p_i3c4 = {
  762. .gate_id = GATE_I3C4,
  763. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_i3c4", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  764. };
  765. static struct clk_stm32_gate ck_ker_i3c1 = {
  766. .gate_id = GATE_I3C1,
  767. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c1", FLEXGEN_12, &clk_stm32_gate_ops, 0),
  768. };
  769. static struct clk_stm32_gate ck_ker_i3c2 = {
  770. .gate_id = GATE_I3C2,
  771. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c2", FLEXGEN_12, &clk_stm32_gate_ops, 0),
  772. };
  773. static struct clk_stm32_gate ck_ker_i3c3 = {
  774. .gate_id = GATE_I3C3,
  775. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c3", FLEXGEN_13, &clk_stm32_gate_ops, 0),
  776. };
  777. static struct clk_stm32_gate ck_ker_i3c4 = {
  778. .gate_id = GATE_I3C4,
  779. .hw.init = CLK_HW_INIT_INDEX("ck_ker_i3c4", FLEXGEN_36, &clk_stm32_gate_ops, 0),
  780. };
  781. /* I2S */
  782. static struct clk_stm32_gate ck_icn_p_is2m = {
  783. .gate_id = GATE_IS2M,
  784. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_is2m", ICN_APB3, &clk_stm32_gate_ops, 0),
  785. };
  786. /* IWDG */
  787. static struct clk_stm32_gate ck_icn_p_iwdg1 = {
  788. .gate_id = GATE_IWDG1,
  789. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg1", ICN_APB3, &clk_stm32_gate_ops, 0),
  790. };
  791. static struct clk_stm32_gate ck_icn_p_iwdg2 = {
  792. .gate_id = GATE_IWDG2,
  793. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg2", ICN_APB3, &clk_stm32_gate_ops, 0),
  794. };
  795. static struct clk_stm32_gate ck_icn_p_iwdg3 = {
  796. .gate_id = GATE_IWDG3,
  797. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg3", ICN_APB3, &clk_stm32_gate_ops, 0),
  798. };
  799. static struct clk_stm32_gate ck_icn_p_iwdg4 = {
  800. .gate_id = GATE_IWDG4,
  801. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg4", ICN_APB3, &clk_stm32_gate_ops, 0),
  802. };
  803. static struct clk_stm32_gate ck_icn_p_iwdg5 = {
  804. .gate_id = GATE_IWDG5,
  805. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_iwdg5", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  806. };
  807. /* LPTIM */
  808. static struct clk_stm32_gate ck_icn_p_lptim1 = {
  809. .gate_id = GATE_LPTIM1,
  810. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim1", ICN_APB1, &clk_stm32_gate_ops, 0),
  811. };
  812. static struct clk_stm32_gate ck_icn_p_lptim2 = {
  813. .gate_id = GATE_LPTIM2,
  814. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim2", ICN_APB1, &clk_stm32_gate_ops, 0),
  815. };
  816. static struct clk_stm32_gate ck_icn_p_lptim3 = {
  817. .gate_id = GATE_LPTIM3,
  818. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim3", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  819. };
  820. static struct clk_stm32_gate ck_icn_p_lptim4 = {
  821. .gate_id = GATE_LPTIM4,
  822. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim4", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  823. };
  824. static struct clk_stm32_gate ck_icn_p_lptim5 = {
  825. .gate_id = GATE_LPTIM5,
  826. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lptim5", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  827. };
  828. static struct clk_stm32_gate ck_ker_lptim1 = {
  829. .gate_id = GATE_LPTIM1,
  830. .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim1", FLEXGEN_07, &clk_stm32_gate_ops, 0),
  831. };
  832. static struct clk_stm32_gate ck_ker_lptim2 = {
  833. .gate_id = GATE_LPTIM2,
  834. .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim2", FLEXGEN_07, &clk_stm32_gate_ops, 0),
  835. };
  836. static struct clk_stm32_gate ck_ker_lptim3 = {
  837. .gate_id = GATE_LPTIM3,
  838. .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim3", FLEXGEN_40, &clk_stm32_gate_ops, 0),
  839. };
  840. static struct clk_stm32_gate ck_ker_lptim4 = {
  841. .gate_id = GATE_LPTIM4,
  842. .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim4", FLEXGEN_41, &clk_stm32_gate_ops, 0),
  843. };
  844. static struct clk_stm32_gate ck_ker_lptim5 = {
  845. .gate_id = GATE_LPTIM5,
  846. .hw.init = CLK_HW_INIT_INDEX("ck_ker_lptim5", FLEXGEN_41, &clk_stm32_gate_ops, 0),
  847. };
  848. /* LPUART */
  849. static struct clk_stm32_gate ck_icn_p_lpuart1 = {
  850. .gate_id = GATE_LPUART1,
  851. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_lpuart1", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  852. };
  853. static struct clk_stm32_gate ck_ker_lpuart1 = {
  854. .gate_id = GATE_LPUART1,
  855. .hw.init = CLK_HW_INIT_INDEX("ck_ker_lpuart1", FLEXGEN_39, &clk_stm32_gate_ops, 0),
  856. };
  857. /* MCO1 & MCO2 */
  858. static struct clk_stm32_composite ck_mco1 = {
  859. .gate_id = GATE_MCO1,
  860. .mux_id = MUX_MCO1,
  861. .div_id = NO_STM32_DIV,
  862. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_mco1", mco1_src, &clk_stm32_composite_ops, 0),
  863. };
  864. static struct clk_stm32_composite ck_mco2 = {
  865. .gate_id = GATE_MCO2,
  866. .mux_id = MUX_MCO2,
  867. .div_id = NO_STM32_DIV,
  868. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_mco2", mco2_src, &clk_stm32_composite_ops, 0),
  869. };
  870. /* MDF */
  871. static struct clk_stm32_gate ck_icn_p_mdf1 = {
  872. .gate_id = GATE_MDF1,
  873. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_mdf1", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  874. };
  875. static struct clk_stm32_gate ck_ker_mdf1 = {
  876. .gate_id = GATE_MDF1,
  877. .hw.init = CLK_HW_INIT_INDEX("ck_ker_mdf1", FLEXGEN_23, &clk_stm32_gate_ops, 0),
  878. };
  879. /* OSPI */
  880. static struct clk_stm32_gate ck_icn_p_ospiiom = {
  881. .gate_id = GATE_OSPIIOM,
  882. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_ospiiom", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  883. };
  884. /* PCIE */
  885. static struct clk_stm32_gate ck_icn_p_pcie = {
  886. .gate_id = GATE_PCIE,
  887. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_pcie", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  888. };
  889. /* PKA */
  890. static struct clk_stm32_gate ck_icn_p_pka = {
  891. .gate_id = GATE_PKA,
  892. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_pka", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  893. };
  894. /* RNG */
  895. static struct clk_stm32_gate ck_icn_p_rng = {
  896. .gate_id = GATE_RNG,
  897. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_rng", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  898. };
  899. /* SAES */
  900. static struct clk_stm32_gate ck_icn_p_saes = {
  901. .gate_id = GATE_SAES,
  902. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_saes", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  903. };
  904. /* SAI */
  905. static struct clk_stm32_gate ck_icn_p_sai1 = {
  906. .gate_id = GATE_SAI1,
  907. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai1", ICN_APB2, &clk_stm32_gate_ops, 0),
  908. };
  909. static struct clk_stm32_gate ck_icn_p_sai2 = {
  910. .gate_id = GATE_SAI2,
  911. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai2", ICN_APB2, &clk_stm32_gate_ops, 0),
  912. };
  913. static struct clk_stm32_gate ck_icn_p_sai3 = {
  914. .gate_id = GATE_SAI3,
  915. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai3", ICN_APB2, &clk_stm32_gate_ops, 0),
  916. };
  917. static struct clk_stm32_gate ck_icn_p_sai4 = {
  918. .gate_id = GATE_SAI4,
  919. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_sai4", ICN_APB2, &clk_stm32_gate_ops, 0),
  920. };
  921. static struct clk_stm32_gate ck_ker_sai1 = {
  922. .gate_id = GATE_SAI1,
  923. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai1", FLEXGEN_23, &clk_stm32_gate_ops,
  924. CLK_SET_RATE_PARENT),
  925. };
  926. static struct clk_stm32_gate ck_ker_sai2 = {
  927. .gate_id = GATE_SAI2,
  928. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai2", FLEXGEN_24, &clk_stm32_gate_ops,
  929. CLK_SET_RATE_PARENT),
  930. };
  931. static struct clk_stm32_gate ck_ker_sai3 = {
  932. .gate_id = GATE_SAI3,
  933. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai3", FLEXGEN_25, &clk_stm32_gate_ops,
  934. CLK_SET_RATE_PARENT),
  935. };
  936. static struct clk_stm32_gate ck_ker_sai4 = {
  937. .gate_id = GATE_SAI4,
  938. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sai4", FLEXGEN_25, &clk_stm32_gate_ops,
  939. CLK_SET_RATE_PARENT),
  940. };
  941. /* SDMMC */
  942. static struct clk_stm32_gate ck_icn_m_sdmmc1 = {
  943. .gate_id = GATE_SDMMC1,
  944. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_sdmmc1", ICN_SDMMC, &clk_stm32_gate_ops, 0),
  945. };
  946. static struct clk_stm32_gate ck_icn_m_sdmmc2 = {
  947. .gate_id = GATE_SDMMC2,
  948. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_sdmmc2", ICN_SDMMC, &clk_stm32_gate_ops, 0),
  949. };
  950. static struct clk_stm32_gate ck_icn_m_sdmmc3 = {
  951. .gate_id = GATE_SDMMC3,
  952. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_sdmmc3", ICN_SDMMC, &clk_stm32_gate_ops, 0),
  953. };
  954. static struct clk_stm32_gate ck_ker_sdmmc1 = {
  955. .gate_id = GATE_SDMMC1,
  956. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sdmmc1", FLEXGEN_51, &clk_stm32_gate_ops, 0),
  957. };
  958. static struct clk_stm32_gate ck_ker_sdmmc2 = {
  959. .gate_id = GATE_SDMMC2,
  960. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sdmmc2", FLEXGEN_52, &clk_stm32_gate_ops, 0),
  961. };
  962. static struct clk_stm32_gate ck_ker_sdmmc3 = {
  963. .gate_id = GATE_SDMMC3,
  964. .hw.init = CLK_HW_INIT_INDEX("ck_ker_sdmmc3", FLEXGEN_53, &clk_stm32_gate_ops, 0),
  965. };
  966. /* SERC */
  967. static struct clk_stm32_gate ck_icn_p_serc = {
  968. .gate_id = GATE_SERC,
  969. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_serc", ICN_APB3, &clk_stm32_gate_ops, 0),
  970. };
  971. /* SPDIF */
  972. static struct clk_stm32_gate ck_icn_p_spdifrx = {
  973. .gate_id = GATE_SPDIFRX,
  974. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spdifrx", ICN_APB1, &clk_stm32_gate_ops, 0),
  975. };
  976. static struct clk_stm32_gate ck_ker_spdifrx = {
  977. .gate_id = GATE_SPDIFRX,
  978. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spdifrx", FLEXGEN_11, &clk_stm32_gate_ops, 0),
  979. };
  980. /* SPI */
  981. static struct clk_stm32_gate ck_icn_p_spi1 = {
  982. .gate_id = GATE_SPI1,
  983. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi1", ICN_APB2, &clk_stm32_gate_ops, 0),
  984. };
  985. static struct clk_stm32_gate ck_icn_p_spi2 = {
  986. .gate_id = GATE_SPI2,
  987. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi2", ICN_APB1, &clk_stm32_gate_ops, 0),
  988. };
  989. static struct clk_stm32_gate ck_icn_p_spi3 = {
  990. .gate_id = GATE_SPI3,
  991. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi3", ICN_APB1, &clk_stm32_gate_ops, 0),
  992. };
  993. static struct clk_stm32_gate ck_icn_p_spi4 = {
  994. .gate_id = GATE_SPI4,
  995. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi4", ICN_APB2, &clk_stm32_gate_ops, 0),
  996. };
  997. static struct clk_stm32_gate ck_icn_p_spi5 = {
  998. .gate_id = GATE_SPI5,
  999. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi5", ICN_APB2, &clk_stm32_gate_ops, 0),
  1000. };
  1001. static struct clk_stm32_gate ck_icn_p_spi6 = {
  1002. .gate_id = GATE_SPI6,
  1003. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi6", ICN_APB2, &clk_stm32_gate_ops, 0),
  1004. };
  1005. static struct clk_stm32_gate ck_icn_p_spi7 = {
  1006. .gate_id = GATE_SPI7,
  1007. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi7", ICN_APB2, &clk_stm32_gate_ops, 0),
  1008. };
  1009. static struct clk_stm32_gate ck_icn_p_spi8 = {
  1010. .gate_id = GATE_SPI8,
  1011. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_spi8", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  1012. };
  1013. static struct clk_stm32_gate ck_ker_spi1 = {
  1014. .gate_id = GATE_SPI1,
  1015. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi1", FLEXGEN_16, &clk_stm32_gate_ops,
  1016. CLK_SET_RATE_PARENT),
  1017. };
  1018. static struct clk_stm32_gate ck_ker_spi2 = {
  1019. .gate_id = GATE_SPI2,
  1020. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi2", FLEXGEN_10, &clk_stm32_gate_ops,
  1021. CLK_SET_RATE_PARENT),
  1022. };
  1023. static struct clk_stm32_gate ck_ker_spi3 = {
  1024. .gate_id = GATE_SPI3,
  1025. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi3", FLEXGEN_10, &clk_stm32_gate_ops,
  1026. CLK_SET_RATE_PARENT),
  1027. };
  1028. static struct clk_stm32_gate ck_ker_spi4 = {
  1029. .gate_id = GATE_SPI4,
  1030. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi4", FLEXGEN_17, &clk_stm32_gate_ops, 0),
  1031. };
  1032. static struct clk_stm32_gate ck_ker_spi5 = {
  1033. .gate_id = GATE_SPI5,
  1034. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi5", FLEXGEN_17, &clk_stm32_gate_ops, 0),
  1035. };
  1036. static struct clk_stm32_gate ck_ker_spi6 = {
  1037. .gate_id = GATE_SPI6,
  1038. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi6", FLEXGEN_18, &clk_stm32_gate_ops, 0),
  1039. };
  1040. static struct clk_stm32_gate ck_ker_spi7 = {
  1041. .gate_id = GATE_SPI7,
  1042. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi7", FLEXGEN_18, &clk_stm32_gate_ops, 0),
  1043. };
  1044. static struct clk_stm32_gate ck_ker_spi8 = {
  1045. .gate_id = GATE_SPI8,
  1046. .hw.init = CLK_HW_INIT_INDEX("ck_ker_spi8", FLEXGEN_37, &clk_stm32_gate_ops, 0),
  1047. };
  1048. /* Timers */
  1049. static struct clk_stm32_gate ck_icn_p_tim2 = {
  1050. .gate_id = GATE_TIM2,
  1051. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim2", ICN_APB1, &clk_stm32_gate_ops, 0),
  1052. };
  1053. static struct clk_stm32_gate ck_icn_p_tim3 = {
  1054. .gate_id = GATE_TIM3,
  1055. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim3", ICN_APB1, &clk_stm32_gate_ops, 0),
  1056. };
  1057. static struct clk_stm32_gate ck_icn_p_tim4 = {
  1058. .gate_id = GATE_TIM4,
  1059. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim4", ICN_APB1, &clk_stm32_gate_ops, 0),
  1060. };
  1061. static struct clk_stm32_gate ck_icn_p_tim5 = {
  1062. .gate_id = GATE_TIM5,
  1063. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim5", ICN_APB1, &clk_stm32_gate_ops, 0),
  1064. };
  1065. static struct clk_stm32_gate ck_icn_p_tim6 = {
  1066. .gate_id = GATE_TIM6,
  1067. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim6", ICN_APB1, &clk_stm32_gate_ops, 0),
  1068. };
  1069. static struct clk_stm32_gate ck_icn_p_tim7 = {
  1070. .gate_id = GATE_TIM7,
  1071. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim7", ICN_APB1, &clk_stm32_gate_ops, 0),
  1072. };
  1073. static struct clk_stm32_gate ck_icn_p_tim10 = {
  1074. .gate_id = GATE_TIM10,
  1075. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim10", ICN_APB1, &clk_stm32_gate_ops, 0),
  1076. };
  1077. static struct clk_stm32_gate ck_icn_p_tim11 = {
  1078. .gate_id = GATE_TIM11,
  1079. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim11", ICN_APB1, &clk_stm32_gate_ops, 0),
  1080. };
  1081. static struct clk_stm32_gate ck_icn_p_tim12 = {
  1082. .gate_id = GATE_TIM12,
  1083. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim12", ICN_APB1, &clk_stm32_gate_ops, 0),
  1084. };
  1085. static struct clk_stm32_gate ck_icn_p_tim13 = {
  1086. .gate_id = GATE_TIM13,
  1087. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim13", ICN_APB1, &clk_stm32_gate_ops, 0),
  1088. };
  1089. static struct clk_stm32_gate ck_icn_p_tim14 = {
  1090. .gate_id = GATE_TIM14,
  1091. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim14", ICN_APB1, &clk_stm32_gate_ops, 0),
  1092. };
  1093. static struct clk_stm32_gate ck_icn_p_tim1 = {
  1094. .gate_id = GATE_TIM1,
  1095. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim1", ICN_APB2, &clk_stm32_gate_ops, 0),
  1096. };
  1097. static struct clk_stm32_gate ck_icn_p_tim8 = {
  1098. .gate_id = GATE_TIM8,
  1099. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim8", ICN_APB2, &clk_stm32_gate_ops, 0),
  1100. };
  1101. static struct clk_stm32_gate ck_icn_p_tim15 = {
  1102. .gate_id = GATE_TIM15,
  1103. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim15", ICN_APB2, &clk_stm32_gate_ops, 0),
  1104. };
  1105. static struct clk_stm32_gate ck_icn_p_tim16 = {
  1106. .gate_id = GATE_TIM16,
  1107. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim16", ICN_APB2, &clk_stm32_gate_ops, 0),
  1108. };
  1109. static struct clk_stm32_gate ck_icn_p_tim17 = {
  1110. .gate_id = GATE_TIM17,
  1111. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim17", ICN_APB2, &clk_stm32_gate_ops, 0),
  1112. };
  1113. static struct clk_stm32_gate ck_icn_p_tim20 = {
  1114. .gate_id = GATE_TIM20,
  1115. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_tim20", ICN_APB2, &clk_stm32_gate_ops, 0),
  1116. };
  1117. static struct clk_stm32_gate ck_ker_tim2 = {
  1118. .gate_id = GATE_TIM2,
  1119. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim2", TIMG1, &clk_stm32_gate_ops, 0),
  1120. };
  1121. static struct clk_stm32_gate ck_ker_tim3 = {
  1122. .gate_id = GATE_TIM3,
  1123. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim3", TIMG1, &clk_stm32_gate_ops, 0),
  1124. };
  1125. static struct clk_stm32_gate ck_ker_tim4 = {
  1126. .gate_id = GATE_TIM4,
  1127. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim4", TIMG1, &clk_stm32_gate_ops, 0),
  1128. };
  1129. static struct clk_stm32_gate ck_ker_tim5 = {
  1130. .gate_id = GATE_TIM5,
  1131. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim5", TIMG1, &clk_stm32_gate_ops, 0),
  1132. };
  1133. static struct clk_stm32_gate ck_ker_tim6 = {
  1134. .gate_id = GATE_TIM6,
  1135. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim6", TIMG1, &clk_stm32_gate_ops, 0),
  1136. };
  1137. static struct clk_stm32_gate ck_ker_tim7 = {
  1138. .gate_id = GATE_TIM7,
  1139. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim7", TIMG1, &clk_stm32_gate_ops, 0),
  1140. };
  1141. static struct clk_stm32_gate ck_ker_tim10 = {
  1142. .gate_id = GATE_TIM10,
  1143. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim10", TIMG1, &clk_stm32_gate_ops, 0),
  1144. };
  1145. static struct clk_stm32_gate ck_ker_tim11 = {
  1146. .gate_id = GATE_TIM11,
  1147. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim11", TIMG1, &clk_stm32_gate_ops, 0),
  1148. };
  1149. static struct clk_stm32_gate ck_ker_tim12 = {
  1150. .gate_id = GATE_TIM12,
  1151. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim12", TIMG1, &clk_stm32_gate_ops, 0),
  1152. };
  1153. static struct clk_stm32_gate ck_ker_tim13 = {
  1154. .gate_id = GATE_TIM13,
  1155. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim13", TIMG1, &clk_stm32_gate_ops, 0),
  1156. };
  1157. static struct clk_stm32_gate ck_ker_tim14 = {
  1158. .gate_id = GATE_TIM14,
  1159. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim14", TIMG1, &clk_stm32_gate_ops, 0),
  1160. };
  1161. static struct clk_stm32_gate ck_ker_tim1 = {
  1162. .gate_id = GATE_TIM1,
  1163. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim1", TIMG2, &clk_stm32_gate_ops, 0),
  1164. };
  1165. static struct clk_stm32_gate ck_ker_tim8 = {
  1166. .gate_id = GATE_TIM8,
  1167. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim8", TIMG2, &clk_stm32_gate_ops, 0),
  1168. };
  1169. static struct clk_stm32_gate ck_ker_tim15 = {
  1170. .gate_id = GATE_TIM15,
  1171. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim15", TIMG2, &clk_stm32_gate_ops, 0),
  1172. };
  1173. static struct clk_stm32_gate ck_ker_tim16 = {
  1174. .gate_id = GATE_TIM16,
  1175. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim16", TIMG2, &clk_stm32_gate_ops, 0),
  1176. };
  1177. static struct clk_stm32_gate ck_ker_tim17 = {
  1178. .gate_id = GATE_TIM17,
  1179. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim17", TIMG2, &clk_stm32_gate_ops, 0),
  1180. };
  1181. static struct clk_stm32_gate ck_ker_tim20 = {
  1182. .gate_id = GATE_TIM20,
  1183. .hw.init = CLK_HW_INIT_INDEX("ck_ker_tim20", TIMG2, &clk_stm32_gate_ops, 0),
  1184. };
  1185. /* UART/USART */
  1186. static struct clk_stm32_gate ck_icn_p_usart2 = {
  1187. .gate_id = GATE_USART2,
  1188. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart2", ICN_APB1, &clk_stm32_gate_ops, 0),
  1189. };
  1190. static struct clk_stm32_gate ck_icn_p_usart3 = {
  1191. .gate_id = GATE_USART3,
  1192. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart3", ICN_APB1, &clk_stm32_gate_ops, 0),
  1193. };
  1194. static struct clk_stm32_gate ck_icn_p_uart4 = {
  1195. .gate_id = GATE_UART4,
  1196. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart4", ICN_APB1, &clk_stm32_gate_ops, 0),
  1197. };
  1198. static struct clk_stm32_gate ck_icn_p_uart5 = {
  1199. .gate_id = GATE_UART5,
  1200. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart5", ICN_APB1, &clk_stm32_gate_ops, 0),
  1201. };
  1202. static struct clk_stm32_gate ck_icn_p_usart1 = {
  1203. .gate_id = GATE_USART1,
  1204. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart1", ICN_APB2, &clk_stm32_gate_ops, 0),
  1205. };
  1206. static struct clk_stm32_gate ck_icn_p_usart6 = {
  1207. .gate_id = GATE_USART6,
  1208. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usart6", ICN_APB2, &clk_stm32_gate_ops, 0),
  1209. };
  1210. static struct clk_stm32_gate ck_icn_p_uart7 = {
  1211. .gate_id = GATE_UART7,
  1212. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart7", ICN_APB2, &clk_stm32_gate_ops, 0),
  1213. };
  1214. static struct clk_stm32_gate ck_icn_p_uart8 = {
  1215. .gate_id = GATE_UART8,
  1216. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart8", ICN_APB2, &clk_stm32_gate_ops, 0),
  1217. };
  1218. static struct clk_stm32_gate ck_icn_p_uart9 = {
  1219. .gate_id = GATE_UART9,
  1220. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_uart9", ICN_APB2, &clk_stm32_gate_ops, 0),
  1221. };
  1222. static struct clk_stm32_gate ck_ker_usart2 = {
  1223. .gate_id = GATE_USART2,
  1224. .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart2", FLEXGEN_08, &clk_stm32_gate_ops, 0),
  1225. };
  1226. static struct clk_stm32_gate ck_ker_uart4 = {
  1227. .gate_id = GATE_UART4,
  1228. .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart4", FLEXGEN_08, &clk_stm32_gate_ops, 0),
  1229. };
  1230. static struct clk_stm32_gate ck_ker_usart3 = {
  1231. .gate_id = GATE_USART3,
  1232. .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart3", FLEXGEN_09, &clk_stm32_gate_ops, 0),
  1233. };
  1234. static struct clk_stm32_gate ck_ker_uart5 = {
  1235. .gate_id = GATE_UART5,
  1236. .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart5", FLEXGEN_09, &clk_stm32_gate_ops, 0),
  1237. };
  1238. static struct clk_stm32_gate ck_ker_usart1 = {
  1239. .gate_id = GATE_USART1,
  1240. .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart1", FLEXGEN_19, &clk_stm32_gate_ops, 0),
  1241. };
  1242. static struct clk_stm32_gate ck_ker_usart6 = {
  1243. .gate_id = GATE_USART6,
  1244. .hw.init = CLK_HW_INIT_INDEX("ck_ker_usart6", FLEXGEN_20, &clk_stm32_gate_ops, 0),
  1245. };
  1246. static struct clk_stm32_gate ck_ker_uart7 = {
  1247. .gate_id = GATE_UART7,
  1248. .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart7", FLEXGEN_21, &clk_stm32_gate_ops, 0),
  1249. };
  1250. static struct clk_stm32_gate ck_ker_uart8 = {
  1251. .gate_id = GATE_UART8,
  1252. .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart8", FLEXGEN_21, &clk_stm32_gate_ops, 0),
  1253. };
  1254. static struct clk_stm32_gate ck_ker_uart9 = {
  1255. .gate_id = GATE_UART9,
  1256. .hw.init = CLK_HW_INIT_INDEX("ck_ker_uart9", FLEXGEN_22, &clk_stm32_gate_ops, 0),
  1257. };
  1258. /* USB2PHY1 */
  1259. static struct clk_stm32_composite ck_ker_usb2phy1 = {
  1260. .gate_id = GATE_USB2PHY1,
  1261. .mux_id = MUX_USB2PHY1,
  1262. .div_id = NO_STM32_DIV,
  1263. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_usb2phy1", usb2phy1_src,
  1264. &clk_stm32_composite_ops, 0),
  1265. };
  1266. /* USB2H */
  1267. static struct clk_stm32_gate ck_icn_m_usb2ehci = {
  1268. .gate_id = GATE_USBH,
  1269. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_usb2ehci", ICN_HSL, &clk_stm32_gate_ops, 0),
  1270. };
  1271. static struct clk_stm32_gate ck_icn_m_usb2ohci = {
  1272. .gate_id = GATE_USBH,
  1273. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_usb2ohci", ICN_HSL, &clk_stm32_gate_ops, 0),
  1274. };
  1275. /* USB2PHY2 */
  1276. static struct clk_stm32_composite ck_ker_usb2phy2_en = {
  1277. .gate_id = GATE_USB2PHY2,
  1278. .mux_id = MUX_USB2PHY2,
  1279. .div_id = NO_STM32_DIV,
  1280. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_usb2phy2_en", usb2phy2_src,
  1281. &clk_stm32_composite_ops, 0),
  1282. };
  1283. /* USB3 PCIe COMBOPHY */
  1284. static struct clk_stm32_gate ck_icn_p_usb3pciephy = {
  1285. .gate_id = GATE_USB3PCIEPHY,
  1286. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usb3pciephy", ICN_APB4, &clk_stm32_gate_ops, 0),
  1287. };
  1288. static struct clk_stm32_composite ck_ker_usb3pciephy = {
  1289. .gate_id = GATE_USB3PCIEPHY,
  1290. .mux_id = MUX_USB3PCIEPHY,
  1291. .div_id = NO_STM32_DIV,
  1292. .hw.init = CLK_HW_INIT_PARENTS_DATA("ck_ker_usb3pciephy", usb3pciphy_src,
  1293. &clk_stm32_composite_ops, 0),
  1294. };
  1295. /* USB3 DRD */
  1296. static struct clk_stm32_gate ck_icn_m_usb3dr = {
  1297. .gate_id = GATE_USB3DR,
  1298. .hw.init = CLK_HW_INIT_INDEX("ck_icn_m_usb3dr", ICN_HSL, &clk_stm32_gate_ops, 0),
  1299. };
  1300. static struct clk_stm32_gate ck_ker_usb2phy2 = {
  1301. .gate_id = GATE_USB3DR,
  1302. .hw.init = CLK_HW_INIT_INDEX("ck_ker_usb2phy2", FLEXGEN_58, &clk_stm32_gate_ops, 0),
  1303. };
  1304. /* USBTC */
  1305. static struct clk_stm32_gate ck_icn_p_usbtc = {
  1306. .gate_id = GATE_USBTC,
  1307. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_usbtc", ICN_APB4, &clk_stm32_gate_ops, 0),
  1308. };
  1309. static struct clk_stm32_gate ck_ker_usbtc = {
  1310. .gate_id = GATE_USBTC,
  1311. .hw.init = CLK_HW_INIT_INDEX("ck_ker_usbtc", FLEXGEN_35, &clk_stm32_gate_ops, 0),
  1312. };
  1313. /* VDEC / VENC */
  1314. static struct clk_stm32_gate ck_icn_p_vdec = {
  1315. .gate_id = GATE_VDEC,
  1316. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_vdec", ICN_APB4, &clk_stm32_gate_ops, 0),
  1317. };
  1318. static struct clk_stm32_gate ck_icn_p_venc = {
  1319. .gate_id = GATE_VENC,
  1320. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_venc", ICN_APB4, &clk_stm32_gate_ops, 0),
  1321. };
  1322. /* VREF */
  1323. static struct clk_stm32_gate ck_icn_p_vref = {
  1324. .gate_id = GATE_VREF,
  1325. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_vref", ICN_APB3, &clk_stm32_gate_ops, 0),
  1326. };
  1327. /* WWDG */
  1328. static struct clk_stm32_gate ck_icn_p_wwdg1 = {
  1329. .gate_id = GATE_WWDG1,
  1330. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_wwdg1", ICN_APB3, &clk_stm32_gate_ops, 0),
  1331. };
  1332. static struct clk_stm32_gate ck_icn_p_wwdg2 = {
  1333. .gate_id = GATE_WWDG2,
  1334. .hw.init = CLK_HW_INIT_INDEX("ck_icn_p_wwdg2", ICN_LS_MCU, &clk_stm32_gate_ops, 0),
  1335. };
  1336. static struct stm32_firewall firewall;
  1337. static int stm32_rcc_get_access(void __iomem *base, u32 index)
  1338. {
  1339. u32 seccfgr, cidcfgr, semcr;
  1340. int bit, cid;
  1341. bit = index % RCC_REG_SIZE;
  1342. seccfgr = readl(base + RCC_SECCFGR(index));
  1343. if (seccfgr & BIT(bit))
  1344. return -EACCES;
  1345. cidcfgr = readl(base + RCC_CIDCFGR(index));
  1346. if (!(cidcfgr & RCC_CIDCFGR_CFEN))
  1347. /* CID filtering is turned off: access granted */
  1348. return 0;
  1349. if (!(cidcfgr & RCC_CIDCFGR_SEM_EN)) {
  1350. /* Static CID mode */
  1351. cid = FIELD_GET(RCC_CIDCFGR_SCID_MASK, cidcfgr);
  1352. if (cid != RCC_CID1)
  1353. return -EACCES;
  1354. return 0;
  1355. }
  1356. /* Pass-list with semaphore mode */
  1357. if (!(cidcfgr & RCC_CIDCFGR_SEMWLC1_EN))
  1358. return -EACCES;
  1359. semcr = readl(base + RCC_SEMCR(index));
  1360. cid = FIELD_GET(RCC_SEMCR_SEMCID_MASK, semcr);
  1361. if (cid != RCC_CID1)
  1362. return -EACCES;
  1363. return 0;
  1364. }
  1365. static int stm32mp25_check_security(struct device_node *np, void __iomem *base,
  1366. const struct clock_config *cfg)
  1367. {
  1368. int ret = 0;
  1369. if (cfg->sec_id != SECF_NONE) {
  1370. u32 index = (u32)cfg->sec_id;
  1371. if (index & SEC_RIFSC_FLAG) {
  1372. ret = stm32_firewall_grant_access_by_id(&firewall, index & ~SEC_RIFSC_FLAG);
  1373. /* If firewall is not present, assume that we have access */
  1374. if (ret == -ENODEV)
  1375. return 0;
  1376. } else {
  1377. ret = stm32_rcc_get_access(base, cfg->sec_id & ~SEC_RIFSC_FLAG);
  1378. }
  1379. }
  1380. return ret;
  1381. }
  1382. static const struct clock_config stm32mp25_clock_cfg[] = {
  1383. STM32_GATE_CFG(CK_BUS_ETH1, ck_icn_p_eth1, SEC_RIFSC(60)),
  1384. STM32_GATE_CFG(CK_BUS_ETH2, ck_icn_p_eth2, SEC_RIFSC(61)),
  1385. STM32_GATE_CFG(CK_BUS_PCIE, ck_icn_p_pcie, SEC_RIFSC(68)),
  1386. STM32_GATE_CFG(CK_BUS_ETHSW, ck_icn_p_ethsw, SEC_RIFSC(70)),
  1387. STM32_GATE_CFG(CK_BUS_ADC12, ck_icn_p_adc12, SEC_RIFSC(58)),
  1388. STM32_GATE_CFG(CK_BUS_ADC3, ck_icn_p_adc3, SEC_RIFSC(59)),
  1389. STM32_GATE_CFG(CK_BUS_CCI, ck_icn_p_cci, SEC_RIFSC(88)),
  1390. STM32_GATE_CFG(CK_BUS_CRC, ck_icn_p_crc, SEC_RIFSC(109)),
  1391. STM32_GATE_CFG(CK_BUS_MDF1, ck_icn_p_mdf1, SEC_RIFSC(54)),
  1392. STM32_GATE_CFG(CK_BUS_OSPIIOM, ck_icn_p_ospiiom, SEC_RIFSC(111)),
  1393. STM32_GATE_CFG(CK_BUS_HASH, ck_icn_p_hash, SEC_RIFSC(95)),
  1394. STM32_GATE_CFG(CK_BUS_RNG, ck_icn_p_rng, SEC_RIFSC(92)),
  1395. STM32_GATE_CFG(CK_BUS_CRYP1, ck_icn_p_cryp1, SEC_RIFSC(96)),
  1396. STM32_GATE_CFG(CK_BUS_CRYP2, ck_icn_p_cryp2, SEC_RIFSC(97)),
  1397. STM32_GATE_CFG(CK_BUS_SAES, ck_icn_p_saes, SEC_RIFSC(94)),
  1398. STM32_GATE_CFG(CK_BUS_PKA, ck_icn_p_pka, SEC_RIFSC(93)),
  1399. STM32_GATE_CFG(CK_BUS_ADF1, ck_icn_p_adf1, SEC_RIFSC(55)),
  1400. STM32_GATE_CFG(CK_BUS_SPI8, ck_icn_p_spi8, SEC_RIFSC(29)),
  1401. STM32_GATE_CFG(CK_BUS_LPUART1, ck_icn_p_lpuart1, SEC_RIFSC(40)),
  1402. STM32_GATE_CFG(CK_BUS_I2C8, ck_icn_p_i2c8, SEC_RIFSC(48)),
  1403. STM32_GATE_CFG(CK_BUS_LPTIM3, ck_icn_p_lptim3, SEC_RIFSC(19)),
  1404. STM32_GATE_CFG(CK_BUS_LPTIM4, ck_icn_p_lptim4, SEC_RIFSC(20)),
  1405. STM32_GATE_CFG(CK_BUS_LPTIM5, ck_icn_p_lptim5, SEC_RIFSC(21)),
  1406. STM32_GATE_CFG(CK_BUS_IWDG5, ck_icn_p_iwdg5, SEC_RIFSC(102)),
  1407. STM32_GATE_CFG(CK_BUS_WWDG2, ck_icn_p_wwdg2, SEC_RIFSC(104)),
  1408. STM32_GATE_CFG(CK_BUS_I3C4, ck_icn_p_i3c4, SEC_RIFSC(117)),
  1409. STM32_GATE_CFG(CK_BUS_SDMMC1, ck_icn_m_sdmmc1, SEC_RIFSC(76)),
  1410. STM32_GATE_CFG(CK_BUS_SDMMC2, ck_icn_m_sdmmc2, SEC_RIFSC(77)),
  1411. STM32_GATE_CFG(CK_BUS_SDMMC3, ck_icn_m_sdmmc3, SEC_RIFSC(78)),
  1412. STM32_GATE_CFG(CK_BUS_USB2OHCI, ck_icn_m_usb2ohci, SEC_RIFSC(63)),
  1413. STM32_GATE_CFG(CK_BUS_USB2EHCI, ck_icn_m_usb2ehci, SEC_RIFSC(63)),
  1414. STM32_GATE_CFG(CK_BUS_USB3DR, ck_icn_m_usb3dr, SEC_RIFSC(66)),
  1415. STM32_GATE_CFG(CK_BUS_TIM2, ck_icn_p_tim2, SEC_RIFSC(1)),
  1416. STM32_GATE_CFG(CK_BUS_TIM3, ck_icn_p_tim3, SEC_RIFSC(2)),
  1417. STM32_GATE_CFG(CK_BUS_TIM4, ck_icn_p_tim4, SEC_RIFSC(3)),
  1418. STM32_GATE_CFG(CK_BUS_TIM5, ck_icn_p_tim5, SEC_RIFSC(4)),
  1419. STM32_GATE_CFG(CK_BUS_TIM6, ck_icn_p_tim6, SEC_RIFSC(5)),
  1420. STM32_GATE_CFG(CK_BUS_TIM7, ck_icn_p_tim7, SEC_RIFSC(6)),
  1421. STM32_GATE_CFG(CK_BUS_TIM10, ck_icn_p_tim10, SEC_RIFSC(8)),
  1422. STM32_GATE_CFG(CK_BUS_TIM11, ck_icn_p_tim11, SEC_RIFSC(9)),
  1423. STM32_GATE_CFG(CK_BUS_TIM12, ck_icn_p_tim12, SEC_RIFSC(10)),
  1424. STM32_GATE_CFG(CK_BUS_TIM13, ck_icn_p_tim13, SEC_RIFSC(11)),
  1425. STM32_GATE_CFG(CK_BUS_TIM14, ck_icn_p_tim14, SEC_RIFSC(12)),
  1426. STM32_GATE_CFG(CK_BUS_LPTIM1, ck_icn_p_lptim1, SEC_RIFSC(17)),
  1427. STM32_GATE_CFG(CK_BUS_LPTIM2, ck_icn_p_lptim2, SEC_RIFSC(18)),
  1428. STM32_GATE_CFG(CK_BUS_SPI2, ck_icn_p_spi2, SEC_RIFSC(23)),
  1429. STM32_GATE_CFG(CK_BUS_SPI3, ck_icn_p_spi3, SEC_RIFSC(24)),
  1430. STM32_GATE_CFG(CK_BUS_SPDIFRX, ck_icn_p_spdifrx, SEC_RIFSC(30)),
  1431. STM32_GATE_CFG(CK_BUS_USART2, ck_icn_p_usart2, SEC_RIFSC(32)),
  1432. STM32_GATE_CFG(CK_BUS_USART3, ck_icn_p_usart3, SEC_RIFSC(33)),
  1433. STM32_GATE_CFG(CK_BUS_UART4, ck_icn_p_uart4, SEC_RIFSC(34)),
  1434. STM32_GATE_CFG(CK_BUS_UART5, ck_icn_p_uart5, SEC_RIFSC(35)),
  1435. STM32_GATE_CFG(CK_BUS_I2C1, ck_icn_p_i2c1, SEC_RIFSC(41)),
  1436. STM32_GATE_CFG(CK_BUS_I2C2, ck_icn_p_i2c2, SEC_RIFSC(42)),
  1437. STM32_GATE_CFG(CK_BUS_I2C3, ck_icn_p_i2c3, SEC_RIFSC(43)),
  1438. STM32_GATE_CFG(CK_BUS_I2C4, ck_icn_p_i2c4, SEC_RIFSC(44)),
  1439. STM32_GATE_CFG(CK_BUS_I2C5, ck_icn_p_i2c5, SEC_RIFSC(45)),
  1440. STM32_GATE_CFG(CK_BUS_I2C6, ck_icn_p_i2c6, SEC_RIFSC(46)),
  1441. STM32_GATE_CFG(CK_BUS_I2C7, ck_icn_p_i2c7, SEC_RIFSC(47)),
  1442. STM32_GATE_CFG(CK_BUS_I3C1, ck_icn_p_i3c1, SEC_RIFSC(114)),
  1443. STM32_GATE_CFG(CK_BUS_I3C2, ck_icn_p_i3c2, SEC_RIFSC(115)),
  1444. STM32_GATE_CFG(CK_BUS_I3C3, ck_icn_p_i3c3, SEC_RIFSC(116)),
  1445. STM32_GATE_CFG(CK_BUS_TIM1, ck_icn_p_tim1, SEC_RIFSC(0)),
  1446. STM32_GATE_CFG(CK_BUS_TIM8, ck_icn_p_tim8, SEC_RIFSC(7)),
  1447. STM32_GATE_CFG(CK_BUS_TIM15, ck_icn_p_tim15, SEC_RIFSC(13)),
  1448. STM32_GATE_CFG(CK_BUS_TIM16, ck_icn_p_tim16, SEC_RIFSC(14)),
  1449. STM32_GATE_CFG(CK_BUS_TIM17, ck_icn_p_tim17, SEC_RIFSC(15)),
  1450. STM32_GATE_CFG(CK_BUS_TIM20, ck_icn_p_tim20, SEC_RIFSC(16)),
  1451. STM32_GATE_CFG(CK_BUS_SAI1, ck_icn_p_sai1, SEC_RIFSC(49)),
  1452. STM32_GATE_CFG(CK_BUS_SAI2, ck_icn_p_sai2, SEC_RIFSC(50)),
  1453. STM32_GATE_CFG(CK_BUS_SAI3, ck_icn_p_sai3, SEC_RIFSC(51)),
  1454. STM32_GATE_CFG(CK_BUS_SAI4, ck_icn_p_sai4, SEC_RIFSC(52)),
  1455. STM32_GATE_CFG(CK_BUS_USART1, ck_icn_p_usart1, SEC_RIFSC(31)),
  1456. STM32_GATE_CFG(CK_BUS_USART6, ck_icn_p_usart6, SEC_RIFSC(36)),
  1457. STM32_GATE_CFG(CK_BUS_UART7, ck_icn_p_uart7, SEC_RIFSC(37)),
  1458. STM32_GATE_CFG(CK_BUS_UART8, ck_icn_p_uart8, SEC_RIFSC(38)),
  1459. STM32_GATE_CFG(CK_BUS_UART9, ck_icn_p_uart9, SEC_RIFSC(39)),
  1460. STM32_GATE_CFG(CK_BUS_FDCAN, ck_icn_p_fdcan, SEC_RIFSC(56)),
  1461. STM32_GATE_CFG(CK_BUS_SPI1, ck_icn_p_spi1, SEC_RIFSC(22)),
  1462. STM32_GATE_CFG(CK_BUS_SPI4, ck_icn_p_spi4, SEC_RIFSC(25)),
  1463. STM32_GATE_CFG(CK_BUS_SPI5, ck_icn_p_spi5, SEC_RIFSC(26)),
  1464. STM32_GATE_CFG(CK_BUS_SPI6, ck_icn_p_spi6, SEC_RIFSC(27)),
  1465. STM32_GATE_CFG(CK_BUS_SPI7, ck_icn_p_spi7, SEC_RIFSC(28)),
  1466. STM32_GATE_CFG(CK_BUS_IWDG1, ck_icn_p_iwdg1, SEC_RIFSC(98)),
  1467. STM32_GATE_CFG(CK_BUS_IWDG2, ck_icn_p_iwdg2, SEC_RIFSC(99)),
  1468. STM32_GATE_CFG(CK_BUS_IWDG3, ck_icn_p_iwdg3, SEC_RIFSC(100)),
  1469. STM32_GATE_CFG(CK_BUS_IWDG4, ck_icn_p_iwdg4, SEC_RIFSC(101)),
  1470. STM32_GATE_CFG(CK_BUS_WWDG1, ck_icn_p_wwdg1, SEC_RIFSC(103)),
  1471. STM32_GATE_CFG(CK_BUS_VREF, ck_icn_p_vref, SEC_RIFSC(106)),
  1472. STM32_GATE_CFG(CK_BUS_SERC, ck_icn_p_serc, SEC_RIFSC(110)),
  1473. STM32_GATE_CFG(CK_BUS_HDP, ck_icn_p_hdp, SEC_RIFSC(57)),
  1474. STM32_GATE_CFG(CK_BUS_IS2M, ck_icn_p_is2m, MP25_RIF_RCC_IS2M),
  1475. STM32_GATE_CFG(CK_BUS_DSI, ck_icn_p_dsi, SEC_RIFSC(81)),
  1476. STM32_GATE_CFG(CK_BUS_LTDC, ck_icn_p_ltdc, SEC_RIFSC(80)),
  1477. STM32_GATE_CFG(CK_BUS_CSI, ck_icn_p_csi, SEC_RIFSC(86)),
  1478. STM32_GATE_CFG(CK_BUS_DCMIPP, ck_icn_p_dcmipp, SEC_RIFSC(87)),
  1479. STM32_GATE_CFG(CK_BUS_LVDS, ck_icn_p_lvds, SEC_RIFSC(84)),
  1480. STM32_GATE_CFG(CK_BUS_USBTC, ck_icn_p_usbtc, SEC_RIFSC(69)),
  1481. STM32_GATE_CFG(CK_BUS_USB3PCIEPHY, ck_icn_p_usb3pciephy, SEC_RIFSC(67)),
  1482. STM32_GATE_CFG(CK_BUS_VDEC, ck_icn_p_vdec, SEC_RIFSC(89)),
  1483. STM32_GATE_CFG(CK_BUS_VENC, ck_icn_p_venc, SEC_RIFSC(90)),
  1484. STM32_GATE_CFG(CK_KER_TIM2, ck_ker_tim2, SEC_RIFSC(1)),
  1485. STM32_GATE_CFG(CK_KER_TIM3, ck_ker_tim3, SEC_RIFSC(2)),
  1486. STM32_GATE_CFG(CK_KER_TIM4, ck_ker_tim4, SEC_RIFSC(3)),
  1487. STM32_GATE_CFG(CK_KER_TIM5, ck_ker_tim5, SEC_RIFSC(4)),
  1488. STM32_GATE_CFG(CK_KER_TIM6, ck_ker_tim6, SEC_RIFSC(5)),
  1489. STM32_GATE_CFG(CK_KER_TIM7, ck_ker_tim7, SEC_RIFSC(6)),
  1490. STM32_GATE_CFG(CK_KER_TIM10, ck_ker_tim10, SEC_RIFSC(8)),
  1491. STM32_GATE_CFG(CK_KER_TIM11, ck_ker_tim11, SEC_RIFSC(9)),
  1492. STM32_GATE_CFG(CK_KER_TIM12, ck_ker_tim12, SEC_RIFSC(10)),
  1493. STM32_GATE_CFG(CK_KER_TIM13, ck_ker_tim13, SEC_RIFSC(11)),
  1494. STM32_GATE_CFG(CK_KER_TIM14, ck_ker_tim14, SEC_RIFSC(12)),
  1495. STM32_GATE_CFG(CK_KER_TIM1, ck_ker_tim1, SEC_RIFSC(0)),
  1496. STM32_GATE_CFG(CK_KER_TIM8, ck_ker_tim8, SEC_RIFSC(7)),
  1497. STM32_GATE_CFG(CK_KER_TIM15, ck_ker_tim15, SEC_RIFSC(13)),
  1498. STM32_GATE_CFG(CK_KER_TIM16, ck_ker_tim16, SEC_RIFSC(14)),
  1499. STM32_GATE_CFG(CK_KER_TIM17, ck_ker_tim17, SEC_RIFSC(15)),
  1500. STM32_GATE_CFG(CK_KER_TIM20, ck_ker_tim20, SEC_RIFSC(16)),
  1501. STM32_GATE_CFG(CK_KER_LPTIM1, ck_ker_lptim1, SEC_RIFSC(17)),
  1502. STM32_GATE_CFG(CK_KER_LPTIM2, ck_ker_lptim2, SEC_RIFSC(18)),
  1503. STM32_GATE_CFG(CK_KER_USART2, ck_ker_usart2, SEC_RIFSC(32)),
  1504. STM32_GATE_CFG(CK_KER_UART4, ck_ker_uart4, SEC_RIFSC(34)),
  1505. STM32_GATE_CFG(CK_KER_USART3, ck_ker_usart3, SEC_RIFSC(33)),
  1506. STM32_GATE_CFG(CK_KER_UART5, ck_ker_uart5, SEC_RIFSC(35)),
  1507. STM32_GATE_CFG(CK_KER_SPI2, ck_ker_spi2, SEC_RIFSC(23)),
  1508. STM32_GATE_CFG(CK_KER_SPI3, ck_ker_spi3, SEC_RIFSC(24)),
  1509. STM32_GATE_CFG(CK_KER_SPDIFRX, ck_ker_spdifrx, SEC_RIFSC(30)),
  1510. STM32_GATE_CFG(CK_KER_I2C1, ck_ker_i2c1, SEC_RIFSC(41)),
  1511. STM32_GATE_CFG(CK_KER_I2C2, ck_ker_i2c2, SEC_RIFSC(42)),
  1512. STM32_GATE_CFG(CK_KER_I3C1, ck_ker_i3c1, SEC_RIFSC(114)),
  1513. STM32_GATE_CFG(CK_KER_I3C2, ck_ker_i3c2, SEC_RIFSC(115)),
  1514. STM32_GATE_CFG(CK_KER_I2C3, ck_ker_i2c3, SEC_RIFSC(43)),
  1515. STM32_GATE_CFG(CK_KER_I2C5, ck_ker_i2c5, SEC_RIFSC(45)),
  1516. STM32_GATE_CFG(CK_KER_I3C3, ck_ker_i3c3, SEC_RIFSC(116)),
  1517. STM32_GATE_CFG(CK_KER_I2C4, ck_ker_i2c4, SEC_RIFSC(44)),
  1518. STM32_GATE_CFG(CK_KER_I2C6, ck_ker_i2c6, SEC_RIFSC(46)),
  1519. STM32_GATE_CFG(CK_KER_I2C7, ck_ker_i2c7, SEC_RIFSC(47)),
  1520. STM32_GATE_CFG(CK_KER_SPI1, ck_ker_spi1, SEC_RIFSC(22)),
  1521. STM32_GATE_CFG(CK_KER_SPI4, ck_ker_spi4, SEC_RIFSC(25)),
  1522. STM32_GATE_CFG(CK_KER_SPI5, ck_ker_spi5, SEC_RIFSC(26)),
  1523. STM32_GATE_CFG(CK_KER_SPI6, ck_ker_spi6, SEC_RIFSC(27)),
  1524. STM32_GATE_CFG(CK_KER_SPI7, ck_ker_spi7, SEC_RIFSC(28)),
  1525. STM32_GATE_CFG(CK_KER_USART1, ck_ker_usart1, SEC_RIFSC(31)),
  1526. STM32_GATE_CFG(CK_KER_USART6, ck_ker_usart6, SEC_RIFSC(36)),
  1527. STM32_GATE_CFG(CK_KER_UART7, ck_ker_uart7, SEC_RIFSC(37)),
  1528. STM32_GATE_CFG(CK_KER_UART8, ck_ker_uart8, SEC_RIFSC(38)),
  1529. STM32_GATE_CFG(CK_KER_UART9, ck_ker_uart9, SEC_RIFSC(39)),
  1530. STM32_GATE_CFG(CK_KER_MDF1, ck_ker_mdf1, SEC_RIFSC(54)),
  1531. STM32_GATE_CFG(CK_KER_SAI1, ck_ker_sai1, SEC_RIFSC(49)),
  1532. STM32_GATE_CFG(CK_KER_SAI2, ck_ker_sai2, SEC_RIFSC(50)),
  1533. STM32_GATE_CFG(CK_KER_SAI3, ck_ker_sai3, SEC_RIFSC(51)),
  1534. STM32_GATE_CFG(CK_KER_SAI4, ck_ker_sai4, SEC_RIFSC(52)),
  1535. STM32_GATE_CFG(CK_KER_FDCAN, ck_ker_fdcan, SEC_RIFSC(56)),
  1536. STM32_GATE_CFG(CK_KER_CSI, ck_ker_csi, SEC_RIFSC(86)),
  1537. STM32_GATE_CFG(CK_KER_CSITXESC, ck_ker_csitxesc, SEC_RIFSC(86)),
  1538. STM32_GATE_CFG(CK_KER_CSIPHY, ck_ker_csiphy, SEC_RIFSC(86)),
  1539. STM32_GATE_CFG(CK_KER_USBTC, ck_ker_usbtc, SEC_RIFSC(69)),
  1540. STM32_GATE_CFG(CK_KER_I3C4, ck_ker_i3c4, SEC_RIFSC(117)),
  1541. STM32_GATE_CFG(CK_KER_SPI8, ck_ker_spi8, SEC_RIFSC(29)),
  1542. STM32_GATE_CFG(CK_KER_I2C8, ck_ker_i2c8, SEC_RIFSC(48)),
  1543. STM32_GATE_CFG(CK_KER_LPUART1, ck_ker_lpuart1, SEC_RIFSC(40)),
  1544. STM32_GATE_CFG(CK_KER_LPTIM3, ck_ker_lptim3, SEC_RIFSC(19)),
  1545. STM32_GATE_CFG(CK_KER_LPTIM4, ck_ker_lptim4, SEC_RIFSC(20)),
  1546. STM32_GATE_CFG(CK_KER_LPTIM5, ck_ker_lptim5, SEC_RIFSC(21)),
  1547. STM32_GATE_CFG(CK_KER_ADF1, ck_ker_adf1, SEC_RIFSC(55)),
  1548. STM32_GATE_CFG(CK_KER_SDMMC1, ck_ker_sdmmc1, SEC_RIFSC(76)),
  1549. STM32_GATE_CFG(CK_KER_SDMMC2, ck_ker_sdmmc2, SEC_RIFSC(77)),
  1550. STM32_GATE_CFG(CK_KER_SDMMC3, ck_ker_sdmmc3, SEC_RIFSC(78)),
  1551. STM32_GATE_CFG(CK_KER_ETH1, ck_ker_eth1, SEC_RIFSC(60)),
  1552. STM32_GATE_CFG(CK_ETH1_STP, ck_ker_eth1stp, SEC_RIFSC(60)),
  1553. STM32_GATE_CFG(CK_KER_ETHSW, ck_ker_ethsw, SEC_RIFSC(70)),
  1554. STM32_GATE_CFG(CK_KER_ETH2, ck_ker_eth2, SEC_RIFSC(61)),
  1555. STM32_GATE_CFG(CK_ETH2_STP, ck_ker_eth2stp, SEC_RIFSC(61)),
  1556. STM32_GATE_CFG(CK_KER_ETH1PTP, ck_ker_eth1ptp, SEC_RIFSC(60)),
  1557. STM32_GATE_CFG(CK_KER_ETH2PTP, ck_ker_eth2ptp, SEC_RIFSC(61)),
  1558. STM32_GATE_CFG(CK_BUS_GPU, ck_icn_m_gpu, SEC_RIFSC(79)),
  1559. STM32_GATE_CFG(CK_KER_GPU, ck_ker_gpu, SEC_RIFSC(79)),
  1560. STM32_GATE_CFG(CK_KER_ETHSWREF, ck_ker_ethswref, SEC_RIFSC(70)),
  1561. STM32_GATE_CFG(CK_BUS_ETHSWACMCFG, ck_icn_p_ethsw_acm_cfg, SEC_RIFSC(71)),
  1562. STM32_GATE_CFG(CK_BUS_ETHSWACMMSG, ck_icn_p_ethsw_acm_msg, SEC_RIFSC(72)),
  1563. STM32_GATE_CFG(CK_ETH1_MAC, ck_ker_eth1mac, SEC_RIFSC(60)),
  1564. STM32_GATE_CFG(CK_ETH1_TX, ck_ker_eth1tx, SEC_RIFSC(60)),
  1565. STM32_GATE_CFG(CK_ETH1_RX, ck_ker_eth1rx, SEC_RIFSC(60)),
  1566. STM32_GATE_CFG(CK_ETH2_MAC, ck_ker_eth2mac, SEC_RIFSC(61)),
  1567. STM32_GATE_CFG(CK_ETH2_TX, ck_ker_eth2tx, SEC_RIFSC(61)),
  1568. STM32_GATE_CFG(CK_ETH2_RX, ck_ker_eth2rx, SEC_RIFSC(61)),
  1569. STM32_COMPOSITE_CFG(CK_MCO1, ck_mco1, MP25_RIF_RCC_MCO1),
  1570. STM32_COMPOSITE_CFG(CK_MCO2, ck_mco2, MP25_RIF_RCC_MCO1),
  1571. STM32_COMPOSITE_CFG(CK_KER_ADC12, ck_ker_adc12, SEC_RIFSC(58)),
  1572. STM32_COMPOSITE_CFG(CK_KER_ADC3, ck_ker_adc3, SEC_RIFSC(59)),
  1573. STM32_COMPOSITE_CFG(CK_KER_USB2PHY1, ck_ker_usb2phy1, SEC_RIFSC(63)),
  1574. STM32_GATE_CFG(CK_KER_USB2PHY2, ck_ker_usb2phy2, SEC_RIFSC(63)),
  1575. STM32_COMPOSITE_CFG(CK_KER_USB2PHY2EN, ck_ker_usb2phy2_en, SEC_RIFSC(63)),
  1576. STM32_COMPOSITE_CFG(CK_KER_USB3PCIEPHY, ck_ker_usb3pciephy, SEC_RIFSC(67)),
  1577. STM32_COMPOSITE_CFG(CK_KER_DSIBLANE, clk_lanebyte, SEC_RIFSC(81)),
  1578. STM32_COMPOSITE_CFG(CK_KER_DSIPHY, clk_phy_dsi, SEC_RIFSC(81)),
  1579. STM32_COMPOSITE_CFG(CK_KER_LVDSPHY, ck_ker_lvdsphy, SEC_RIFSC(84)),
  1580. STM32_COMPOSITE_CFG(CK_KER_DTS, ck_ker_dts, SEC_RIFSC(107)),
  1581. STM32_GATE_CFG(CK_KER_LTDC, ck_ker_ltdc, SEC_RIFSC(80)),
  1582. };
  1583. #define RESET_MP25(id, _offset, _bit_idx, _set_clr) \
  1584. [id] = &(struct stm32_reset_cfg){ \
  1585. .offset = (_offset), \
  1586. .bit_idx = (_bit_idx), \
  1587. .set_clr = (_set_clr), \
  1588. }
  1589. static const struct stm32_reset_cfg *stm32mp25_reset_cfg[STM32MP25_LAST_RESET] = {
  1590. RESET_MP25(TIM1_R, RCC_TIM1CFGR, 0, 0),
  1591. RESET_MP25(TIM2_R, RCC_TIM2CFGR, 0, 0),
  1592. RESET_MP25(TIM3_R, RCC_TIM3CFGR, 0, 0),
  1593. RESET_MP25(TIM4_R, RCC_TIM4CFGR, 0, 0),
  1594. RESET_MP25(TIM5_R, RCC_TIM5CFGR, 0, 0),
  1595. RESET_MP25(TIM6_R, RCC_TIM6CFGR, 0, 0),
  1596. RESET_MP25(TIM7_R, RCC_TIM7CFGR, 0, 0),
  1597. RESET_MP25(TIM8_R, RCC_TIM8CFGR, 0, 0),
  1598. RESET_MP25(TIM10_R, RCC_TIM10CFGR, 0, 0),
  1599. RESET_MP25(TIM11_R, RCC_TIM11CFGR, 0, 0),
  1600. RESET_MP25(TIM12_R, RCC_TIM12CFGR, 0, 0),
  1601. RESET_MP25(TIM13_R, RCC_TIM13CFGR, 0, 0),
  1602. RESET_MP25(TIM14_R, RCC_TIM14CFGR, 0, 0),
  1603. RESET_MP25(TIM15_R, RCC_TIM15CFGR, 0, 0),
  1604. RESET_MP25(TIM16_R, RCC_TIM16CFGR, 0, 0),
  1605. RESET_MP25(TIM17_R, RCC_TIM17CFGR, 0, 0),
  1606. RESET_MP25(TIM20_R, RCC_TIM20CFGR, 0, 0),
  1607. RESET_MP25(LPTIM1_R, RCC_LPTIM1CFGR, 0, 0),
  1608. RESET_MP25(LPTIM2_R, RCC_LPTIM2CFGR, 0, 0),
  1609. RESET_MP25(LPTIM3_R, RCC_LPTIM3CFGR, 0, 0),
  1610. RESET_MP25(LPTIM4_R, RCC_LPTIM4CFGR, 0, 0),
  1611. RESET_MP25(LPTIM5_R, RCC_LPTIM5CFGR, 0, 0),
  1612. RESET_MP25(SPI1_R, RCC_SPI1CFGR, 0, 0),
  1613. RESET_MP25(SPI2_R, RCC_SPI2CFGR, 0, 0),
  1614. RESET_MP25(SPI3_R, RCC_SPI3CFGR, 0, 0),
  1615. RESET_MP25(SPI4_R, RCC_SPI4CFGR, 0, 0),
  1616. RESET_MP25(SPI5_R, RCC_SPI5CFGR, 0, 0),
  1617. RESET_MP25(SPI6_R, RCC_SPI6CFGR, 0, 0),
  1618. RESET_MP25(SPI7_R, RCC_SPI7CFGR, 0, 0),
  1619. RESET_MP25(SPI8_R, RCC_SPI8CFGR, 0, 0),
  1620. RESET_MP25(SPDIFRX_R, RCC_SPDIFRXCFGR, 0, 0),
  1621. RESET_MP25(USART1_R, RCC_USART1CFGR, 0, 0),
  1622. RESET_MP25(USART2_R, RCC_USART2CFGR, 0, 0),
  1623. RESET_MP25(USART3_R, RCC_USART3CFGR, 0, 0),
  1624. RESET_MP25(UART4_R, RCC_UART4CFGR, 0, 0),
  1625. RESET_MP25(UART5_R, RCC_UART5CFGR, 0, 0),
  1626. RESET_MP25(USART6_R, RCC_USART6CFGR, 0, 0),
  1627. RESET_MP25(UART7_R, RCC_UART7CFGR, 0, 0),
  1628. RESET_MP25(UART8_R, RCC_UART8CFGR, 0, 0),
  1629. RESET_MP25(UART9_R, RCC_UART9CFGR, 0, 0),
  1630. RESET_MP25(LPUART1_R, RCC_LPUART1CFGR, 0, 0),
  1631. RESET_MP25(IS2M_R, RCC_IS2MCFGR, 0, 0),
  1632. RESET_MP25(I2C1_R, RCC_I2C1CFGR, 0, 0),
  1633. RESET_MP25(I2C2_R, RCC_I2C2CFGR, 0, 0),
  1634. RESET_MP25(I2C3_R, RCC_I2C3CFGR, 0, 0),
  1635. RESET_MP25(I2C4_R, RCC_I2C4CFGR, 0, 0),
  1636. RESET_MP25(I2C5_R, RCC_I2C5CFGR, 0, 0),
  1637. RESET_MP25(I2C6_R, RCC_I2C6CFGR, 0, 0),
  1638. RESET_MP25(I2C7_R, RCC_I2C7CFGR, 0, 0),
  1639. RESET_MP25(I2C8_R, RCC_I2C8CFGR, 0, 0),
  1640. RESET_MP25(SAI1_R, RCC_SAI1CFGR, 0, 0),
  1641. RESET_MP25(SAI2_R, RCC_SAI2CFGR, 0, 0),
  1642. RESET_MP25(SAI3_R, RCC_SAI3CFGR, 0, 0),
  1643. RESET_MP25(SAI4_R, RCC_SAI4CFGR, 0, 0),
  1644. RESET_MP25(MDF1_R, RCC_MDF1CFGR, 0, 0),
  1645. RESET_MP25(MDF2_R, RCC_ADF1CFGR, 0, 0),
  1646. RESET_MP25(FDCAN_R, RCC_FDCANCFGR, 0, 0),
  1647. RESET_MP25(HDP_R, RCC_HDPCFGR, 0, 0),
  1648. RESET_MP25(ADC12_R, RCC_ADC12CFGR, 0, 0),
  1649. RESET_MP25(ADC3_R, RCC_ADC3CFGR, 0, 0),
  1650. RESET_MP25(ETH1_R, RCC_ETH1CFGR, 0, 0),
  1651. RESET_MP25(ETH2_R, RCC_ETH2CFGR, 0, 0),
  1652. RESET_MP25(USBH_R, RCC_USBHCFGR, 0, 0),
  1653. RESET_MP25(USB2PHY1_R, RCC_USB2PHY1CFGR, 0, 0),
  1654. RESET_MP25(USB2PHY2_R, RCC_USB2PHY2CFGR, 0, 0),
  1655. RESET_MP25(USB3DR_R, RCC_USB3DRCFGR, 0, 0),
  1656. RESET_MP25(USB3PCIEPHY_R, RCC_USB3PCIEPHYCFGR, 0, 0),
  1657. RESET_MP25(USBTC_R, RCC_USBTCCFGR, 0, 0),
  1658. RESET_MP25(ETHSW_R, RCC_ETHSWCFGR, 0, 0),
  1659. RESET_MP25(SDMMC1_R, RCC_SDMMC1CFGR, 0, 0),
  1660. RESET_MP25(SDMMC1DLL_R, RCC_SDMMC1CFGR, 16, 0),
  1661. RESET_MP25(SDMMC2_R, RCC_SDMMC2CFGR, 0, 0),
  1662. RESET_MP25(SDMMC2DLL_R, RCC_SDMMC2CFGR, 16, 0),
  1663. RESET_MP25(SDMMC3_R, RCC_SDMMC3CFGR, 0, 0),
  1664. RESET_MP25(SDMMC3DLL_R, RCC_SDMMC3CFGR, 16, 0),
  1665. RESET_MP25(GPU_R, RCC_GPUCFGR, 0, 0),
  1666. RESET_MP25(LTDC_R, RCC_LTDCCFGR, 0, 0),
  1667. RESET_MP25(DSI_R, RCC_DSICFGR, 0, 0),
  1668. RESET_MP25(LVDS_R, RCC_LVDSCFGR, 0, 0),
  1669. RESET_MP25(CSI_R, RCC_CSICFGR, 0, 0),
  1670. RESET_MP25(DCMIPP_R, RCC_DCMIPPCFGR, 0, 0),
  1671. RESET_MP25(CCI_R, RCC_CCICFGR, 0, 0),
  1672. RESET_MP25(VDEC_R, RCC_VDECCFGR, 0, 0),
  1673. RESET_MP25(VENC_R, RCC_VENCCFGR, 0, 0),
  1674. RESET_MP25(WWDG1_R, RCC_WWDG1CFGR, 0, 0),
  1675. RESET_MP25(WWDG2_R, RCC_WWDG2CFGR, 0, 0),
  1676. RESET_MP25(VREF_R, RCC_VREFCFGR, 0, 0),
  1677. RESET_MP25(DTS_R, RCC_DTSCFGR, 0, 0),
  1678. RESET_MP25(CRC_R, RCC_CRCCFGR, 0, 0),
  1679. RESET_MP25(SERC_R, RCC_SERCCFGR, 0, 0),
  1680. RESET_MP25(OSPIIOM_R, RCC_OSPIIOMCFGR, 0, 0),
  1681. RESET_MP25(I3C1_R, RCC_I3C1CFGR, 0, 0),
  1682. RESET_MP25(I3C2_R, RCC_I3C2CFGR, 0, 0),
  1683. RESET_MP25(I3C3_R, RCC_I3C3CFGR, 0, 0),
  1684. RESET_MP25(I3C4_R, RCC_I3C4CFGR, 0, 0),
  1685. RESET_MP25(IWDG2_KER_R, RCC_IWDGC1CFGSETR, 18, 1),
  1686. RESET_MP25(IWDG4_KER_R, RCC_IWDGC2CFGSETR, 18, 1),
  1687. RESET_MP25(RNG_R, RCC_RNGCFGR, 0, 0),
  1688. RESET_MP25(PKA_R, RCC_PKACFGR, 0, 0),
  1689. RESET_MP25(SAES_R, RCC_SAESCFGR, 0, 0),
  1690. RESET_MP25(HASH_R, RCC_HASHCFGR, 0, 0),
  1691. RESET_MP25(CRYP1_R, RCC_CRYP1CFGR, 0, 0),
  1692. RESET_MP25(CRYP2_R, RCC_CRYP2CFGR, 0, 0),
  1693. RESET_MP25(PCIE_R, RCC_PCIECFGR, 0, 0),
  1694. };
  1695. static u16 stm32mp25_cpt_gate[GATE_NB];
  1696. static struct clk_stm32_clock_data stm32mp25_clock_data = {
  1697. .gate_cpt = stm32mp25_cpt_gate,
  1698. .gates = stm32mp25_gates,
  1699. .muxes = stm32mp25_muxes,
  1700. };
  1701. static struct clk_stm32_reset_data stm32mp25_reset_data = {
  1702. .reset_lines = stm32mp25_reset_cfg,
  1703. .nr_lines = ARRAY_SIZE(stm32mp25_reset_cfg),
  1704. };
  1705. static const struct stm32_rcc_match_data stm32mp25_data = {
  1706. .tab_clocks = stm32mp25_clock_cfg,
  1707. .num_clocks = ARRAY_SIZE(stm32mp25_clock_cfg),
  1708. .maxbinding = STM32MP25_LAST_CLK,
  1709. .clock_data = &stm32mp25_clock_data,
  1710. .reset_data = &stm32mp25_reset_data,
  1711. .check_security = &stm32mp25_check_security,
  1712. };
  1713. static const struct of_device_id stm32mp25_match_data[] = {
  1714. { .compatible = "st,stm32mp25-rcc", .data = &stm32mp25_data, },
  1715. { }
  1716. };
  1717. MODULE_DEVICE_TABLE(of, stm32mp25_match_data);
  1718. static int stm32mp25_rcc_clocks_probe(struct platform_device *pdev)
  1719. {
  1720. struct device *dev = &pdev->dev;
  1721. void __iomem *base;
  1722. int ret;
  1723. base = devm_platform_ioremap_resource(pdev, 0);
  1724. if (IS_ERR(base))
  1725. return PTR_ERR(base);
  1726. ret = stm32_firewall_get_firewall(dev->of_node, &firewall, 1);
  1727. if (ret)
  1728. return ret;
  1729. return stm32_rcc_init(dev, stm32mp25_match_data, base);
  1730. }
  1731. static struct platform_driver stm32mp25_rcc_clocks_driver = {
  1732. .driver = {
  1733. .name = "stm32mp25_rcc",
  1734. .of_match_table = stm32mp25_match_data,
  1735. },
  1736. .probe = stm32mp25_rcc_clocks_probe,
  1737. };
  1738. static int __init stm32mp25_clocks_init(void)
  1739. {
  1740. return platform_driver_register(&stm32mp25_rcc_clocks_driver);
  1741. }
  1742. core_initcall(stm32mp25_clocks_init);