clk-tegra30.c 53 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  4. */
  5. #include <linux/io.h>
  6. #include <linux/delay.h>
  7. #include <linux/clk-provider.h>
  8. #include <linux/clkdev.h>
  9. #include <linux/init.h>
  10. #include <linux/of.h>
  11. #include <linux/of_address.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/clk/tegra.h>
  14. #include <soc/tegra/pmc.h>
  15. #include <dt-bindings/clock/tegra30-car.h>
  16. #include "clk.h"
  17. #include "clk-id.h"
  18. #define OSC_CTRL 0x50
  19. #define OSC_CTRL_OSC_FREQ_MASK (0xF<<28)
  20. #define OSC_CTRL_OSC_FREQ_13MHZ (0X0<<28)
  21. #define OSC_CTRL_OSC_FREQ_19_2MHZ (0X4<<28)
  22. #define OSC_CTRL_OSC_FREQ_12MHZ (0X8<<28)
  23. #define OSC_CTRL_OSC_FREQ_26MHZ (0XC<<28)
  24. #define OSC_CTRL_OSC_FREQ_16_8MHZ (0X1<<28)
  25. #define OSC_CTRL_OSC_FREQ_38_4MHZ (0X5<<28)
  26. #define OSC_CTRL_OSC_FREQ_48MHZ (0X9<<28)
  27. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  28. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<26)
  29. #define OSC_CTRL_PLL_REF_DIV_1 (0<<26)
  30. #define OSC_CTRL_PLL_REF_DIV_2 (1<<26)
  31. #define OSC_CTRL_PLL_REF_DIV_4 (2<<26)
  32. #define OSC_FREQ_DET 0x58
  33. #define OSC_FREQ_DET_TRIG BIT(31)
  34. #define OSC_FREQ_DET_STATUS 0x5c
  35. #define OSC_FREQ_DET_BUSY BIT(31)
  36. #define OSC_FREQ_DET_CNT_MASK 0xffff
  37. #define CCLKG_BURST_POLICY 0x368
  38. #define SUPER_CCLKG_DIVIDER 0x36c
  39. #define CCLKLP_BURST_POLICY 0x370
  40. #define SUPER_CCLKLP_DIVIDER 0x374
  41. #define SCLK_BURST_POLICY 0x028
  42. #define SUPER_SCLK_DIVIDER 0x02c
  43. #define SYSTEM_CLK_RATE 0x030
  44. #define TEGRA30_CLK_PERIPH_BANKS 5
  45. #define PLLC_BASE 0x80
  46. #define PLLC_MISC 0x8c
  47. #define PLLM_BASE 0x90
  48. #define PLLM_MISC 0x9c
  49. #define PLLP_BASE 0xa0
  50. #define PLLP_MISC 0xac
  51. #define PLLX_BASE 0xe0
  52. #define PLLX_MISC 0xe4
  53. #define PLLD_BASE 0xd0
  54. #define PLLD_MISC 0xdc
  55. #define PLLD2_BASE 0x4b8
  56. #define PLLD2_MISC 0x4bc
  57. #define PLLE_BASE 0xe8
  58. #define PLLE_MISC 0xec
  59. #define PLLA_BASE 0xb0
  60. #define PLLA_MISC 0xbc
  61. #define PLLU_BASE 0xc0
  62. #define PLLU_MISC 0xcc
  63. #define PLL_MISC_LOCK_ENABLE 18
  64. #define PLLDU_MISC_LOCK_ENABLE 22
  65. #define PLLE_MISC_LOCK_ENABLE 9
  66. #define PLL_BASE_LOCK BIT(27)
  67. #define PLLE_MISC_LOCK BIT(11)
  68. #define PLLE_AUX 0x48c
  69. #define PLLC_OUT 0x84
  70. #define PLLM_OUT 0x94
  71. #define PLLP_OUTA 0xa4
  72. #define PLLP_OUTB 0xa8
  73. #define PLLA_OUT 0xb4
  74. #define AUDIO_SYNC_CLK_I2S0 0x4a0
  75. #define AUDIO_SYNC_CLK_I2S1 0x4a4
  76. #define AUDIO_SYNC_CLK_I2S2 0x4a8
  77. #define AUDIO_SYNC_CLK_I2S3 0x4ac
  78. #define AUDIO_SYNC_CLK_I2S4 0x4b0
  79. #define AUDIO_SYNC_CLK_SPDIF 0x4b4
  80. #define CLK_SOURCE_SPDIF_OUT 0x108
  81. #define CLK_SOURCE_PWM 0x110
  82. #define CLK_SOURCE_D_AUDIO 0x3d0
  83. #define CLK_SOURCE_DAM0 0x3d8
  84. #define CLK_SOURCE_DAM1 0x3dc
  85. #define CLK_SOURCE_DAM2 0x3e0
  86. #define CLK_SOURCE_3D2 0x3b0
  87. #define CLK_SOURCE_2D 0x15c
  88. #define CLK_SOURCE_HDMI 0x18c
  89. #define CLK_SOURCE_DSIB 0xd0
  90. #define CLK_SOURCE_SE 0x42c
  91. #define CLK_SOURCE_EMC 0x19c
  92. #define AUDIO_SYNC_DOUBLER 0x49c
  93. /* Tegra CPU clock and reset control regs */
  94. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  95. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  96. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  97. #define TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR 0x34c
  98. #define TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS 0x470
  99. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  100. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  101. #define CLK_RESET_CCLK_BURST 0x20
  102. #define CLK_RESET_CCLK_DIVIDER 0x24
  103. #define CLK_RESET_PLLX_BASE 0xe0
  104. #define CLK_RESET_PLLX_MISC 0xe4
  105. #define CLK_RESET_SOURCE_CSITE 0x1d4
  106. #define CLK_RESET_CCLK_BURST_POLICY_SHIFT 28
  107. #define CLK_RESET_CCLK_RUN_POLICY_SHIFT 4
  108. #define CLK_RESET_CCLK_IDLE_POLICY_SHIFT 0
  109. #define CLK_RESET_CCLK_IDLE_POLICY 1
  110. #define CLK_RESET_CCLK_RUN_POLICY 2
  111. #define CLK_RESET_CCLK_BURST_POLICY_PLLX 8
  112. /* PLLM override registers */
  113. #define PMC_PLLM_WB0_OVERRIDE 0x1dc
  114. #ifdef CONFIG_PM_SLEEP
  115. static struct cpu_clk_suspend_context {
  116. u32 pllx_misc;
  117. u32 pllx_base;
  118. u32 cpu_burst;
  119. u32 clk_csite_src;
  120. u32 cclk_divider;
  121. } tegra30_cpu_clk_sctx;
  122. #endif
  123. static void __iomem *clk_base;
  124. static void __iomem *pmc_base;
  125. static unsigned long input_freq;
  126. static DEFINE_SPINLOCK(cml_lock);
  127. static DEFINE_SPINLOCK(pll_d_lock);
  128. #define TEGRA_INIT_DATA_MUX(_name, _parents, _offset, \
  129. _clk_num, _gate_flags, _clk_id) \
  130. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  131. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  132. _clk_num, _gate_flags, _clk_id)
  133. #define TEGRA_INIT_DATA_MUX8(_name, _parents, _offset, \
  134. _clk_num, _gate_flags, _clk_id) \
  135. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  136. 29, 3, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  137. _clk_num, _gate_flags, _clk_id)
  138. #define TEGRA_INIT_DATA_INT(_name, _parents, _offset, \
  139. _clk_num, _gate_flags, _clk_id) \
  140. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  141. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_INT | \
  142. TEGRA_DIVIDER_ROUND_UP, _clk_num, \
  143. _gate_flags, _clk_id)
  144. #define TEGRA_INIT_DATA_NODIV(_name, _parents, _offset, \
  145. _mux_shift, _mux_width, _clk_num, \
  146. _gate_flags, _clk_id) \
  147. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  148. _mux_shift, _mux_width, 0, 0, 0, 0, 0,\
  149. _clk_num, _gate_flags, \
  150. _clk_id)
  151. static struct clk **clks;
  152. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  153. { 12000000, 1040000000, 520, 6, 1, 8 },
  154. { 13000000, 1040000000, 480, 6, 1, 8 },
  155. { 16800000, 1040000000, 495, 8, 1, 8 }, /* actual: 1039.5 MHz */
  156. { 19200000, 1040000000, 325, 6, 1, 6 },
  157. { 26000000, 1040000000, 520, 13, 1, 8 },
  158. { 12000000, 832000000, 416, 6, 1, 8 },
  159. { 13000000, 832000000, 832, 13, 1, 8 },
  160. { 16800000, 832000000, 396, 8, 1, 8 }, /* actual: 831.6 MHz */
  161. { 19200000, 832000000, 260, 6, 1, 8 },
  162. { 26000000, 832000000, 416, 13, 1, 8 },
  163. { 12000000, 624000000, 624, 12, 1, 8 },
  164. { 13000000, 624000000, 624, 13, 1, 8 },
  165. { 16800000, 600000000, 520, 14, 1, 8 },
  166. { 19200000, 624000000, 520, 16, 1, 8 },
  167. { 26000000, 624000000, 624, 26, 1, 8 },
  168. { 12000000, 600000000, 600, 12, 1, 8 },
  169. { 13000000, 600000000, 600, 13, 1, 8 },
  170. { 16800000, 600000000, 500, 14, 1, 8 },
  171. { 19200000, 600000000, 375, 12, 1, 6 },
  172. { 26000000, 600000000, 600, 26, 1, 8 },
  173. { 12000000, 520000000, 520, 12, 1, 8 },
  174. { 13000000, 520000000, 520, 13, 1, 8 },
  175. { 16800000, 520000000, 495, 16, 1, 8 }, /* actual: 519.75 MHz */
  176. { 19200000, 520000000, 325, 12, 1, 6 },
  177. { 26000000, 520000000, 520, 26, 1, 8 },
  178. { 12000000, 416000000, 416, 12, 1, 8 },
  179. { 13000000, 416000000, 416, 13, 1, 8 },
  180. { 16800000, 416000000, 396, 16, 1, 8 }, /* actual: 415.8 MHz */
  181. { 19200000, 416000000, 260, 12, 1, 6 },
  182. { 26000000, 416000000, 416, 26, 1, 8 },
  183. { 0, 0, 0, 0, 0, 0 },
  184. };
  185. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  186. { 12000000, 666000000, 666, 12, 1, 8 },
  187. { 13000000, 666000000, 666, 13, 1, 8 },
  188. { 16800000, 666000000, 555, 14, 1, 8 },
  189. { 19200000, 666000000, 555, 16, 1, 8 },
  190. { 26000000, 666000000, 666, 26, 1, 8 },
  191. { 12000000, 600000000, 600, 12, 1, 8 },
  192. { 13000000, 600000000, 600, 13, 1, 8 },
  193. { 16800000, 600000000, 500, 14, 1, 8 },
  194. { 19200000, 600000000, 375, 12, 1, 6 },
  195. { 26000000, 600000000, 600, 26, 1, 8 },
  196. { 0, 0, 0, 0, 0, 0 },
  197. };
  198. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  199. { 12000000, 216000000, 432, 12, 2, 8 },
  200. { 13000000, 216000000, 432, 13, 2, 8 },
  201. { 16800000, 216000000, 360, 14, 2, 8 },
  202. { 19200000, 216000000, 360, 16, 2, 8 },
  203. { 26000000, 216000000, 432, 26, 2, 8 },
  204. { 0, 0, 0, 0, 0, 0 },
  205. };
  206. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  207. { 9600000, 564480000, 294, 5, 1, 4 },
  208. { 9600000, 552960000, 288, 5, 1, 4 },
  209. { 9600000, 24000000, 5, 2, 1, 1 },
  210. { 28800000, 56448000, 49, 25, 1, 1 },
  211. { 28800000, 73728000, 64, 25, 1, 1 },
  212. { 28800000, 24000000, 5, 6, 1, 1 },
  213. { 0, 0, 0, 0, 0, 0 },
  214. };
  215. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  216. { 12000000, 216000000, 216, 12, 1, 4 },
  217. { 13000000, 216000000, 216, 13, 1, 4 },
  218. { 16800000, 216000000, 180, 14, 1, 4 },
  219. { 19200000, 216000000, 180, 16, 1, 4 },
  220. { 26000000, 216000000, 216, 26, 1, 4 },
  221. { 12000000, 594000000, 594, 12, 1, 8 },
  222. { 13000000, 594000000, 594, 13, 1, 8 },
  223. { 16800000, 594000000, 495, 14, 1, 8 },
  224. { 19200000, 594000000, 495, 16, 1, 8 },
  225. { 26000000, 594000000, 594, 26, 1, 8 },
  226. { 12000000, 1000000000, 1000, 12, 1, 12 },
  227. { 13000000, 1000000000, 1000, 13, 1, 12 },
  228. { 19200000, 1000000000, 625, 12, 1, 8 },
  229. { 26000000, 1000000000, 1000, 26, 1, 12 },
  230. { 0, 0, 0, 0, 0, 0 },
  231. };
  232. static const struct pdiv_map pllu_p[] = {
  233. { .pdiv = 1, .hw_val = 1 },
  234. { .pdiv = 2, .hw_val = 0 },
  235. { .pdiv = 0, .hw_val = 0 },
  236. };
  237. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  238. { 12000000, 480000000, 960, 12, 2, 12 },
  239. { 13000000, 480000000, 960, 13, 2, 12 },
  240. { 16800000, 480000000, 400, 7, 2, 5 },
  241. { 19200000, 480000000, 200, 4, 2, 3 },
  242. { 26000000, 480000000, 960, 26, 2, 12 },
  243. { 0, 0, 0, 0, 0, 0 },
  244. };
  245. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  246. /* 1.7 GHz */
  247. { 12000000, 1700000000, 850, 6, 1, 8 },
  248. { 13000000, 1700000000, 915, 7, 1, 8 }, /* actual: 1699.2 MHz */
  249. { 16800000, 1700000000, 708, 7, 1, 8 }, /* actual: 1699.2 MHz */
  250. { 19200000, 1700000000, 885, 10, 1, 8 }, /* actual: 1699.2 MHz */
  251. { 26000000, 1700000000, 850, 13, 1, 8 },
  252. /* 1.6 GHz */
  253. { 12000000, 1600000000, 800, 6, 1, 8 },
  254. { 13000000, 1600000000, 738, 6, 1, 8 }, /* actual: 1599.0 MHz */
  255. { 16800000, 1600000000, 857, 9, 1, 8 }, /* actual: 1599.7 MHz */
  256. { 19200000, 1600000000, 500, 6, 1, 8 },
  257. { 26000000, 1600000000, 800, 13, 1, 8 },
  258. /* 1.5 GHz */
  259. { 12000000, 1500000000, 750, 6, 1, 8 },
  260. { 13000000, 1500000000, 923, 8, 1, 8 }, /* actual: 1499.8 MHz */
  261. { 16800000, 1500000000, 625, 7, 1, 8 },
  262. { 19200000, 1500000000, 625, 8, 1, 8 },
  263. { 26000000, 1500000000, 750, 13, 1, 8 },
  264. /* 1.4 GHz */
  265. { 12000000, 1400000000, 700, 6, 1, 8 },
  266. { 13000000, 1400000000, 969, 9, 1, 8 }, /* actual: 1399.7 MHz */
  267. { 16800000, 1400000000, 1000, 12, 1, 8 },
  268. { 19200000, 1400000000, 875, 12, 1, 8 },
  269. { 26000000, 1400000000, 700, 13, 1, 8 },
  270. /* 1.3 GHz */
  271. { 12000000, 1300000000, 975, 9, 1, 8 },
  272. { 13000000, 1300000000, 1000, 10, 1, 8 },
  273. { 16800000, 1300000000, 928, 12, 1, 8 }, /* actual: 1299.2 MHz */
  274. { 19200000, 1300000000, 812, 12, 1, 8 }, /* actual: 1299.2 MHz */
  275. { 26000000, 1300000000, 650, 13, 1, 8 },
  276. /* 1.2 GHz */
  277. { 12000000, 1200000000, 1000, 10, 1, 8 },
  278. { 13000000, 1200000000, 923, 10, 1, 8 }, /* actual: 1199.9 MHz */
  279. { 16800000, 1200000000, 1000, 14, 1, 8 },
  280. { 19200000, 1200000000, 1000, 16, 1, 8 },
  281. { 26000000, 1200000000, 600, 13, 1, 8 },
  282. /* 1.1 GHz */
  283. { 12000000, 1100000000, 825, 9, 1, 8 },
  284. { 13000000, 1100000000, 846, 10, 1, 8 }, /* actual: 1099.8 MHz */
  285. { 16800000, 1100000000, 982, 15, 1, 8 }, /* actual: 1099.8 MHz */
  286. { 19200000, 1100000000, 859, 15, 1, 8 }, /* actual: 1099.5 MHz */
  287. { 26000000, 1100000000, 550, 13, 1, 8 },
  288. /* 1 GHz */
  289. { 12000000, 1000000000, 1000, 12, 1, 8 },
  290. { 13000000, 1000000000, 1000, 13, 1, 8 },
  291. { 16800000, 1000000000, 833, 14, 1, 8 }, /* actual: 999.6 MHz */
  292. { 19200000, 1000000000, 625, 12, 1, 8 },
  293. { 26000000, 1000000000, 1000, 26, 1, 8 },
  294. { 0, 0, 0, 0, 0, 0 },
  295. };
  296. static const struct pdiv_map plle_p[] = {
  297. { .pdiv = 18, .hw_val = 18 },
  298. { .pdiv = 24, .hw_val = 24 },
  299. { .pdiv = 0, .hw_val = 0 },
  300. };
  301. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  302. /* PLLE special case: use cpcon field to store cml divider value */
  303. { 12000000, 100000000, 150, 1, 18, 11 },
  304. { 216000000, 100000000, 200, 18, 24, 13 },
  305. { 0, 0, 0, 0, 0, 0 },
  306. };
  307. /* PLL parameters */
  308. static struct tegra_clk_pll_params pll_c_params __ro_after_init = {
  309. .input_min = 2000000,
  310. .input_max = 31000000,
  311. .cf_min = 1000000,
  312. .cf_max = 6000000,
  313. .vco_min = 20000000,
  314. .vco_max = 1400000000,
  315. .base_reg = PLLC_BASE,
  316. .misc_reg = PLLC_MISC,
  317. .lock_mask = PLL_BASE_LOCK,
  318. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  319. .lock_delay = 300,
  320. .freq_table = pll_c_freq_table,
  321. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK |
  322. TEGRA_PLL_HAS_LOCK_ENABLE,
  323. };
  324. static struct div_nmp pllm_nmp = {
  325. .divn_shift = 8,
  326. .divn_width = 10,
  327. .override_divn_shift = 5,
  328. .divm_shift = 0,
  329. .divm_width = 5,
  330. .override_divm_shift = 0,
  331. .divp_shift = 20,
  332. .divp_width = 3,
  333. .override_divp_shift = 15,
  334. };
  335. static struct tegra_clk_pll_params pll_m_params __ro_after_init = {
  336. .input_min = 2000000,
  337. .input_max = 31000000,
  338. .cf_min = 1000000,
  339. .cf_max = 6000000,
  340. .vco_min = 20000000,
  341. .vco_max = 1200000000,
  342. .base_reg = PLLM_BASE,
  343. .misc_reg = PLLM_MISC,
  344. .lock_mask = PLL_BASE_LOCK,
  345. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  346. .lock_delay = 300,
  347. .div_nmp = &pllm_nmp,
  348. .pmc_divnm_reg = PMC_PLLM_WB0_OVERRIDE,
  349. .pmc_divp_reg = PMC_PLLM_WB0_OVERRIDE,
  350. .freq_table = pll_m_freq_table,
  351. .flags = TEGRA_PLLM | TEGRA_PLL_HAS_CPCON |
  352. TEGRA_PLL_SET_DCCON | TEGRA_PLL_USE_LOCK |
  353. TEGRA_PLL_HAS_LOCK_ENABLE | TEGRA_PLL_FIXED,
  354. };
  355. static struct tegra_clk_pll_params pll_p_params __ro_after_init = {
  356. .input_min = 2000000,
  357. .input_max = 31000000,
  358. .cf_min = 1000000,
  359. .cf_max = 6000000,
  360. .vco_min = 20000000,
  361. .vco_max = 1400000000,
  362. .base_reg = PLLP_BASE,
  363. .misc_reg = PLLP_MISC,
  364. .lock_mask = PLL_BASE_LOCK,
  365. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  366. .lock_delay = 300,
  367. .freq_table = pll_p_freq_table,
  368. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK |
  369. TEGRA_PLL_HAS_LOCK_ENABLE,
  370. .fixed_rate = 408000000,
  371. };
  372. static struct tegra_clk_pll_params pll_a_params = {
  373. .input_min = 2000000,
  374. .input_max = 31000000,
  375. .cf_min = 1000000,
  376. .cf_max = 6000000,
  377. .vco_min = 20000000,
  378. .vco_max = 1400000000,
  379. .base_reg = PLLA_BASE,
  380. .misc_reg = PLLA_MISC,
  381. .lock_mask = PLL_BASE_LOCK,
  382. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  383. .lock_delay = 300,
  384. .freq_table = pll_a_freq_table,
  385. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_USE_LOCK |
  386. TEGRA_PLL_HAS_LOCK_ENABLE,
  387. };
  388. static struct tegra_clk_pll_params pll_d_params __ro_after_init = {
  389. .input_min = 2000000,
  390. .input_max = 40000000,
  391. .cf_min = 1000000,
  392. .cf_max = 6000000,
  393. .vco_min = 40000000,
  394. .vco_max = 1000000000,
  395. .base_reg = PLLD_BASE,
  396. .misc_reg = PLLD_MISC,
  397. .lock_mask = PLL_BASE_LOCK,
  398. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  399. .lock_delay = 1000,
  400. .freq_table = pll_d_freq_table,
  401. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  402. TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
  403. };
  404. static struct tegra_clk_pll_params pll_d2_params __ro_after_init = {
  405. .input_min = 2000000,
  406. .input_max = 40000000,
  407. .cf_min = 1000000,
  408. .cf_max = 6000000,
  409. .vco_min = 40000000,
  410. .vco_max = 1000000000,
  411. .base_reg = PLLD2_BASE,
  412. .misc_reg = PLLD2_MISC,
  413. .lock_mask = PLL_BASE_LOCK,
  414. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  415. .lock_delay = 1000,
  416. .freq_table = pll_d_freq_table,
  417. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  418. TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
  419. };
  420. static struct tegra_clk_pll_params pll_u_params __ro_after_init = {
  421. .input_min = 2000000,
  422. .input_max = 40000000,
  423. .cf_min = 1000000,
  424. .cf_max = 6000000,
  425. .vco_min = 48000000,
  426. .vco_max = 960000000,
  427. .base_reg = PLLU_BASE,
  428. .misc_reg = PLLU_MISC,
  429. .lock_mask = PLL_BASE_LOCK,
  430. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  431. .lock_delay = 1000,
  432. .pdiv_tohw = pllu_p,
  433. .freq_table = pll_u_freq_table,
  434. .flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_LFCON |
  435. TEGRA_PLL_HAS_LOCK_ENABLE,
  436. };
  437. static struct tegra_clk_pll_params pll_x_params __ro_after_init = {
  438. .input_min = 2000000,
  439. .input_max = 31000000,
  440. .cf_min = 1000000,
  441. .cf_max = 6000000,
  442. .vco_min = 20000000,
  443. .vco_max = 1700000000,
  444. .base_reg = PLLX_BASE,
  445. .misc_reg = PLLX_MISC,
  446. .lock_mask = PLL_BASE_LOCK,
  447. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  448. .lock_delay = 300,
  449. .freq_table = pll_x_freq_table,
  450. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_SET_DCCON |
  451. TEGRA_PLL_USE_LOCK | TEGRA_PLL_HAS_LOCK_ENABLE,
  452. .pre_rate_change = tegra_cclk_pre_pllx_rate_change,
  453. .post_rate_change = tegra_cclk_post_pllx_rate_change,
  454. };
  455. static struct tegra_clk_pll_params pll_e_params __ro_after_init = {
  456. .input_min = 12000000,
  457. .input_max = 216000000,
  458. .cf_min = 12000000,
  459. .cf_max = 12000000,
  460. .vco_min = 1200000000,
  461. .vco_max = 2400000000U,
  462. .base_reg = PLLE_BASE,
  463. .misc_reg = PLLE_MISC,
  464. .lock_mask = PLLE_MISC_LOCK,
  465. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  466. .lock_delay = 300,
  467. .pdiv_tohw = plle_p,
  468. .freq_table = pll_e_freq_table,
  469. .flags = TEGRA_PLLE_CONFIGURE | TEGRA_PLL_FIXED |
  470. TEGRA_PLL_HAS_LOCK_ENABLE | TEGRA_PLL_LOCK_MISC,
  471. .fixed_rate = 100000000,
  472. };
  473. static unsigned long tegra30_input_freq[] = {
  474. [ 0] = 13000000,
  475. [ 1] = 16800000,
  476. [ 4] = 19200000,
  477. [ 5] = 38400000,
  478. [ 8] = 12000000,
  479. [ 9] = 48000000,
  480. [12] = 26000000,
  481. };
  482. static struct tegra_devclk devclks[] = {
  483. { .con_id = "pll_c", .dt_id = TEGRA30_CLK_PLL_C },
  484. { .con_id = "pll_c_out1", .dt_id = TEGRA30_CLK_PLL_C_OUT1 },
  485. { .con_id = "pll_p", .dt_id = TEGRA30_CLK_PLL_P },
  486. { .con_id = "pll_p_out1", .dt_id = TEGRA30_CLK_PLL_P_OUT1 },
  487. { .con_id = "pll_p_out2", .dt_id = TEGRA30_CLK_PLL_P_OUT2 },
  488. { .con_id = "pll_p_out3", .dt_id = TEGRA30_CLK_PLL_P_OUT3 },
  489. { .con_id = "pll_p_out4", .dt_id = TEGRA30_CLK_PLL_P_OUT4 },
  490. { .con_id = "pll_m", .dt_id = TEGRA30_CLK_PLL_M },
  491. { .con_id = "pll_m_out1", .dt_id = TEGRA30_CLK_PLL_M_OUT1 },
  492. { .con_id = "pll_x", .dt_id = TEGRA30_CLK_PLL_X },
  493. { .con_id = "pll_x_out0", .dt_id = TEGRA30_CLK_PLL_X_OUT0 },
  494. { .con_id = "pll_u", .dt_id = TEGRA30_CLK_PLL_U },
  495. { .con_id = "pll_d", .dt_id = TEGRA30_CLK_PLL_D },
  496. { .con_id = "pll_d_out0", .dt_id = TEGRA30_CLK_PLL_D_OUT0 },
  497. { .con_id = "pll_d2", .dt_id = TEGRA30_CLK_PLL_D2 },
  498. { .con_id = "pll_d2_out0", .dt_id = TEGRA30_CLK_PLL_D2_OUT0 },
  499. { .con_id = "pll_a", .dt_id = TEGRA30_CLK_PLL_A },
  500. { .con_id = "pll_a_out0", .dt_id = TEGRA30_CLK_PLL_A_OUT0 },
  501. { .con_id = "pll_e", .dt_id = TEGRA30_CLK_PLL_E },
  502. { .con_id = "spdif_in_sync", .dt_id = TEGRA30_CLK_SPDIF_IN_SYNC },
  503. { .con_id = "i2s0_sync", .dt_id = TEGRA30_CLK_I2S0_SYNC },
  504. { .con_id = "i2s1_sync", .dt_id = TEGRA30_CLK_I2S1_SYNC },
  505. { .con_id = "i2s2_sync", .dt_id = TEGRA30_CLK_I2S2_SYNC },
  506. { .con_id = "i2s3_sync", .dt_id = TEGRA30_CLK_I2S3_SYNC },
  507. { .con_id = "i2s4_sync", .dt_id = TEGRA30_CLK_I2S4_SYNC },
  508. { .con_id = "vimclk_sync", .dt_id = TEGRA30_CLK_VIMCLK_SYNC },
  509. { .con_id = "audio0", .dt_id = TEGRA30_CLK_AUDIO0 },
  510. { .con_id = "audio1", .dt_id = TEGRA30_CLK_AUDIO1 },
  511. { .con_id = "audio2", .dt_id = TEGRA30_CLK_AUDIO2 },
  512. { .con_id = "audio3", .dt_id = TEGRA30_CLK_AUDIO3 },
  513. { .con_id = "audio4", .dt_id = TEGRA30_CLK_AUDIO4 },
  514. { .con_id = "spdif", .dt_id = TEGRA30_CLK_SPDIF },
  515. { .con_id = "audio0_2x", .dt_id = TEGRA30_CLK_AUDIO0_2X },
  516. { .con_id = "audio1_2x", .dt_id = TEGRA30_CLK_AUDIO1_2X },
  517. { .con_id = "audio2_2x", .dt_id = TEGRA30_CLK_AUDIO2_2X },
  518. { .con_id = "audio3_2x", .dt_id = TEGRA30_CLK_AUDIO3_2X },
  519. { .con_id = "audio4_2x", .dt_id = TEGRA30_CLK_AUDIO4_2X },
  520. { .con_id = "spdif_2x", .dt_id = TEGRA30_CLK_SPDIF_2X },
  521. { .con_id = "extern1", .dt_id = TEGRA30_CLK_EXTERN1 },
  522. { .con_id = "extern2", .dt_id = TEGRA30_CLK_EXTERN2 },
  523. { .con_id = "extern3", .dt_id = TEGRA30_CLK_EXTERN3 },
  524. { .con_id = "cclk_g", .dt_id = TEGRA30_CLK_CCLK_G },
  525. { .con_id = "cclk_lp", .dt_id = TEGRA30_CLK_CCLK_LP },
  526. { .con_id = "sclk", .dt_id = TEGRA30_CLK_SCLK },
  527. { .con_id = "hclk", .dt_id = TEGRA30_CLK_HCLK },
  528. { .con_id = "pclk", .dt_id = TEGRA30_CLK_PCLK },
  529. { .con_id = "twd", .dt_id = TEGRA30_CLK_TWD },
  530. { .con_id = "emc", .dt_id = TEGRA30_CLK_EMC },
  531. { .con_id = "clk_32k", .dt_id = TEGRA30_CLK_CLK_32K },
  532. { .con_id = "osc", .dt_id = TEGRA30_CLK_OSC },
  533. { .con_id = "osc_div2", .dt_id = TEGRA30_CLK_OSC_DIV2 },
  534. { .con_id = "osc_div4", .dt_id = TEGRA30_CLK_OSC_DIV4 },
  535. { .con_id = "cml0", .dt_id = TEGRA30_CLK_CML0 },
  536. { .con_id = "cml1", .dt_id = TEGRA30_CLK_CML1 },
  537. { .con_id = "clk_m", .dt_id = TEGRA30_CLK_CLK_M },
  538. { .con_id = "pll_ref", .dt_id = TEGRA30_CLK_PLL_REF },
  539. { .con_id = "csus", .dev_id = "tengra_camera", .dt_id = TEGRA30_CLK_CSUS },
  540. { .con_id = "vcp", .dev_id = "tegra-avp", .dt_id = TEGRA30_CLK_VCP },
  541. { .con_id = "bsea", .dev_id = "tegra-avp", .dt_id = TEGRA30_CLK_BSEA },
  542. { .con_id = "bsev", .dev_id = "tegra-aes", .dt_id = TEGRA30_CLK_BSEV },
  543. { .con_id = "dsia", .dev_id = "tegradc.0", .dt_id = TEGRA30_CLK_DSIA },
  544. { .con_id = "csi", .dev_id = "tegra_camera", .dt_id = TEGRA30_CLK_CSI },
  545. { .con_id = "isp", .dev_id = "tegra_camera", .dt_id = TEGRA30_CLK_ISP },
  546. { .con_id = "pcie", .dev_id = "tegra-pcie", .dt_id = TEGRA30_CLK_PCIE },
  547. { .con_id = "afi", .dev_id = "tegra-pcie", .dt_id = TEGRA30_CLK_AFI },
  548. { .con_id = "fuse", .dt_id = TEGRA30_CLK_FUSE },
  549. { .con_id = "fuse_burn", .dev_id = "fuse-tegra", .dt_id = TEGRA30_CLK_FUSE_BURN },
  550. { .con_id = "apbif", .dev_id = "tegra30-ahub", .dt_id = TEGRA30_CLK_APBIF },
  551. { .con_id = "hda2hdmi", .dev_id = "tegra30-hda", .dt_id = TEGRA30_CLK_HDA2HDMI },
  552. { .dev_id = "tegra-apbdma", .dt_id = TEGRA30_CLK_APBDMA },
  553. { .dev_id = "rtc-tegra", .dt_id = TEGRA30_CLK_RTC },
  554. { .dev_id = "timer", .dt_id = TEGRA30_CLK_TIMER },
  555. { .dev_id = "tegra-kbc", .dt_id = TEGRA30_CLK_KBC },
  556. { .dev_id = "fsl-tegra-udc", .dt_id = TEGRA30_CLK_USBD },
  557. { .dev_id = "tegra-ehci.1", .dt_id = TEGRA30_CLK_USB2 },
  558. { .dev_id = "tegra-ehci.2", .dt_id = TEGRA30_CLK_USB2 },
  559. { .dev_id = "kfuse-tegra", .dt_id = TEGRA30_CLK_KFUSE },
  560. { .dev_id = "tegra_sata_cold", .dt_id = TEGRA30_CLK_SATA_COLD },
  561. { .dev_id = "dtv", .dt_id = TEGRA30_CLK_DTV },
  562. { .dev_id = "tegra30-i2s.0", .dt_id = TEGRA30_CLK_I2S0 },
  563. { .dev_id = "tegra30-i2s.1", .dt_id = TEGRA30_CLK_I2S1 },
  564. { .dev_id = "tegra30-i2s.2", .dt_id = TEGRA30_CLK_I2S2 },
  565. { .dev_id = "tegra30-i2s.3", .dt_id = TEGRA30_CLK_I2S3 },
  566. { .dev_id = "tegra30-i2s.4", .dt_id = TEGRA30_CLK_I2S4 },
  567. { .con_id = "spdif_out", .dev_id = "tegra30-spdif", .dt_id = TEGRA30_CLK_SPDIF_OUT },
  568. { .con_id = "spdif_in", .dev_id = "tegra30-spdif", .dt_id = TEGRA30_CLK_SPDIF_IN },
  569. { .con_id = "d_audio", .dev_id = "tegra30-ahub", .dt_id = TEGRA30_CLK_D_AUDIO },
  570. { .dev_id = "tegra30-dam.0", .dt_id = TEGRA30_CLK_DAM0 },
  571. { .dev_id = "tegra30-dam.1", .dt_id = TEGRA30_CLK_DAM1 },
  572. { .dev_id = "tegra30-dam.2", .dt_id = TEGRA30_CLK_DAM2 },
  573. { .con_id = "hda", .dev_id = "tegra30-hda", .dt_id = TEGRA30_CLK_HDA },
  574. { .con_id = "hda2codec_2x", .dev_id = "tegra30-hda", .dt_id = TEGRA30_CLK_HDA2CODEC_2X },
  575. { .dev_id = "spi_tegra.0", .dt_id = TEGRA30_CLK_SBC1 },
  576. { .dev_id = "spi_tegra.1", .dt_id = TEGRA30_CLK_SBC2 },
  577. { .dev_id = "spi_tegra.2", .dt_id = TEGRA30_CLK_SBC3 },
  578. { .dev_id = "spi_tegra.3", .dt_id = TEGRA30_CLK_SBC4 },
  579. { .dev_id = "spi_tegra.4", .dt_id = TEGRA30_CLK_SBC5 },
  580. { .dev_id = "spi_tegra.5", .dt_id = TEGRA30_CLK_SBC6 },
  581. { .dev_id = "tegra_sata_oob", .dt_id = TEGRA30_CLK_SATA_OOB },
  582. { .dev_id = "tegra_sata", .dt_id = TEGRA30_CLK_SATA },
  583. { .dev_id = "tegra_nand", .dt_id = TEGRA30_CLK_NDFLASH },
  584. { .dev_id = "tegra_nand_speed", .dt_id = TEGRA30_CLK_NDSPEED },
  585. { .dev_id = "vfir", .dt_id = TEGRA30_CLK_VFIR },
  586. { .dev_id = "csite", .dt_id = TEGRA30_CLK_CSITE },
  587. { .dev_id = "la", .dt_id = TEGRA30_CLK_LA },
  588. { .dev_id = "tegra_w1", .dt_id = TEGRA30_CLK_OWR },
  589. { .dev_id = "mipi", .dt_id = TEGRA30_CLK_MIPI },
  590. { .dev_id = "tegra-tsensor", .dt_id = TEGRA30_CLK_TSENSOR },
  591. { .dev_id = "i2cslow", .dt_id = TEGRA30_CLK_I2CSLOW },
  592. { .dev_id = "vde", .dt_id = TEGRA30_CLK_VDE },
  593. { .con_id = "vi", .dev_id = "tegra_camera", .dt_id = TEGRA30_CLK_VI },
  594. { .dev_id = "epp", .dt_id = TEGRA30_CLK_EPP },
  595. { .dev_id = "mpe", .dt_id = TEGRA30_CLK_MPE },
  596. { .dev_id = "host1x", .dt_id = TEGRA30_CLK_HOST1X },
  597. { .dev_id = "3d", .dt_id = TEGRA30_CLK_GR3D },
  598. { .dev_id = "3d2", .dt_id = TEGRA30_CLK_GR3D2 },
  599. { .dev_id = "2d", .dt_id = TEGRA30_CLK_GR2D },
  600. { .dev_id = "se", .dt_id = TEGRA30_CLK_SE },
  601. { .dev_id = "mselect", .dt_id = TEGRA30_CLK_MSELECT },
  602. { .dev_id = "tegra-nor", .dt_id = TEGRA30_CLK_NOR },
  603. { .dev_id = "sdhci-tegra.0", .dt_id = TEGRA30_CLK_SDMMC1 },
  604. { .dev_id = "sdhci-tegra.1", .dt_id = TEGRA30_CLK_SDMMC2 },
  605. { .dev_id = "sdhci-tegra.2", .dt_id = TEGRA30_CLK_SDMMC3 },
  606. { .dev_id = "sdhci-tegra.3", .dt_id = TEGRA30_CLK_SDMMC4 },
  607. { .dev_id = "cve", .dt_id = TEGRA30_CLK_CVE },
  608. { .dev_id = "tvo", .dt_id = TEGRA30_CLK_TVO },
  609. { .dev_id = "tvdac", .dt_id = TEGRA30_CLK_TVDAC },
  610. { .dev_id = "actmon", .dt_id = TEGRA30_CLK_ACTMON },
  611. { .con_id = "vi_sensor", .dev_id = "tegra_camera", .dt_id = TEGRA30_CLK_VI_SENSOR },
  612. { .con_id = "div-clk", .dev_id = "tegra-i2c.0", .dt_id = TEGRA30_CLK_I2C1 },
  613. { .con_id = "div-clk", .dev_id = "tegra-i2c.1", .dt_id = TEGRA30_CLK_I2C2 },
  614. { .con_id = "div-clk", .dev_id = "tegra-i2c.2", .dt_id = TEGRA30_CLK_I2C3 },
  615. { .con_id = "div-clk", .dev_id = "tegra-i2c.3", .dt_id = TEGRA30_CLK_I2C4 },
  616. { .con_id = "div-clk", .dev_id = "tegra-i2c.4", .dt_id = TEGRA30_CLK_I2C5 },
  617. { .dev_id = "tegra_uart.0", .dt_id = TEGRA30_CLK_UARTA },
  618. { .dev_id = "tegra_uart.1", .dt_id = TEGRA30_CLK_UARTB },
  619. { .dev_id = "tegra_uart.2", .dt_id = TEGRA30_CLK_UARTC },
  620. { .dev_id = "tegra_uart.3", .dt_id = TEGRA30_CLK_UARTD },
  621. { .dev_id = "tegra_uart.4", .dt_id = TEGRA30_CLK_UARTE },
  622. { .dev_id = "hdmi", .dt_id = TEGRA30_CLK_HDMI },
  623. { .dev_id = "extern1", .dt_id = TEGRA30_CLK_EXTERN1 },
  624. { .dev_id = "extern2", .dt_id = TEGRA30_CLK_EXTERN2 },
  625. { .dev_id = "extern3", .dt_id = TEGRA30_CLK_EXTERN3 },
  626. { .dev_id = "pwm", .dt_id = TEGRA30_CLK_PWM },
  627. { .dev_id = "tegradc.0", .dt_id = TEGRA30_CLK_DISP1 },
  628. { .dev_id = "tegradc.1", .dt_id = TEGRA30_CLK_DISP2 },
  629. { .dev_id = "tegradc.1", .dt_id = TEGRA30_CLK_DSIB },
  630. };
  631. static struct tegra_clk tegra30_clks[tegra_clk_max] __initdata = {
  632. [tegra_clk_clk_32k] = { .dt_id = TEGRA30_CLK_CLK_32K, .present = true },
  633. [tegra_clk_clk_m] = { .dt_id = TEGRA30_CLK_CLK_M, .present = true },
  634. [tegra_clk_osc] = { .dt_id = TEGRA30_CLK_OSC, .present = true },
  635. [tegra_clk_osc_div2] = { .dt_id = TEGRA30_CLK_OSC_DIV2, .present = true },
  636. [tegra_clk_osc_div4] = { .dt_id = TEGRA30_CLK_OSC_DIV4, .present = true },
  637. [tegra_clk_pll_ref] = { .dt_id = TEGRA30_CLK_PLL_REF, .present = true },
  638. [tegra_clk_spdif_in_sync] = { .dt_id = TEGRA30_CLK_SPDIF_IN_SYNC, .present = true },
  639. [tegra_clk_i2s0_sync] = { .dt_id = TEGRA30_CLK_I2S0_SYNC, .present = true },
  640. [tegra_clk_i2s1_sync] = { .dt_id = TEGRA30_CLK_I2S1_SYNC, .present = true },
  641. [tegra_clk_i2s2_sync] = { .dt_id = TEGRA30_CLK_I2S2_SYNC, .present = true },
  642. [tegra_clk_i2s3_sync] = { .dt_id = TEGRA30_CLK_I2S3_SYNC, .present = true },
  643. [tegra_clk_i2s4_sync] = { .dt_id = TEGRA30_CLK_I2S4_SYNC, .present = true },
  644. [tegra_clk_vimclk_sync] = { .dt_id = TEGRA30_CLK_VIMCLK_SYNC, .present = true },
  645. [tegra_clk_audio0] = { .dt_id = TEGRA30_CLK_AUDIO0, .present = true },
  646. [tegra_clk_audio1] = { .dt_id = TEGRA30_CLK_AUDIO1, .present = true },
  647. [tegra_clk_audio2] = { .dt_id = TEGRA30_CLK_AUDIO2, .present = true },
  648. [tegra_clk_audio3] = { .dt_id = TEGRA30_CLK_AUDIO3, .present = true },
  649. [tegra_clk_audio4] = { .dt_id = TEGRA30_CLK_AUDIO4, .present = true },
  650. [tegra_clk_spdif] = { .dt_id = TEGRA30_CLK_SPDIF, .present = true },
  651. [tegra_clk_audio0_mux] = { .dt_id = TEGRA30_CLK_AUDIO0_MUX, .present = true },
  652. [tegra_clk_audio1_mux] = { .dt_id = TEGRA30_CLK_AUDIO1_MUX, .present = true },
  653. [tegra_clk_audio2_mux] = { .dt_id = TEGRA30_CLK_AUDIO2_MUX, .present = true },
  654. [tegra_clk_audio3_mux] = { .dt_id = TEGRA30_CLK_AUDIO3_MUX, .present = true },
  655. [tegra_clk_audio4_mux] = { .dt_id = TEGRA30_CLK_AUDIO4_MUX, .present = true },
  656. [tegra_clk_spdif_mux] = { .dt_id = TEGRA30_CLK_SPDIF_MUX, .present = true },
  657. [tegra_clk_audio0_2x] = { .dt_id = TEGRA30_CLK_AUDIO0_2X, .present = true },
  658. [tegra_clk_audio1_2x] = { .dt_id = TEGRA30_CLK_AUDIO1_2X, .present = true },
  659. [tegra_clk_audio2_2x] = { .dt_id = TEGRA30_CLK_AUDIO2_2X, .present = true },
  660. [tegra_clk_audio3_2x] = { .dt_id = TEGRA30_CLK_AUDIO3_2X, .present = true },
  661. [tegra_clk_audio4_2x] = { .dt_id = TEGRA30_CLK_AUDIO4_2X, .present = true },
  662. [tegra_clk_spdif_2x] = { .dt_id = TEGRA30_CLK_SPDIF_2X, .present = true },
  663. [tegra_clk_hclk] = { .dt_id = TEGRA30_CLK_HCLK, .present = true },
  664. [tegra_clk_pclk] = { .dt_id = TEGRA30_CLK_PCLK, .present = true },
  665. [tegra_clk_i2s0] = { .dt_id = TEGRA30_CLK_I2S0, .present = true },
  666. [tegra_clk_i2s1] = { .dt_id = TEGRA30_CLK_I2S1, .present = true },
  667. [tegra_clk_i2s2] = { .dt_id = TEGRA30_CLK_I2S2, .present = true },
  668. [tegra_clk_i2s3] = { .dt_id = TEGRA30_CLK_I2S3, .present = true },
  669. [tegra_clk_i2s4] = { .dt_id = TEGRA30_CLK_I2S4, .present = true },
  670. [tegra_clk_spdif_in] = { .dt_id = TEGRA30_CLK_SPDIF_IN, .present = true },
  671. [tegra_clk_hda] = { .dt_id = TEGRA30_CLK_HDA, .present = true },
  672. [tegra_clk_hda2codec_2x] = { .dt_id = TEGRA30_CLK_HDA2CODEC_2X, .present = true },
  673. [tegra_clk_sbc1] = { .dt_id = TEGRA30_CLK_SBC1, .present = true },
  674. [tegra_clk_sbc2] = { .dt_id = TEGRA30_CLK_SBC2, .present = true },
  675. [tegra_clk_sbc3] = { .dt_id = TEGRA30_CLK_SBC3, .present = true },
  676. [tegra_clk_sbc4] = { .dt_id = TEGRA30_CLK_SBC4, .present = true },
  677. [tegra_clk_sbc5] = { .dt_id = TEGRA30_CLK_SBC5, .present = true },
  678. [tegra_clk_sbc6] = { .dt_id = TEGRA30_CLK_SBC6, .present = true },
  679. [tegra_clk_ndflash] = { .dt_id = TEGRA30_CLK_NDFLASH, .present = true },
  680. [tegra_clk_ndspeed] = { .dt_id = TEGRA30_CLK_NDSPEED, .present = true },
  681. [tegra_clk_vfir] = { .dt_id = TEGRA30_CLK_VFIR, .present = true },
  682. [tegra_clk_la] = { .dt_id = TEGRA30_CLK_LA, .present = true },
  683. [tegra_clk_csite] = { .dt_id = TEGRA30_CLK_CSITE, .present = true },
  684. [tegra_clk_owr] = { .dt_id = TEGRA30_CLK_OWR, .present = true },
  685. [tegra_clk_mipi] = { .dt_id = TEGRA30_CLK_MIPI, .present = true },
  686. [tegra_clk_tsensor] = { .dt_id = TEGRA30_CLK_TSENSOR, .present = true },
  687. [tegra_clk_i2cslow] = { .dt_id = TEGRA30_CLK_I2CSLOW, .present = true },
  688. [tegra_clk_vde] = { .dt_id = TEGRA30_CLK_VDE, .present = true },
  689. [tegra_clk_vi] = { .dt_id = TEGRA30_CLK_VI, .present = true },
  690. [tegra_clk_epp] = { .dt_id = TEGRA30_CLK_EPP, .present = true },
  691. [tegra_clk_mpe] = { .dt_id = TEGRA30_CLK_MPE, .present = true },
  692. [tegra_clk_host1x] = { .dt_id = TEGRA30_CLK_HOST1X, .present = true },
  693. [tegra_clk_gr2d] = { .dt_id = TEGRA30_CLK_GR2D, .present = true },
  694. [tegra_clk_gr3d] = { .dt_id = TEGRA30_CLK_GR3D, .present = true },
  695. [tegra_clk_mselect] = { .dt_id = TEGRA30_CLK_MSELECT, .present = true },
  696. [tegra_clk_nor] = { .dt_id = TEGRA30_CLK_NOR, .present = true },
  697. [tegra_clk_sdmmc1] = { .dt_id = TEGRA30_CLK_SDMMC1, .present = true },
  698. [tegra_clk_sdmmc2] = { .dt_id = TEGRA30_CLK_SDMMC2, .present = true },
  699. [tegra_clk_sdmmc3] = { .dt_id = TEGRA30_CLK_SDMMC3, .present = true },
  700. [tegra_clk_sdmmc4] = { .dt_id = TEGRA30_CLK_SDMMC4, .present = true },
  701. [tegra_clk_cve] = { .dt_id = TEGRA30_CLK_CVE, .present = true },
  702. [tegra_clk_tvo] = { .dt_id = TEGRA30_CLK_TVO, .present = true },
  703. [tegra_clk_tvdac] = { .dt_id = TEGRA30_CLK_TVDAC, .present = true },
  704. [tegra_clk_actmon] = { .dt_id = TEGRA30_CLK_ACTMON, .present = true },
  705. [tegra_clk_vi_sensor] = { .dt_id = TEGRA30_CLK_VI_SENSOR, .present = true },
  706. [tegra_clk_i2c1] = { .dt_id = TEGRA30_CLK_I2C1, .present = true },
  707. [tegra_clk_i2c2] = { .dt_id = TEGRA30_CLK_I2C2, .present = true },
  708. [tegra_clk_i2c3] = { .dt_id = TEGRA30_CLK_I2C3, .present = true },
  709. [tegra_clk_i2c4] = { .dt_id = TEGRA30_CLK_I2C4, .present = true },
  710. [tegra_clk_i2c5] = { .dt_id = TEGRA30_CLK_I2C5, .present = true },
  711. [tegra_clk_uarta] = { .dt_id = TEGRA30_CLK_UARTA, .present = true },
  712. [tegra_clk_uartb] = { .dt_id = TEGRA30_CLK_UARTB, .present = true },
  713. [tegra_clk_uartc] = { .dt_id = TEGRA30_CLK_UARTC, .present = true },
  714. [tegra_clk_uartd] = { .dt_id = TEGRA30_CLK_UARTD, .present = true },
  715. [tegra_clk_uarte] = { .dt_id = TEGRA30_CLK_UARTE, .present = true },
  716. [tegra_clk_extern1] = { .dt_id = TEGRA30_CLK_EXTERN1, .present = true },
  717. [tegra_clk_extern2] = { .dt_id = TEGRA30_CLK_EXTERN2, .present = true },
  718. [tegra_clk_extern3] = { .dt_id = TEGRA30_CLK_EXTERN3, .present = true },
  719. [tegra_clk_disp1] = { .dt_id = TEGRA30_CLK_DISP1, .present = true },
  720. [tegra_clk_disp2] = { .dt_id = TEGRA30_CLK_DISP2, .present = true },
  721. [tegra_clk_ahbdma] = { .dt_id = TEGRA30_CLK_AHBDMA, .present = true },
  722. [tegra_clk_apbdma] = { .dt_id = TEGRA30_CLK_APBDMA, .present = true },
  723. [tegra_clk_rtc] = { .dt_id = TEGRA30_CLK_RTC, .present = true },
  724. [tegra_clk_timer] = { .dt_id = TEGRA30_CLK_TIMER, .present = true },
  725. [tegra_clk_kbc] = { .dt_id = TEGRA30_CLK_KBC, .present = true },
  726. [tegra_clk_csus] = { .dt_id = TEGRA30_CLK_CSUS, .present = true },
  727. [tegra_clk_vcp] = { .dt_id = TEGRA30_CLK_VCP, .present = true },
  728. [tegra_clk_bsea] = { .dt_id = TEGRA30_CLK_BSEA, .present = true },
  729. [tegra_clk_bsev] = { .dt_id = TEGRA30_CLK_BSEV, .present = true },
  730. [tegra_clk_usbd] = { .dt_id = TEGRA30_CLK_USBD, .present = true },
  731. [tegra_clk_usb2] = { .dt_id = TEGRA30_CLK_USB2, .present = true },
  732. [tegra_clk_usb3] = { .dt_id = TEGRA30_CLK_USB3, .present = true },
  733. [tegra_clk_csi] = { .dt_id = TEGRA30_CLK_CSI, .present = true },
  734. [tegra_clk_isp] = { .dt_id = TEGRA30_CLK_ISP, .present = true },
  735. [tegra_clk_kfuse] = { .dt_id = TEGRA30_CLK_KFUSE, .present = true },
  736. [tegra_clk_fuse] = { .dt_id = TEGRA30_CLK_FUSE, .present = true },
  737. [tegra_clk_fuse_burn] = { .dt_id = TEGRA30_CLK_FUSE_BURN, .present = true },
  738. [tegra_clk_apbif] = { .dt_id = TEGRA30_CLK_APBIF, .present = true },
  739. [tegra_clk_hda2hdmi] = { .dt_id = TEGRA30_CLK_HDA2HDMI, .present = true },
  740. [tegra_clk_sata_cold] = { .dt_id = TEGRA30_CLK_SATA_COLD, .present = true },
  741. [tegra_clk_sata_oob] = { .dt_id = TEGRA30_CLK_SATA_OOB, .present = true },
  742. [tegra_clk_sata] = { .dt_id = TEGRA30_CLK_SATA, .present = true },
  743. [tegra_clk_dtv] = { .dt_id = TEGRA30_CLK_DTV, .present = true },
  744. [tegra_clk_pll_p] = { .dt_id = TEGRA30_CLK_PLL_P, .present = true },
  745. [tegra_clk_pll_p_out1] = { .dt_id = TEGRA30_CLK_PLL_P_OUT1, .present = true },
  746. [tegra_clk_pll_p_out2] = { .dt_id = TEGRA30_CLK_PLL_P_OUT2, .present = true },
  747. [tegra_clk_pll_p_out3] = { .dt_id = TEGRA30_CLK_PLL_P_OUT3, .present = true },
  748. [tegra_clk_pll_p_out4] = { .dt_id = TEGRA30_CLK_PLL_P_OUT4, .present = true },
  749. [tegra_clk_pll_a] = { .dt_id = TEGRA30_CLK_PLL_A, .present = true },
  750. [tegra_clk_pll_a_out0] = { .dt_id = TEGRA30_CLK_PLL_A_OUT0, .present = true },
  751. [tegra_clk_cec] = { .dt_id = TEGRA30_CLK_CEC, .present = true },
  752. [tegra_clk_emc] = { .dt_id = TEGRA30_CLK_EMC, .present = false },
  753. };
  754. static const char *pll_e_parents[] = { "pll_ref", "pll_p" };
  755. static void __init tegra30_pll_init(void)
  756. {
  757. struct clk *clk;
  758. /* PLLC_OUT1 */
  759. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  760. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  761. 8, 8, 1, NULL);
  762. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  763. clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
  764. 0, NULL);
  765. clks[TEGRA30_CLK_PLL_C_OUT1] = clk;
  766. /* PLLM_OUT1 */
  767. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  768. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  769. 8, 8, 1, NULL);
  770. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  771. clk_base + PLLM_OUT, 1, 0,
  772. CLK_SET_RATE_PARENT, 0, NULL);
  773. clks[TEGRA30_CLK_PLL_M_OUT1] = clk;
  774. /* PLLX */
  775. clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, pmc_base, 0,
  776. &pll_x_params, NULL);
  777. clks[TEGRA30_CLK_PLL_X] = clk;
  778. /* PLLX_OUT0 */
  779. clk = clk_register_fixed_factor(NULL, "pll_x_out0", "pll_x",
  780. CLK_SET_RATE_PARENT, 1, 2);
  781. clks[TEGRA30_CLK_PLL_X_OUT0] = clk;
  782. /* PLLU */
  783. clk = tegra_clk_register_pllu("pll_u", "pll_ref", clk_base, 0,
  784. &pll_u_params, NULL);
  785. clks[TEGRA30_CLK_PLL_U] = clk;
  786. /* PLLD */
  787. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, pmc_base, 0,
  788. &pll_d_params, &pll_d_lock);
  789. clks[TEGRA30_CLK_PLL_D] = clk;
  790. /* PLLD_OUT0 */
  791. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  792. CLK_SET_RATE_PARENT, 1, 2);
  793. clks[TEGRA30_CLK_PLL_D_OUT0] = clk;
  794. /* PLLD2 */
  795. clk = tegra_clk_register_pll("pll_d2", "pll_ref", clk_base, pmc_base, 0,
  796. &pll_d2_params, NULL);
  797. clks[TEGRA30_CLK_PLL_D2] = clk;
  798. /* PLLD2_OUT0 */
  799. clk = clk_register_fixed_factor(NULL, "pll_d2_out0", "pll_d2",
  800. CLK_SET_RATE_PARENT, 1, 2);
  801. clks[TEGRA30_CLK_PLL_D2_OUT0] = clk;
  802. /* PLLE */
  803. clk = clk_register_mux(NULL, "pll_e_mux", pll_e_parents,
  804. ARRAY_SIZE(pll_e_parents),
  805. CLK_SET_RATE_NO_REPARENT,
  806. clk_base + PLLE_AUX, 2, 1, 0, NULL);
  807. }
  808. static const char *cclk_g_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  809. "pll_p_cclkg", "pll_p_out4_cclkg",
  810. "pll_p_out3_cclkg", "unused", "pll_x" };
  811. static const char *cclk_lp_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  812. "pll_p_cclklp", "pll_p_out4_cclklp",
  813. "pll_p_out3_cclklp", "unused", "pll_x",
  814. "pll_x_out0" };
  815. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  816. "pll_p_out3", "pll_p_out2", "unused",
  817. "clk_32k", "pll_m_out1" };
  818. static void __init tegra30_super_clk_init(void)
  819. {
  820. struct clk *clk;
  821. /*
  822. * Clock input to cclk_g divided from pll_p using
  823. * U71 divider of cclk_g.
  824. */
  825. clk = tegra_clk_register_divider("pll_p_cclkg", "pll_p",
  826. clk_base + SUPER_CCLKG_DIVIDER, 0,
  827. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  828. clk_register_clkdev(clk, "pll_p_cclkg", NULL);
  829. /*
  830. * Clock input to cclk_g divided from pll_p_out3 using
  831. * U71 divider of cclk_g.
  832. */
  833. clk = tegra_clk_register_divider("pll_p_out3_cclkg", "pll_p_out3",
  834. clk_base + SUPER_CCLKG_DIVIDER, 0,
  835. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  836. clk_register_clkdev(clk, "pll_p_out3_cclkg", NULL);
  837. /*
  838. * Clock input to cclk_g divided from pll_p_out4 using
  839. * U71 divider of cclk_g.
  840. */
  841. clk = tegra_clk_register_divider("pll_p_out4_cclkg", "pll_p_out4",
  842. clk_base + SUPER_CCLKG_DIVIDER, 0,
  843. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  844. clk_register_clkdev(clk, "pll_p_out4_cclkg", NULL);
  845. /* CCLKG */
  846. clk = tegra_clk_register_super_cclk("cclk_g", cclk_g_parents,
  847. ARRAY_SIZE(cclk_g_parents),
  848. CLK_SET_RATE_PARENT | CLK_GET_RATE_NOCACHE,
  849. clk_base + CCLKG_BURST_POLICY,
  850. 0, NULL);
  851. clks[TEGRA30_CLK_CCLK_G] = clk;
  852. /*
  853. * Clock input to cclk_lp divided from pll_p using
  854. * U71 divider of cclk_lp.
  855. */
  856. clk = tegra_clk_register_divider("pll_p_cclklp", "pll_p",
  857. clk_base + SUPER_CCLKLP_DIVIDER, 0,
  858. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  859. clk_register_clkdev(clk, "pll_p_cclklp", NULL);
  860. /*
  861. * Clock input to cclk_lp divided from pll_p_out3 using
  862. * U71 divider of cclk_lp.
  863. */
  864. clk = tegra_clk_register_divider("pll_p_out3_cclklp", "pll_p_out3",
  865. clk_base + SUPER_CCLKLP_DIVIDER, 0,
  866. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  867. clk_register_clkdev(clk, "pll_p_out3_cclklp", NULL);
  868. /*
  869. * Clock input to cclk_lp divided from pll_p_out4 using
  870. * U71 divider of cclk_lp.
  871. */
  872. clk = tegra_clk_register_divider("pll_p_out4_cclklp", "pll_p_out4",
  873. clk_base + SUPER_CCLKLP_DIVIDER, 0,
  874. TEGRA_DIVIDER_INT, 16, 8, 1, NULL);
  875. clk_register_clkdev(clk, "pll_p_out4_cclklp", NULL);
  876. /* CCLKLP */
  877. clk = tegra_clk_register_super_mux("cclk_lp", cclk_lp_parents,
  878. ARRAY_SIZE(cclk_lp_parents),
  879. CLK_SET_RATE_PARENT,
  880. clk_base + CCLKLP_BURST_POLICY,
  881. TEGRA_DIVIDER_2, 4, 8, 9,
  882. NULL);
  883. clks[TEGRA30_CLK_CCLK_LP] = clk;
  884. /* twd */
  885. clk = clk_register_fixed_factor(NULL, "twd", "cclk_g",
  886. CLK_SET_RATE_PARENT, 1, 2);
  887. clks[TEGRA30_CLK_TWD] = clk;
  888. tegra_super_clk_gen4_init(clk_base, pmc_base, tegra30_clks, NULL);
  889. }
  890. static const char *mux_pllacp_clkm[] = { "pll_a_out0", "unused", "pll_p",
  891. "clk_m" };
  892. static const char *mux_pllpcm_clkm[] = { "pll_p", "pll_c", "pll_m", "clk_m" };
  893. static const char *spdif_out_parents[] = { "pll_a_out0", "spdif_2x", "pll_p",
  894. "clk_m" };
  895. static const char *mux_pllmcpa[] = { "pll_m", "pll_c", "pll_p", "pll_a_out0" };
  896. static const char *mux_pllpmdacd2_clkm[] = { "pll_p", "pll_m", "pll_d_out0",
  897. "pll_a_out0", "pll_c",
  898. "pll_d2_out0", "clk_m" };
  899. static const char *mux_plld_out0_plld2_out0[] = { "pll_d_out0",
  900. "pll_d2_out0" };
  901. static const char *pwm_parents[] = { "pll_p", "pll_c", "clk_32k", "clk_m" };
  902. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  903. TEGRA_INIT_DATA_MUX("spdif_out", spdif_out_parents, CLK_SOURCE_SPDIF_OUT, 10, TEGRA_PERIPH_ON_APB, TEGRA30_CLK_SPDIF_OUT),
  904. TEGRA_INIT_DATA_MUX("d_audio", mux_pllacp_clkm, CLK_SOURCE_D_AUDIO, 106, 0, TEGRA30_CLK_D_AUDIO),
  905. TEGRA_INIT_DATA_MUX("dam0", mux_pllacp_clkm, CLK_SOURCE_DAM0, 108, 0, TEGRA30_CLK_DAM0),
  906. TEGRA_INIT_DATA_MUX("dam1", mux_pllacp_clkm, CLK_SOURCE_DAM1, 109, 0, TEGRA30_CLK_DAM1),
  907. TEGRA_INIT_DATA_MUX("dam2", mux_pllacp_clkm, CLK_SOURCE_DAM2, 110, 0, TEGRA30_CLK_DAM2),
  908. TEGRA_INIT_DATA_INT("3d2", mux_pllmcpa, CLK_SOURCE_3D2, 98, 0, TEGRA30_CLK_GR3D2),
  909. TEGRA_INIT_DATA_INT("se", mux_pllpcm_clkm, CLK_SOURCE_SE, 127, 0, TEGRA30_CLK_SE),
  910. TEGRA_INIT_DATA_MUX8("hdmi", mux_pllpmdacd2_clkm, CLK_SOURCE_HDMI, 51, 0, TEGRA30_CLK_HDMI),
  911. TEGRA_INIT_DATA("pwm", NULL, NULL, pwm_parents, CLK_SOURCE_PWM, 28, 2, 0, 0, 8, 1, 0, 17, TEGRA_PERIPH_ON_APB, TEGRA30_CLK_PWM),
  912. };
  913. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  914. TEGRA_INIT_DATA_NODIV("dsib", mux_plld_out0_plld2_out0, CLK_SOURCE_DSIB, 25, 1, 82, 0, TEGRA30_CLK_DSIB),
  915. };
  916. static void __init tegra30_periph_clk_init(void)
  917. {
  918. struct tegra_periph_init_data *data;
  919. struct clk *clk;
  920. unsigned int i;
  921. /* dsia */
  922. clk = tegra_clk_register_periph_gate("dsia", "pll_d_out0", 0, clk_base,
  923. 0, 48, periph_clk_enb_refcnt);
  924. clks[TEGRA30_CLK_DSIA] = clk;
  925. /* pcie */
  926. clk = tegra_clk_register_periph_gate("pcie", "clk_m", 0, clk_base, 0,
  927. 70, periph_clk_enb_refcnt);
  928. clks[TEGRA30_CLK_PCIE] = clk;
  929. /* afi */
  930. clk = tegra_clk_register_periph_gate("afi", "clk_m", 0, clk_base, 0, 72,
  931. periph_clk_enb_refcnt);
  932. clks[TEGRA30_CLK_AFI] = clk;
  933. /* emc */
  934. clk = tegra20_clk_register_emc(clk_base + CLK_SOURCE_EMC, true);
  935. clks[TEGRA30_CLK_EMC] = clk;
  936. clk = tegra_clk_register_mc("mc", "emc", clk_base + CLK_SOURCE_EMC,
  937. NULL);
  938. clks[TEGRA30_CLK_MC] = clk;
  939. /* cml0 */
  940. clk = clk_register_gate(NULL, "cml0", "pll_e", 0, clk_base + PLLE_AUX,
  941. 0, 0, &cml_lock);
  942. clks[TEGRA30_CLK_CML0] = clk;
  943. /* cml1 */
  944. clk = clk_register_gate(NULL, "cml1", "pll_e", 0, clk_base + PLLE_AUX,
  945. 1, 0, &cml_lock);
  946. clks[TEGRA30_CLK_CML1] = clk;
  947. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  948. data = &tegra_periph_clk_list[i];
  949. clk = tegra_clk_register_periph_data(clk_base, data);
  950. clks[data->clk_id] = clk;
  951. }
  952. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  953. data = &tegra_periph_nodiv_clk_list[i];
  954. clk = tegra_clk_register_periph_nodiv(data->name,
  955. data->p.parent_names,
  956. data->num_parents, &data->periph,
  957. clk_base, data->offset);
  958. clks[data->clk_id] = clk;
  959. }
  960. tegra_periph_clk_init(clk_base, pmc_base, tegra30_clks, &pll_p_params);
  961. }
  962. /* Tegra30 CPU clock and reset control functions */
  963. static void tegra30_wait_cpu_in_reset(u32 cpu)
  964. {
  965. unsigned int reg;
  966. do {
  967. reg = readl(clk_base +
  968. TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  969. cpu_relax();
  970. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  971. return;
  972. }
  973. static void tegra30_put_cpu_in_reset(u32 cpu)
  974. {
  975. writel(CPU_RESET(cpu),
  976. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  977. dmb();
  978. }
  979. static void tegra30_cpu_out_of_reset(u32 cpu)
  980. {
  981. writel(CPU_RESET(cpu),
  982. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  983. wmb();
  984. }
  985. static void tegra30_enable_cpu_clock(u32 cpu)
  986. {
  987. writel(CPU_CLOCK(cpu),
  988. clk_base + TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR);
  989. readl(clk_base + TEGRA30_CLK_RST_CONTROLLER_CLK_CPU_CMPLX_CLR);
  990. }
  991. static void tegra30_disable_cpu_clock(u32 cpu)
  992. {
  993. unsigned int reg;
  994. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  995. writel(reg | CPU_CLOCK(cpu),
  996. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  997. }
  998. #ifdef CONFIG_PM_SLEEP
  999. static bool tegra30_cpu_rail_off_ready(void)
  1000. {
  1001. unsigned int cpu_rst_status;
  1002. int cpu_pwr_status;
  1003. cpu_rst_status = readl(clk_base +
  1004. TEGRA30_CLK_RST_CONTROLLER_CPU_CMPLX_STATUS);
  1005. cpu_pwr_status = tegra_pmc_cpu_is_powered(1) ||
  1006. tegra_pmc_cpu_is_powered(2) ||
  1007. tegra_pmc_cpu_is_powered(3);
  1008. if (((cpu_rst_status & 0xE) != 0xE) || cpu_pwr_status)
  1009. return false;
  1010. return true;
  1011. }
  1012. static void tegra30_cpu_clock_suspend(void)
  1013. {
  1014. /* switch coresite to clk_m, save off original source */
  1015. tegra30_cpu_clk_sctx.clk_csite_src =
  1016. readl(clk_base + CLK_RESET_SOURCE_CSITE);
  1017. writel(3 << 30, clk_base + CLK_RESET_SOURCE_CSITE);
  1018. tegra30_cpu_clk_sctx.cpu_burst =
  1019. readl(clk_base + CLK_RESET_CCLK_BURST);
  1020. tegra30_cpu_clk_sctx.pllx_base =
  1021. readl(clk_base + CLK_RESET_PLLX_BASE);
  1022. tegra30_cpu_clk_sctx.pllx_misc =
  1023. readl(clk_base + CLK_RESET_PLLX_MISC);
  1024. tegra30_cpu_clk_sctx.cclk_divider =
  1025. readl(clk_base + CLK_RESET_CCLK_DIVIDER);
  1026. }
  1027. static void tegra30_cpu_clock_resume(void)
  1028. {
  1029. unsigned int reg, policy;
  1030. u32 misc, base;
  1031. /* Is CPU complex already running on PLLX? */
  1032. reg = readl(clk_base + CLK_RESET_CCLK_BURST);
  1033. policy = (reg >> CLK_RESET_CCLK_BURST_POLICY_SHIFT) & 0xF;
  1034. if (policy == CLK_RESET_CCLK_IDLE_POLICY)
  1035. reg = (reg >> CLK_RESET_CCLK_IDLE_POLICY_SHIFT) & 0xF;
  1036. else if (policy == CLK_RESET_CCLK_RUN_POLICY)
  1037. reg = (reg >> CLK_RESET_CCLK_RUN_POLICY_SHIFT) & 0xF;
  1038. else
  1039. BUG();
  1040. if (reg != CLK_RESET_CCLK_BURST_POLICY_PLLX) {
  1041. misc = readl_relaxed(clk_base + CLK_RESET_PLLX_MISC);
  1042. base = readl_relaxed(clk_base + CLK_RESET_PLLX_BASE);
  1043. if (misc != tegra30_cpu_clk_sctx.pllx_misc ||
  1044. base != tegra30_cpu_clk_sctx.pllx_base) {
  1045. /* restore PLLX settings if CPU is on different PLL */
  1046. writel(tegra30_cpu_clk_sctx.pllx_misc,
  1047. clk_base + CLK_RESET_PLLX_MISC);
  1048. writel(tegra30_cpu_clk_sctx.pllx_base,
  1049. clk_base + CLK_RESET_PLLX_BASE);
  1050. /* wait for PLL stabilization if PLLX was enabled */
  1051. if (tegra30_cpu_clk_sctx.pllx_base & (1 << 30))
  1052. udelay(300);
  1053. }
  1054. }
  1055. /*
  1056. * Restore original burst policy setting for calls resulting from CPU
  1057. * LP2 in idle or system suspend.
  1058. */
  1059. writel(tegra30_cpu_clk_sctx.cclk_divider,
  1060. clk_base + CLK_RESET_CCLK_DIVIDER);
  1061. writel(tegra30_cpu_clk_sctx.cpu_burst,
  1062. clk_base + CLK_RESET_CCLK_BURST);
  1063. writel(tegra30_cpu_clk_sctx.clk_csite_src,
  1064. clk_base + CLK_RESET_SOURCE_CSITE);
  1065. }
  1066. #endif
  1067. static struct tegra_cpu_car_ops tegra30_cpu_car_ops = {
  1068. .wait_for_reset = tegra30_wait_cpu_in_reset,
  1069. .put_in_reset = tegra30_put_cpu_in_reset,
  1070. .out_of_reset = tegra30_cpu_out_of_reset,
  1071. .enable_clock = tegra30_enable_cpu_clock,
  1072. .disable_clock = tegra30_disable_cpu_clock,
  1073. #ifdef CONFIG_PM_SLEEP
  1074. .rail_off_ready = tegra30_cpu_rail_off_ready,
  1075. .suspend = tegra30_cpu_clock_suspend,
  1076. .resume = tegra30_cpu_clock_resume,
  1077. #endif
  1078. };
  1079. static struct tegra_clk_init_table init_table[] = {
  1080. { TEGRA30_CLK_UARTA, TEGRA30_CLK_PLL_P, 408000000, 0 },
  1081. { TEGRA30_CLK_UARTB, TEGRA30_CLK_PLL_P, 408000000, 0 },
  1082. { TEGRA30_CLK_UARTC, TEGRA30_CLK_PLL_P, 408000000, 0 },
  1083. { TEGRA30_CLK_UARTD, TEGRA30_CLK_PLL_P, 408000000, 0 },
  1084. { TEGRA30_CLK_UARTE, TEGRA30_CLK_PLL_P, 408000000, 0 },
  1085. { TEGRA30_CLK_PLL_A, TEGRA30_CLK_CLK_MAX, 564480000, 0 },
  1086. { TEGRA30_CLK_PLL_A_OUT0, TEGRA30_CLK_CLK_MAX, 11289600, 0 },
  1087. { TEGRA30_CLK_I2S0, TEGRA30_CLK_PLL_A_OUT0, 11289600, 0 },
  1088. { TEGRA30_CLK_I2S1, TEGRA30_CLK_PLL_A_OUT0, 11289600, 0 },
  1089. { TEGRA30_CLK_I2S2, TEGRA30_CLK_PLL_A_OUT0, 11289600, 0 },
  1090. { TEGRA30_CLK_I2S3, TEGRA30_CLK_PLL_A_OUT0, 11289600, 0 },
  1091. { TEGRA30_CLK_I2S4, TEGRA30_CLK_PLL_A_OUT0, 11289600, 0 },
  1092. { TEGRA30_CLK_SDMMC1, TEGRA30_CLK_PLL_P, 48000000, 0 },
  1093. { TEGRA30_CLK_SDMMC2, TEGRA30_CLK_PLL_P, 48000000, 0 },
  1094. { TEGRA30_CLK_SDMMC3, TEGRA30_CLK_PLL_P, 48000000, 0 },
  1095. { TEGRA30_CLK_CSITE, TEGRA30_CLK_CLK_MAX, 0, 1 },
  1096. { TEGRA30_CLK_MSELECT, TEGRA30_CLK_CLK_MAX, 0, 1 },
  1097. { TEGRA30_CLK_SBC1, TEGRA30_CLK_PLL_P, 100000000, 0 },
  1098. { TEGRA30_CLK_SBC2, TEGRA30_CLK_PLL_P, 100000000, 0 },
  1099. { TEGRA30_CLK_SBC3, TEGRA30_CLK_PLL_P, 100000000, 0 },
  1100. { TEGRA30_CLK_SBC4, TEGRA30_CLK_PLL_P, 100000000, 0 },
  1101. { TEGRA30_CLK_SBC5, TEGRA30_CLK_PLL_P, 100000000, 0 },
  1102. { TEGRA30_CLK_SBC6, TEGRA30_CLK_PLL_P, 100000000, 0 },
  1103. { TEGRA30_CLK_PLL_C, TEGRA30_CLK_CLK_MAX, 600000000, 0 },
  1104. { TEGRA30_CLK_HOST1X, TEGRA30_CLK_PLL_C, 150000000, 0 },
  1105. { TEGRA30_CLK_TWD, TEGRA30_CLK_CLK_MAX, 0, 1 },
  1106. { TEGRA30_CLK_GR2D, TEGRA30_CLK_PLL_C, 300000000, 0 },
  1107. { TEGRA30_CLK_GR3D, TEGRA30_CLK_PLL_C, 300000000, 0 },
  1108. { TEGRA30_CLK_GR3D2, TEGRA30_CLK_PLL_C, 300000000, 0 },
  1109. { TEGRA30_CLK_PLL_U, TEGRA30_CLK_CLK_MAX, 480000000, 0 },
  1110. { TEGRA30_CLK_VDE, TEGRA30_CLK_PLL_C, 300000000, 0 },
  1111. { TEGRA30_CLK_SPDIF_IN_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1112. { TEGRA30_CLK_I2S0_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1113. { TEGRA30_CLK_I2S1_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1114. { TEGRA30_CLK_I2S2_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1115. { TEGRA30_CLK_I2S3_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1116. { TEGRA30_CLK_I2S4_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1117. { TEGRA30_CLK_VIMCLK_SYNC, TEGRA30_CLK_CLK_MAX, 24000000, 0 },
  1118. { TEGRA30_CLK_HDA, TEGRA30_CLK_PLL_P, 102000000, 0 },
  1119. { TEGRA30_CLK_HDA2CODEC_2X, TEGRA30_CLK_PLL_P, 48000000, 0 },
  1120. { TEGRA30_CLK_PWM, TEGRA30_CLK_PLL_P, 48000000, 0 },
  1121. /* must be the last entry */
  1122. { TEGRA30_CLK_CLK_MAX, TEGRA30_CLK_CLK_MAX, 0, 0 },
  1123. };
  1124. /*
  1125. * Some clocks may be used by different drivers depending on the board
  1126. * configuration. List those here to register them twice in the clock lookup
  1127. * table under two names.
  1128. */
  1129. static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
  1130. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_USBD, "utmip-pad", NULL),
  1131. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_USBD, "tegra-ehci.0", NULL),
  1132. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_USBD, "tegra-otg", NULL),
  1133. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_BSEV, "tegra-avp", "bsev"),
  1134. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_BSEV, "nvavp", "bsev"),
  1135. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_VDE, "tegra-aes", "vde"),
  1136. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_BSEA, "tegra-aes", "bsea"),
  1137. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_BSEA, "nvavp", "bsea"),
  1138. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_CML1, "tegra_sata_cml", NULL),
  1139. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_CML0, "tegra_pcie", "cml"),
  1140. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_VCP, "nvavp", "vcp"),
  1141. /* must be the last entry */
  1142. TEGRA_CLK_DUPLICATE(TEGRA30_CLK_CLK_MAX, NULL, NULL),
  1143. };
  1144. static const struct of_device_id pmc_match[] __initconst = {
  1145. { .compatible = "nvidia,tegra30-pmc" },
  1146. { },
  1147. };
  1148. static struct tegra_audio_clk_info tegra30_audio_plls[] = {
  1149. { "pll_a", &pll_a_params, tegra_clk_pll_a, "pll_p_out1" },
  1150. };
  1151. static bool tegra30_car_initialized;
  1152. static struct clk *tegra30_clk_src_onecell_get(struct of_phandle_args *clkspec,
  1153. void *data)
  1154. {
  1155. struct clk_hw *hw;
  1156. struct clk *clk;
  1157. /*
  1158. * Timer clocks are needed early, the rest of the clocks shouldn't be
  1159. * available to device drivers until clock tree is fully initialized.
  1160. */
  1161. if (clkspec->args[0] != TEGRA30_CLK_RTC &&
  1162. clkspec->args[0] != TEGRA30_CLK_TWD &&
  1163. clkspec->args[0] != TEGRA30_CLK_TIMER &&
  1164. !tegra30_car_initialized)
  1165. return ERR_PTR(-EPROBE_DEFER);
  1166. clk = of_clk_src_onecell_get(clkspec, data);
  1167. if (IS_ERR(clk))
  1168. return clk;
  1169. hw = __clk_get_hw(clk);
  1170. if (clkspec->args[0] == TEGRA30_CLK_EMC) {
  1171. if (!tegra20_clk_emc_driver_available(hw))
  1172. return ERR_PTR(-EPROBE_DEFER);
  1173. }
  1174. return clk;
  1175. }
  1176. static void __init tegra30_clock_init(struct device_node *np)
  1177. {
  1178. struct device_node *node;
  1179. clk_base = of_iomap(np, 0);
  1180. if (!clk_base) {
  1181. pr_err("ioremap tegra30 CAR failed\n");
  1182. return;
  1183. }
  1184. node = of_find_matching_node(NULL, pmc_match);
  1185. if (!node) {
  1186. pr_err("Failed to find pmc node\n");
  1187. BUG();
  1188. }
  1189. pmc_base = of_iomap(node, 0);
  1190. of_node_put(node);
  1191. if (!pmc_base) {
  1192. pr_err("Can't map pmc registers\n");
  1193. BUG();
  1194. }
  1195. clks = tegra_clk_init(clk_base, TEGRA30_CLK_CLK_MAX,
  1196. TEGRA30_CLK_PERIPH_BANKS);
  1197. if (!clks)
  1198. return;
  1199. if (tegra_osc_clk_init(clk_base, tegra30_clks, tegra30_input_freq,
  1200. ARRAY_SIZE(tegra30_input_freq), 1, &input_freq,
  1201. NULL) < 0)
  1202. return;
  1203. tegra_fixed_clk_init(tegra30_clks);
  1204. tegra30_pll_init();
  1205. tegra30_super_clk_init();
  1206. tegra30_periph_clk_init();
  1207. tegra_audio_clk_init(clk_base, pmc_base, tegra30_clks,
  1208. tegra30_audio_plls,
  1209. ARRAY_SIZE(tegra30_audio_plls), 24000000);
  1210. tegra_init_dup_clks(tegra_clk_duplicates, clks, TEGRA30_CLK_CLK_MAX);
  1211. tegra_add_of_provider(np, tegra30_clk_src_onecell_get);
  1212. tegra_cpu_car_ops = &tegra30_cpu_car_ops;
  1213. }
  1214. CLK_OF_DECLARE_DRIVER(tegra30, "nvidia,tegra30-car", tegra30_clock_init);
  1215. /*
  1216. * Clocks that use runtime PM can't be created at the tegra30_clock_init
  1217. * time because drivers' base isn't initialized yet, and thus platform
  1218. * devices can't be created for the clocks. Hence we need to split the
  1219. * registration of the clocks into two phases. The first phase registers
  1220. * essential clocks which don't require RPM and are actually used during
  1221. * early boot. The second phase registers clocks which use RPM and this
  1222. * is done when device drivers' core API is ready.
  1223. */
  1224. static int tegra30_car_probe(struct platform_device *pdev)
  1225. {
  1226. struct clk *clk;
  1227. /* PLLC */
  1228. clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, pmc_base, 0,
  1229. &pll_c_params, NULL);
  1230. clks[TEGRA30_CLK_PLL_C] = clk;
  1231. /* PLLE */
  1232. clk = tegra_clk_register_plle("pll_e", "pll_e_mux", clk_base, pmc_base,
  1233. CLK_GET_RATE_NOCACHE, &pll_e_params, NULL);
  1234. clks[TEGRA30_CLK_PLL_E] = clk;
  1235. /* PLLM */
  1236. clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, pmc_base,
  1237. CLK_SET_RATE_GATE, &pll_m_params, NULL);
  1238. clks[TEGRA30_CLK_PLL_M] = clk;
  1239. /* SCLK */
  1240. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  1241. ARRAY_SIZE(sclk_parents),
  1242. CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  1243. clk_base + SCLK_BURST_POLICY,
  1244. 0, 4, 0, 0, NULL);
  1245. clks[TEGRA30_CLK_SCLK] = clk;
  1246. tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
  1247. tegra_init_from_table(init_table, clks, TEGRA30_CLK_CLK_MAX);
  1248. tegra30_car_initialized = true;
  1249. return 0;
  1250. }
  1251. static const struct of_device_id tegra30_car_match[] = {
  1252. { .compatible = "nvidia,tegra30-car" },
  1253. { }
  1254. };
  1255. static struct platform_driver tegra30_car_driver = {
  1256. .driver = {
  1257. .name = "tegra30-car",
  1258. .of_match_table = tegra30_car_match,
  1259. .suppress_bind_attrs = true,
  1260. },
  1261. .probe = tegra30_car_probe,
  1262. };
  1263. /*
  1264. * Clock driver must be registered before memory controller driver,
  1265. * which doesn't support deferred probing for today and is registered
  1266. * from arch init-level.
  1267. */
  1268. static int tegra30_car_init(void)
  1269. {
  1270. return platform_driver_register(&tegra30_car_driver);
  1271. }
  1272. postcore_initcall(tegra30_car_init);