clkctrl.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * OMAP clkctrl clock support
  4. *
  5. * Copyright (C) 2017 Texas Instruments, Inc.
  6. *
  7. * Tero Kristo <t-kristo@ti.com>
  8. */
  9. #include <linux/clk-provider.h>
  10. #include <linux/slab.h>
  11. #include <linux/of.h>
  12. #include <linux/of_address.h>
  13. #include <linux/clk/ti.h>
  14. #include <linux/delay.h>
  15. #include <linux/string_helpers.h>
  16. #include <linux/timekeeping.h>
  17. #include "clock.h"
  18. #define NO_IDLEST 0
  19. #define OMAP4_MODULEMODE_MASK 0x3
  20. #define MODULEMODE_HWCTRL 0x1
  21. #define MODULEMODE_SWCTRL 0x2
  22. #define OMAP4_IDLEST_MASK (0x3 << 16)
  23. #define OMAP4_IDLEST_SHIFT 16
  24. #define OMAP4_STBYST_MASK BIT(18)
  25. #define OMAP4_STBYST_SHIFT 18
  26. #define CLKCTRL_IDLEST_FUNCTIONAL 0x0
  27. #define CLKCTRL_IDLEST_INTERFACE_IDLE 0x2
  28. #define CLKCTRL_IDLEST_DISABLED 0x3
  29. /* These timeouts are in us */
  30. #define OMAP4_MAX_MODULE_READY_TIME 2000
  31. #define OMAP4_MAX_MODULE_DISABLE_TIME 5000
  32. static bool _early_timeout = true;
  33. struct omap_clkctrl_provider {
  34. void __iomem *base;
  35. struct list_head clocks;
  36. char *clkdm_name;
  37. };
  38. struct omap_clkctrl_clk {
  39. struct clk_hw *clk;
  40. u16 reg_offset;
  41. int bit_offset;
  42. struct list_head node;
  43. };
  44. union omap4_timeout {
  45. u32 cycles;
  46. ktime_t start;
  47. };
  48. static const struct omap_clkctrl_data default_clkctrl_data[] __initconst = {
  49. { 0 },
  50. };
  51. static u32 _omap4_idlest(u32 val)
  52. {
  53. val &= OMAP4_IDLEST_MASK;
  54. val >>= OMAP4_IDLEST_SHIFT;
  55. return val;
  56. }
  57. static bool _omap4_is_idle(u32 val)
  58. {
  59. val = _omap4_idlest(val);
  60. return val == CLKCTRL_IDLEST_DISABLED;
  61. }
  62. static bool _omap4_is_ready(u32 val)
  63. {
  64. val = _omap4_idlest(val);
  65. return val == CLKCTRL_IDLEST_FUNCTIONAL ||
  66. val == CLKCTRL_IDLEST_INTERFACE_IDLE;
  67. }
  68. static bool _omap4_is_timeout(union omap4_timeout *time, u32 timeout)
  69. {
  70. /*
  71. * There are two special cases where ktime_to_ns() can't be
  72. * used to track the timeouts. First one is during early boot
  73. * when the timers haven't been initialized yet. The second
  74. * one is during suspend-resume cycle while timekeeping is
  75. * being suspended / resumed. Clocksource for the system
  76. * can be from a timer that requires pm_runtime access, which
  77. * will eventually bring us here with timekeeping_suspended,
  78. * during both suspend entry and resume paths. This happens
  79. * at least on am43xx platform. Account for flakeyness
  80. * with udelay() by multiplying the timeout value by 2.
  81. */
  82. if (unlikely(_early_timeout || timekeeping_suspended)) {
  83. if (time->cycles++ < timeout) {
  84. udelay(1 * 2);
  85. return false;
  86. }
  87. } else {
  88. if (!ktime_to_ns(time->start)) {
  89. time->start = ktime_get();
  90. return false;
  91. }
  92. if (ktime_us_delta(ktime_get(), time->start) < timeout) {
  93. cpu_relax();
  94. return false;
  95. }
  96. }
  97. return true;
  98. }
  99. static int __init _omap4_disable_early_timeout(void)
  100. {
  101. _early_timeout = false;
  102. return 0;
  103. }
  104. arch_initcall(_omap4_disable_early_timeout);
  105. static int _omap4_clkctrl_clk_enable(struct clk_hw *hw)
  106. {
  107. struct clk_hw_omap *clk = to_clk_hw_omap(hw);
  108. u32 val;
  109. int ret;
  110. union omap4_timeout timeout = { 0 };
  111. if (clk->clkdm) {
  112. ret = ti_clk_ll_ops->clkdm_clk_enable(clk->clkdm, hw->clk);
  113. if (ret) {
  114. WARN(1,
  115. "%s: could not enable %s's clockdomain %s: %d\n",
  116. __func__, clk_hw_get_name(hw),
  117. clk->clkdm_name, ret);
  118. return ret;
  119. }
  120. }
  121. if (!clk->enable_bit)
  122. return 0;
  123. val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
  124. val &= ~OMAP4_MODULEMODE_MASK;
  125. val |= clk->enable_bit;
  126. ti_clk_ll_ops->clk_writel(val, &clk->enable_reg);
  127. if (test_bit(NO_IDLEST, &clk->flags))
  128. return 0;
  129. /* Wait until module is enabled */
  130. while (!_omap4_is_ready(ti_clk_ll_ops->clk_readl(&clk->enable_reg))) {
  131. if (_omap4_is_timeout(&timeout, OMAP4_MAX_MODULE_READY_TIME)) {
  132. pr_err("%s: failed to enable\n", clk_hw_get_name(hw));
  133. return -EBUSY;
  134. }
  135. }
  136. return 0;
  137. }
  138. static void _omap4_clkctrl_clk_disable(struct clk_hw *hw)
  139. {
  140. struct clk_hw_omap *clk = to_clk_hw_omap(hw);
  141. u32 val;
  142. union omap4_timeout timeout = { 0 };
  143. if (!clk->enable_bit)
  144. goto exit;
  145. val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
  146. val &= ~OMAP4_MODULEMODE_MASK;
  147. ti_clk_ll_ops->clk_writel(val, &clk->enable_reg);
  148. if (test_bit(NO_IDLEST, &clk->flags))
  149. goto exit;
  150. /* Wait until module is disabled */
  151. while (!_omap4_is_idle(ti_clk_ll_ops->clk_readl(&clk->enable_reg))) {
  152. if (_omap4_is_timeout(&timeout,
  153. OMAP4_MAX_MODULE_DISABLE_TIME)) {
  154. pr_err("%s: failed to disable\n", clk_hw_get_name(hw));
  155. break;
  156. }
  157. }
  158. exit:
  159. if (clk->clkdm)
  160. ti_clk_ll_ops->clkdm_clk_disable(clk->clkdm, hw->clk);
  161. }
  162. static int _omap4_clkctrl_clk_is_enabled(struct clk_hw *hw)
  163. {
  164. struct clk_hw_omap *clk = to_clk_hw_omap(hw);
  165. u32 val;
  166. val = ti_clk_ll_ops->clk_readl(&clk->enable_reg);
  167. if (val & clk->enable_bit)
  168. return 1;
  169. return 0;
  170. }
  171. static const struct clk_ops omap4_clkctrl_clk_ops = {
  172. .enable = _omap4_clkctrl_clk_enable,
  173. .disable = _omap4_clkctrl_clk_disable,
  174. .is_enabled = _omap4_clkctrl_clk_is_enabled,
  175. .init = omap2_init_clk_clkdm,
  176. };
  177. static struct clk_hw *_ti_omap4_clkctrl_xlate(struct of_phandle_args *clkspec,
  178. void *data)
  179. {
  180. struct omap_clkctrl_provider *provider = data;
  181. struct omap_clkctrl_clk *entry = NULL, *iter;
  182. if (clkspec->args_count != 2)
  183. return ERR_PTR(-EINVAL);
  184. pr_debug("%s: looking for %x:%x\n", __func__,
  185. clkspec->args[0], clkspec->args[1]);
  186. list_for_each_entry(iter, &provider->clocks, node) {
  187. if (iter->reg_offset == clkspec->args[0] &&
  188. iter->bit_offset == clkspec->args[1]) {
  189. entry = iter;
  190. break;
  191. }
  192. }
  193. if (!entry)
  194. return ERR_PTR(-EINVAL);
  195. return entry->clk;
  196. }
  197. /* Get clkctrl clock base name based on clkctrl_name or dts node */
  198. static const char * __init clkctrl_get_clock_name(struct device_node *np,
  199. const char *clkctrl_name,
  200. int offset, int index,
  201. bool legacy_naming)
  202. {
  203. char *clock_name;
  204. /* l4per-clkctrl:1234:0 style naming based on clkctrl_name */
  205. if (clkctrl_name && !legacy_naming) {
  206. clock_name = kasprintf(GFP_KERNEL, "%s-clkctrl:%04x:%d",
  207. clkctrl_name, offset, index);
  208. if (!clock_name)
  209. return NULL;
  210. strreplace(clock_name, '_', '-');
  211. return clock_name;
  212. }
  213. /* l4per:1234:0 old style naming based on clkctrl_name */
  214. if (clkctrl_name)
  215. return kasprintf(GFP_KERNEL, "%s_cm:clk:%04x:%d",
  216. clkctrl_name, offset, index);
  217. /* l4per_cm:1234:0 old style naming based on parent node name */
  218. if (legacy_naming)
  219. return kasprintf(GFP_KERNEL, "%pOFn:clk:%04x:%d",
  220. np->parent, offset, index);
  221. /* l4per-clkctrl:1234:0 style naming based on node name */
  222. return kasprintf(GFP_KERNEL, "%pOFn:%04x:%d", np, offset, index);
  223. }
  224. static int __init
  225. _ti_clkctrl_clk_register(struct omap_clkctrl_provider *provider,
  226. struct device_node *node, struct clk_hw *clk_hw,
  227. u16 offset, u8 bit, const char * const *parents,
  228. int num_parents, const struct clk_ops *ops,
  229. const char *clkctrl_name)
  230. {
  231. struct clk_init_data init = { NULL };
  232. struct clk *clk;
  233. struct omap_clkctrl_clk *clkctrl_clk;
  234. int ret = 0;
  235. init.name = clkctrl_get_clock_name(node, clkctrl_name, offset, bit,
  236. ti_clk_get_features()->flags &
  237. TI_CLK_CLKCTRL_COMPAT);
  238. clkctrl_clk = kzalloc(sizeof(*clkctrl_clk), GFP_KERNEL);
  239. if (!init.name || !clkctrl_clk) {
  240. ret = -ENOMEM;
  241. goto cleanup;
  242. }
  243. clk_hw->init = &init;
  244. init.parent_names = parents;
  245. init.num_parents = num_parents;
  246. init.ops = ops;
  247. init.flags = 0;
  248. clk = of_ti_clk_register(node, clk_hw, init.name);
  249. if (IS_ERR_OR_NULL(clk)) {
  250. ret = -EINVAL;
  251. goto cleanup;
  252. }
  253. clkctrl_clk->reg_offset = offset;
  254. clkctrl_clk->bit_offset = bit;
  255. clkctrl_clk->clk = clk_hw;
  256. list_add(&clkctrl_clk->node, &provider->clocks);
  257. return 0;
  258. cleanup:
  259. kfree(init.name);
  260. kfree(clkctrl_clk);
  261. return ret;
  262. }
  263. static void __init
  264. _ti_clkctrl_setup_gate(struct omap_clkctrl_provider *provider,
  265. struct device_node *node, u16 offset,
  266. const struct omap_clkctrl_bit_data *data,
  267. void __iomem *reg, const char *clkctrl_name)
  268. {
  269. struct clk_hw_omap *clk_hw;
  270. clk_hw = kzalloc(sizeof(*clk_hw), GFP_KERNEL);
  271. if (!clk_hw)
  272. return;
  273. clk_hw->enable_bit = data->bit;
  274. clk_hw->enable_reg.ptr = reg;
  275. if (_ti_clkctrl_clk_register(provider, node, &clk_hw->hw, offset,
  276. data->bit, data->parents, 1,
  277. &omap_gate_clk_ops, clkctrl_name))
  278. kfree(clk_hw);
  279. }
  280. static void __init
  281. _ti_clkctrl_setup_mux(struct omap_clkctrl_provider *provider,
  282. struct device_node *node, u16 offset,
  283. const struct omap_clkctrl_bit_data *data,
  284. void __iomem *reg, const char *clkctrl_name)
  285. {
  286. struct clk_omap_mux *mux;
  287. int num_parents = 0;
  288. const char * const *pname;
  289. mux = kzalloc(sizeof(*mux), GFP_KERNEL);
  290. if (!mux)
  291. return;
  292. pname = data->parents;
  293. while (*pname) {
  294. num_parents++;
  295. pname++;
  296. }
  297. mux->mask = num_parents;
  298. if (!(mux->flags & CLK_MUX_INDEX_ONE))
  299. mux->mask--;
  300. mux->mask = (1 << fls(mux->mask)) - 1;
  301. mux->shift = data->bit;
  302. mux->reg.ptr = reg;
  303. if (_ti_clkctrl_clk_register(provider, node, &mux->hw, offset,
  304. data->bit, data->parents, num_parents,
  305. &ti_clk_mux_ops, clkctrl_name))
  306. kfree(mux);
  307. }
  308. static void __init
  309. _ti_clkctrl_setup_div(struct omap_clkctrl_provider *provider,
  310. struct device_node *node, u16 offset,
  311. const struct omap_clkctrl_bit_data *data,
  312. void __iomem *reg, const char *clkctrl_name)
  313. {
  314. struct clk_omap_divider *div;
  315. const struct omap_clkctrl_div_data *div_data = data->data;
  316. u8 div_flags = 0;
  317. div = kzalloc(sizeof(*div), GFP_KERNEL);
  318. if (!div)
  319. return;
  320. div->reg.ptr = reg;
  321. div->shift = data->bit;
  322. div->flags = div_data->flags;
  323. if (div->flags & CLK_DIVIDER_POWER_OF_TWO)
  324. div_flags |= CLKF_INDEX_POWER_OF_TWO;
  325. if (ti_clk_parse_divider_data((int *)div_data->dividers, 0,
  326. div_data->max_div, div_flags,
  327. div)) {
  328. pr_err("%s: Data parsing for %pOF:%04x:%d failed\n", __func__,
  329. node, offset, data->bit);
  330. kfree(div);
  331. return;
  332. }
  333. if (_ti_clkctrl_clk_register(provider, node, &div->hw, offset,
  334. data->bit, data->parents, 1,
  335. &ti_clk_divider_ops, clkctrl_name))
  336. kfree(div);
  337. }
  338. static void __init
  339. _ti_clkctrl_setup_subclks(struct omap_clkctrl_provider *provider,
  340. struct device_node *node,
  341. const struct omap_clkctrl_reg_data *data,
  342. void __iomem *reg, const char *clkctrl_name)
  343. {
  344. const struct omap_clkctrl_bit_data *bits = data->bit_data;
  345. if (!bits)
  346. return;
  347. while (bits->bit) {
  348. switch (bits->type) {
  349. case TI_CLK_GATE:
  350. _ti_clkctrl_setup_gate(provider, node, data->offset,
  351. bits, reg, clkctrl_name);
  352. break;
  353. case TI_CLK_DIVIDER:
  354. _ti_clkctrl_setup_div(provider, node, data->offset,
  355. bits, reg, clkctrl_name);
  356. break;
  357. case TI_CLK_MUX:
  358. _ti_clkctrl_setup_mux(provider, node, data->offset,
  359. bits, reg, clkctrl_name);
  360. break;
  361. default:
  362. pr_err("%s: bad subclk type: %d\n", __func__,
  363. bits->type);
  364. return;
  365. }
  366. bits++;
  367. }
  368. }
  369. static void __init _clkctrl_add_provider(void *data,
  370. struct device_node *np)
  371. {
  372. of_clk_add_hw_provider(np, _ti_omap4_clkctrl_xlate, data);
  373. }
  374. /*
  375. * Get clock name based on "clock-output-names" property or the
  376. * compatible property for clkctrl.
  377. */
  378. static const char * __init clkctrl_get_name(struct device_node *np)
  379. {
  380. struct property *prop;
  381. const int prefix_len = 11;
  382. const char *compat;
  383. const char *output;
  384. const char *end;
  385. char *name;
  386. if (!of_property_read_string_index(np, "clock-output-names", 0,
  387. &output)) {
  388. int len;
  389. len = strlen(output);
  390. end = strstr(output, "_clkctrl");
  391. if (end)
  392. len -= strlen(end);
  393. name = kstrndup(output, len, GFP_KERNEL);
  394. return name;
  395. }
  396. of_property_for_each_string(np, "compatible", prop, compat) {
  397. if (!strncmp("ti,clkctrl-", compat, prefix_len)) {
  398. end = compat + prefix_len;
  399. /* Two letter minimum name length for l3, l4 etc */
  400. if (strnlen(end, 16) < 2)
  401. continue;
  402. name = kstrdup_and_replace(end, '-', '_', GFP_KERNEL);
  403. if (!name)
  404. continue;
  405. return name;
  406. }
  407. }
  408. return NULL;
  409. }
  410. static void __init _ti_omap4_clkctrl_setup(struct device_node *node)
  411. {
  412. struct omap_clkctrl_provider *provider;
  413. const struct omap_clkctrl_data *data = default_clkctrl_data;
  414. const struct omap_clkctrl_reg_data *reg_data;
  415. struct clk_init_data init = { NULL };
  416. struct clk_hw_omap *hw;
  417. struct clk *clk;
  418. struct omap_clkctrl_clk *clkctrl_clk = NULL;
  419. bool legacy_naming;
  420. const char *clkctrl_name;
  421. u32 addr;
  422. int ret;
  423. char *c;
  424. u16 soc_mask = 0;
  425. struct resource res;
  426. of_address_to_resource(node, 0, &res);
  427. addr = (u32)res.start;
  428. #ifdef CONFIG_ARCH_OMAP4
  429. if (of_machine_is_compatible("ti,omap4"))
  430. data = omap4_clkctrl_data;
  431. #endif
  432. #ifdef CONFIG_SOC_OMAP5
  433. if (of_machine_is_compatible("ti,omap5"))
  434. data = omap5_clkctrl_data;
  435. #endif
  436. #ifdef CONFIG_SOC_DRA7XX
  437. if (of_machine_is_compatible("ti,dra7"))
  438. data = dra7_clkctrl_data;
  439. if (of_machine_is_compatible("ti,dra72"))
  440. soc_mask = CLKF_SOC_DRA72;
  441. if (of_machine_is_compatible("ti,dra74"))
  442. soc_mask = CLKF_SOC_DRA74;
  443. if (of_machine_is_compatible("ti,dra76"))
  444. soc_mask = CLKF_SOC_DRA76;
  445. #endif
  446. #ifdef CONFIG_SOC_AM33XX
  447. if (of_machine_is_compatible("ti,am33xx"))
  448. data = am3_clkctrl_data;
  449. #endif
  450. #ifdef CONFIG_SOC_AM43XX
  451. if (of_machine_is_compatible("ti,am4372"))
  452. data = am4_clkctrl_data;
  453. if (of_machine_is_compatible("ti,am438x"))
  454. data = am438x_clkctrl_data;
  455. #endif
  456. #ifdef CONFIG_SOC_TI81XX
  457. if (of_machine_is_compatible("ti,dm814"))
  458. data = dm814_clkctrl_data;
  459. if (of_machine_is_compatible("ti,dm816"))
  460. data = dm816_clkctrl_data;
  461. #endif
  462. if (ti_clk_get_features()->flags & TI_CLK_DEVICE_TYPE_GP)
  463. soc_mask |= CLKF_SOC_NONSEC;
  464. while (data->addr) {
  465. if (addr == data->addr)
  466. break;
  467. data++;
  468. }
  469. if (!data->addr) {
  470. pr_err("%pOF not found from clkctrl data.\n", node);
  471. return;
  472. }
  473. provider = kzalloc(sizeof(*provider), GFP_KERNEL);
  474. if (!provider)
  475. return;
  476. provider->base = of_iomap(node, 0);
  477. legacy_naming = ti_clk_get_features()->flags & TI_CLK_CLKCTRL_COMPAT;
  478. clkctrl_name = clkctrl_get_name(node);
  479. if (clkctrl_name) {
  480. provider->clkdm_name = kasprintf(GFP_KERNEL,
  481. "%s_clkdm", clkctrl_name);
  482. if (!provider->clkdm_name) {
  483. kfree(provider);
  484. return;
  485. }
  486. goto clkdm_found;
  487. }
  488. /*
  489. * The code below can be removed when all clkctrl nodes use domain
  490. * specific compatible property and standard clock node naming
  491. */
  492. if (legacy_naming) {
  493. provider->clkdm_name = kasprintf(GFP_KERNEL, "%pOFnxxx", node->parent);
  494. if (!provider->clkdm_name) {
  495. kfree(provider);
  496. return;
  497. }
  498. /*
  499. * Create default clkdm name, replace _cm from end of parent
  500. * node name with _clkdm
  501. */
  502. provider->clkdm_name[strlen(provider->clkdm_name) - 2] = 0;
  503. } else {
  504. provider->clkdm_name = kasprintf(GFP_KERNEL, "%pOFn", node);
  505. if (!provider->clkdm_name) {
  506. kfree(provider);
  507. return;
  508. }
  509. /*
  510. * Create default clkdm name, replace _clkctrl from end of
  511. * node name with _clkdm
  512. */
  513. provider->clkdm_name[strlen(provider->clkdm_name) - 7] = 0;
  514. }
  515. strcat(provider->clkdm_name, "clkdm");
  516. /* Replace any dash from the clkdm name with underscore */
  517. c = provider->clkdm_name;
  518. while (*c) {
  519. if (*c == '-')
  520. *c = '_';
  521. c++;
  522. }
  523. clkdm_found:
  524. INIT_LIST_HEAD(&provider->clocks);
  525. /* Generate clocks */
  526. reg_data = data->regs;
  527. while (reg_data->parent) {
  528. if ((reg_data->flags & CLKF_SOC_MASK) &&
  529. (reg_data->flags & soc_mask) == 0) {
  530. reg_data++;
  531. continue;
  532. }
  533. hw = kzalloc(sizeof(*hw), GFP_KERNEL);
  534. if (!hw)
  535. return;
  536. hw->enable_reg.ptr = provider->base + reg_data->offset;
  537. _ti_clkctrl_setup_subclks(provider, node, reg_data,
  538. hw->enable_reg.ptr, clkctrl_name);
  539. if (reg_data->flags & CLKF_SW_SUP)
  540. hw->enable_bit = MODULEMODE_SWCTRL;
  541. if (reg_data->flags & CLKF_HW_SUP)
  542. hw->enable_bit = MODULEMODE_HWCTRL;
  543. if (reg_data->flags & CLKF_NO_IDLEST)
  544. set_bit(NO_IDLEST, &hw->flags);
  545. if (reg_data->clkdm_name)
  546. hw->clkdm_name = reg_data->clkdm_name;
  547. else
  548. hw->clkdm_name = provider->clkdm_name;
  549. init.parent_names = &reg_data->parent;
  550. init.num_parents = 1;
  551. init.flags = 0;
  552. if (reg_data->flags & CLKF_SET_RATE_PARENT)
  553. init.flags |= CLK_SET_RATE_PARENT;
  554. init.name = clkctrl_get_clock_name(node, clkctrl_name,
  555. reg_data->offset, 0,
  556. legacy_naming);
  557. if (!init.name)
  558. goto cleanup;
  559. clkctrl_clk = kzalloc(sizeof(*clkctrl_clk), GFP_KERNEL);
  560. if (!clkctrl_clk)
  561. goto cleanup;
  562. init.ops = &omap4_clkctrl_clk_ops;
  563. hw->hw.init = &init;
  564. clk = of_ti_clk_register_omap_hw(node, &hw->hw, init.name);
  565. if (IS_ERR_OR_NULL(clk))
  566. goto cleanup;
  567. clkctrl_clk->reg_offset = reg_data->offset;
  568. clkctrl_clk->clk = &hw->hw;
  569. list_add(&clkctrl_clk->node, &provider->clocks);
  570. reg_data++;
  571. }
  572. ret = of_clk_add_hw_provider(node, _ti_omap4_clkctrl_xlate, provider);
  573. if (ret == -EPROBE_DEFER)
  574. ti_clk_retry_init(node, provider, _clkctrl_add_provider);
  575. kfree(clkctrl_name);
  576. return;
  577. cleanup:
  578. kfree(hw);
  579. kfree(init.name);
  580. kfree(clkctrl_name);
  581. kfree(clkctrl_clk);
  582. }
  583. CLK_OF_DECLARE(ti_omap4_clkctrl_clock, "ti,clkctrl",
  584. _ti_omap4_clkctrl_setup);
  585. /**
  586. * ti_clk_is_in_standby - Check if clkctrl clock is in standby or not
  587. * @clk: clock to check standby status for
  588. *
  589. * Finds whether the provided clock is in standby mode or not. Returns
  590. * true if the provided clock is a clkctrl type clock and it is in standby,
  591. * false otherwise.
  592. */
  593. bool ti_clk_is_in_standby(struct clk *clk)
  594. {
  595. struct clk_hw *hw;
  596. struct clk_hw_omap *hwclk;
  597. u32 val;
  598. hw = __clk_get_hw(clk);
  599. if (!omap2_clk_is_hw_omap(hw))
  600. return false;
  601. hwclk = to_clk_hw_omap(hw);
  602. val = ti_clk_ll_ops->clk_readl(&hwclk->enable_reg);
  603. if (val & OMAP4_STBYST_MASK)
  604. return true;
  605. return false;
  606. }
  607. EXPORT_SYMBOL_GPL(ti_clk_is_in_standby);