divider.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Zynq UltraScale+ MPSoC Divider support
  4. *
  5. * Copyright (C) 2016-2019 Xilinx
  6. *
  7. * Adjustable divider clock implementation
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/clk-provider.h>
  11. #include <linux/slab.h>
  12. #include "clk-zynqmp.h"
  13. /*
  14. * DOC: basic adjustable divider clock that cannot gate
  15. *
  16. * Traits of this clock:
  17. * prepare - clk_prepare only ensures that parents are prepared
  18. * enable - clk_enable only ensures that parents are enabled
  19. * rate - rate is adjustable. clk->rate = ceiling(parent->rate / divisor)
  20. * parent - fixed parent. No clk_set_parent support
  21. */
  22. #define to_zynqmp_clk_divider(_hw) \
  23. container_of(_hw, struct zynqmp_clk_divider, hw)
  24. #define CLK_FRAC BIT(13) /* has a fractional parent */
  25. #define CUSTOM_FLAG_CLK_FRAC BIT(0) /* has a fractional parent in custom type flag */
  26. /**
  27. * struct zynqmp_clk_divider - adjustable divider clock
  28. * @hw: handle between common and hardware-specific interfaces
  29. * @flags: Hardware specific flags
  30. * @is_frac: The divider is a fractional divider
  31. * @clk_id: Id of clock
  32. * @div_type: divisor type (TYPE_DIV1 or TYPE_DIV2)
  33. * @max_div: maximum supported divisor (fetched from firmware)
  34. */
  35. struct zynqmp_clk_divider {
  36. struct clk_hw hw;
  37. u8 flags;
  38. bool is_frac;
  39. u32 clk_id;
  40. u32 div_type;
  41. u16 max_div;
  42. };
  43. static inline int zynqmp_divider_get_val(unsigned long parent_rate,
  44. unsigned long rate, u16 flags)
  45. {
  46. int up, down;
  47. unsigned long up_rate, down_rate;
  48. if (flags & CLK_DIVIDER_POWER_OF_TWO) {
  49. up = DIV_ROUND_UP_ULL((u64)parent_rate, rate);
  50. down = DIV_ROUND_DOWN_ULL((u64)parent_rate, rate);
  51. up = __roundup_pow_of_two(up);
  52. down = __rounddown_pow_of_two(down);
  53. up_rate = DIV_ROUND_UP_ULL((u64)parent_rate, up);
  54. down_rate = DIV_ROUND_UP_ULL((u64)parent_rate, down);
  55. return (rate - up_rate) <= (down_rate - rate) ? up : down;
  56. } else {
  57. return DIV_ROUND_CLOSEST(parent_rate, rate);
  58. }
  59. }
  60. /**
  61. * zynqmp_clk_divider_recalc_rate() - Recalc rate of divider clock
  62. * @hw: handle between common and hardware-specific interfaces
  63. * @parent_rate: rate of parent clock
  64. *
  65. * Return: 0 on success else error+reason
  66. */
  67. static unsigned long zynqmp_clk_divider_recalc_rate(struct clk_hw *hw,
  68. unsigned long parent_rate)
  69. {
  70. struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw);
  71. const char *clk_name = clk_hw_get_name(hw);
  72. u32 clk_id = divider->clk_id;
  73. u32 div_type = divider->div_type;
  74. u32 div, value;
  75. int ret;
  76. ret = zynqmp_pm_clock_getdivider(clk_id, &div);
  77. if (ret)
  78. pr_debug("%s() get divider failed for %s, ret = %d\n",
  79. __func__, clk_name, ret);
  80. if (div_type == TYPE_DIV1)
  81. value = div & 0xFFFF;
  82. else
  83. value = div >> 16;
  84. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  85. value = 1 << value;
  86. if (!value) {
  87. WARN(!(divider->flags & CLK_DIVIDER_ALLOW_ZERO),
  88. "%s: Zero divisor and CLK_DIVIDER_ALLOW_ZERO not set\n",
  89. clk_name);
  90. return parent_rate;
  91. }
  92. return DIV_ROUND_UP_ULL(parent_rate, value);
  93. }
  94. /**
  95. * zynqmp_clk_divider_round_rate() - Round rate of divider clock
  96. * @hw: handle between common and hardware-specific interfaces
  97. * @rate: rate of clock to be set
  98. * @prate: rate of parent clock
  99. *
  100. * Return: 0 on success else error+reason
  101. */
  102. static long zynqmp_clk_divider_round_rate(struct clk_hw *hw,
  103. unsigned long rate,
  104. unsigned long *prate)
  105. {
  106. struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw);
  107. const char *clk_name = clk_hw_get_name(hw);
  108. u32 clk_id = divider->clk_id;
  109. u32 div_type = divider->div_type;
  110. u32 bestdiv;
  111. int ret;
  112. u8 width;
  113. /* if read only, just return current value */
  114. if (divider->flags & CLK_DIVIDER_READ_ONLY) {
  115. ret = zynqmp_pm_clock_getdivider(clk_id, &bestdiv);
  116. if (ret)
  117. pr_debug("%s() get divider failed for %s, ret = %d\n",
  118. __func__, clk_name, ret);
  119. if (div_type == TYPE_DIV1)
  120. bestdiv = bestdiv & 0xFFFF;
  121. else
  122. bestdiv = bestdiv >> 16;
  123. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  124. bestdiv = 1 << bestdiv;
  125. return DIV_ROUND_UP_ULL((u64)*prate, bestdiv);
  126. }
  127. width = fls(divider->max_div);
  128. rate = divider_round_rate(hw, rate, prate, NULL, width, divider->flags);
  129. if (divider->is_frac && (clk_hw_get_flags(hw) & CLK_SET_RATE_PARENT) && (rate % *prate))
  130. *prate = rate;
  131. return rate;
  132. }
  133. /**
  134. * zynqmp_clk_divider_set_rate() - Set rate of divider clock
  135. * @hw: handle between common and hardware-specific interfaces
  136. * @rate: rate of clock to be set
  137. * @parent_rate: rate of parent clock
  138. *
  139. * Return: 0 on success else error+reason
  140. */
  141. static int zynqmp_clk_divider_set_rate(struct clk_hw *hw, unsigned long rate,
  142. unsigned long parent_rate)
  143. {
  144. struct zynqmp_clk_divider *divider = to_zynqmp_clk_divider(hw);
  145. const char *clk_name = clk_hw_get_name(hw);
  146. u32 clk_id = divider->clk_id;
  147. u32 div_type = divider->div_type;
  148. u32 value, div;
  149. int ret;
  150. value = zynqmp_divider_get_val(parent_rate, rate, divider->flags);
  151. if (div_type == TYPE_DIV1) {
  152. div = value & 0xFFFF;
  153. div |= 0xffff << 16;
  154. } else {
  155. div = 0xffff;
  156. div |= value << 16;
  157. }
  158. if (divider->flags & CLK_DIVIDER_POWER_OF_TWO)
  159. div = __ffs(div);
  160. ret = zynqmp_pm_clock_setdivider(clk_id, div);
  161. if (ret)
  162. pr_debug("%s() set divider failed for %s, ret = %d\n",
  163. __func__, clk_name, ret);
  164. return ret;
  165. }
  166. static const struct clk_ops zynqmp_clk_divider_ops = {
  167. .recalc_rate = zynqmp_clk_divider_recalc_rate,
  168. .round_rate = zynqmp_clk_divider_round_rate,
  169. .set_rate = zynqmp_clk_divider_set_rate,
  170. };
  171. static const struct clk_ops zynqmp_clk_divider_ro_ops = {
  172. .recalc_rate = zynqmp_clk_divider_recalc_rate,
  173. .round_rate = zynqmp_clk_divider_round_rate,
  174. };
  175. /**
  176. * zynqmp_clk_get_max_divisor() - Get maximum supported divisor from firmware.
  177. * @clk_id: Id of clock
  178. * @type: Divider type
  179. *
  180. * Return: Maximum divisor of a clock if query data is successful
  181. * U16_MAX in case of query data is not success
  182. */
  183. static u32 zynqmp_clk_get_max_divisor(u32 clk_id, u32 type)
  184. {
  185. struct zynqmp_pm_query_data qdata = {0};
  186. u32 ret_payload[PAYLOAD_ARG_CNT];
  187. int ret;
  188. qdata.qid = PM_QID_CLOCK_GET_MAX_DIVISOR;
  189. qdata.arg1 = clk_id;
  190. qdata.arg2 = type;
  191. ret = zynqmp_pm_query_data(qdata, ret_payload);
  192. /*
  193. * To maintain backward compatibility return maximum possible value
  194. * (0xFFFF) if query for max divisor is not successful.
  195. */
  196. if (ret)
  197. return U16_MAX;
  198. return ret_payload[1];
  199. }
  200. static inline unsigned long zynqmp_clk_map_divider_ccf_flags(
  201. const u32 zynqmp_type_flag)
  202. {
  203. unsigned long ccf_flag = 0;
  204. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_ONE_BASED)
  205. ccf_flag |= CLK_DIVIDER_ONE_BASED;
  206. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_POWER_OF_TWO)
  207. ccf_flag |= CLK_DIVIDER_POWER_OF_TWO;
  208. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_ALLOW_ZERO)
  209. ccf_flag |= CLK_DIVIDER_ALLOW_ZERO;
  210. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_POWER_OF_TWO)
  211. ccf_flag |= CLK_DIVIDER_HIWORD_MASK;
  212. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_ROUND_CLOSEST)
  213. ccf_flag |= CLK_DIVIDER_ROUND_CLOSEST;
  214. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_READ_ONLY)
  215. ccf_flag |= CLK_DIVIDER_READ_ONLY;
  216. if (zynqmp_type_flag & ZYNQMP_CLK_DIVIDER_MAX_AT_ZERO)
  217. ccf_flag |= CLK_DIVIDER_MAX_AT_ZERO;
  218. return ccf_flag;
  219. }
  220. /**
  221. * zynqmp_clk_register_divider() - Register a divider clock
  222. * @name: Name of this clock
  223. * @clk_id: Id of clock
  224. * @parents: Name of this clock's parents
  225. * @num_parents: Number of parents
  226. * @nodes: Clock topology node
  227. *
  228. * Return: clock hardware to registered clock divider
  229. */
  230. struct clk_hw *zynqmp_clk_register_divider(const char *name,
  231. u32 clk_id,
  232. const char * const *parents,
  233. u8 num_parents,
  234. const struct clock_topology *nodes)
  235. {
  236. struct zynqmp_clk_divider *div;
  237. struct clk_hw *hw;
  238. struct clk_init_data init;
  239. int ret;
  240. /* allocate the divider */
  241. div = kzalloc(sizeof(*div), GFP_KERNEL);
  242. if (!div)
  243. return ERR_PTR(-ENOMEM);
  244. init.name = name;
  245. if (nodes->type_flag & CLK_DIVIDER_READ_ONLY)
  246. init.ops = &zynqmp_clk_divider_ro_ops;
  247. else
  248. init.ops = &zynqmp_clk_divider_ops;
  249. init.flags = zynqmp_clk_map_common_ccf_flags(nodes->flag);
  250. init.parent_names = parents;
  251. init.num_parents = 1;
  252. /* struct clk_divider assignments */
  253. div->is_frac = !!((nodes->flag & CLK_FRAC) |
  254. (nodes->custom_type_flag & CUSTOM_FLAG_CLK_FRAC));
  255. div->flags = zynqmp_clk_map_divider_ccf_flags(nodes->type_flag);
  256. div->hw.init = &init;
  257. div->clk_id = clk_id;
  258. div->div_type = nodes->type;
  259. /*
  260. * To achieve best possible rate, maximum limit of divider is required
  261. * while computation.
  262. */
  263. div->max_div = zynqmp_clk_get_max_divisor(clk_id, nodes->type);
  264. hw = &div->hw;
  265. ret = clk_hw_register(NULL, hw);
  266. if (ret) {
  267. kfree(div);
  268. hw = ERR_PTR(ret);
  269. }
  270. return hw;
  271. }