pxa3xx-cpufreq.c 6.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright (C) 2008 Marvell International Ltd.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/module.h>
  7. #include <linux/sched.h>
  8. #include <linux/init.h>
  9. #include <linux/cpufreq.h>
  10. #include <linux/soc/pxa/cpu.h>
  11. #include <linux/clk/pxa.h>
  12. #include <linux/slab.h>
  13. #include <linux/io.h>
  14. #define HSS_104M (0)
  15. #define HSS_156M (1)
  16. #define HSS_208M (2)
  17. #define HSS_312M (3)
  18. #define SMCFS_78M (0)
  19. #define SMCFS_104M (2)
  20. #define SMCFS_208M (5)
  21. #define SFLFS_104M (0)
  22. #define SFLFS_156M (1)
  23. #define SFLFS_208M (2)
  24. #define SFLFS_312M (3)
  25. #define XSPCLK_156M (0)
  26. #define XSPCLK_NONE (3)
  27. #define DMCFS_26M (0)
  28. #define DMCFS_260M (3)
  29. #define ACCR_XPDIS (1 << 31) /* Core PLL Output Disable */
  30. #define ACCR_SPDIS (1 << 30) /* System PLL Output Disable */
  31. #define ACCR_D0CS (1 << 26) /* D0 Mode Clock Select */
  32. #define ACCR_PCCE (1 << 11) /* Power Mode Change Clock Enable */
  33. #define ACCR_DDR_D0CS (1 << 7) /* DDR SDRAM clock frequency in D0CS (PXA31x only) */
  34. #define ACCR_SMCFS_MASK (0x7 << 23) /* Static Memory Controller Frequency Select */
  35. #define ACCR_SFLFS_MASK (0x3 << 18) /* Frequency Select for Internal Memory Controller */
  36. #define ACCR_XSPCLK_MASK (0x3 << 16) /* Core Frequency during Frequency Change */
  37. #define ACCR_HSS_MASK (0x3 << 14) /* System Bus-Clock Frequency Select */
  38. #define ACCR_DMCFS_MASK (0x3 << 12) /* Dynamic Memory Controller Clock Frequency Select */
  39. #define ACCR_XN_MASK (0x7 << 8) /* Core PLL Turbo-Mode-to-Run-Mode Ratio */
  40. #define ACCR_XL_MASK (0x1f) /* Core PLL Run-Mode-to-Oscillator Ratio */
  41. #define ACCR_SMCFS(x) (((x) & 0x7) << 23)
  42. #define ACCR_SFLFS(x) (((x) & 0x3) << 18)
  43. #define ACCR_XSPCLK(x) (((x) & 0x3) << 16)
  44. #define ACCR_HSS(x) (((x) & 0x3) << 14)
  45. #define ACCR_DMCFS(x) (((x) & 0x3) << 12)
  46. #define ACCR_XN(x) (((x) & 0x7) << 8)
  47. #define ACCR_XL(x) ((x) & 0x1f)
  48. struct pxa3xx_freq_info {
  49. unsigned int cpufreq_mhz;
  50. unsigned int core_xl : 5;
  51. unsigned int core_xn : 3;
  52. unsigned int hss : 2;
  53. unsigned int dmcfs : 2;
  54. unsigned int smcfs : 3;
  55. unsigned int sflfs : 2;
  56. unsigned int df_clkdiv : 3;
  57. int vcc_core; /* in mV */
  58. int vcc_sram; /* in mV */
  59. };
  60. #define OP(cpufreq, _xl, _xn, _hss, _dmc, _smc, _sfl, _dfi, vcore, vsram) \
  61. { \
  62. .cpufreq_mhz = cpufreq, \
  63. .core_xl = _xl, \
  64. .core_xn = _xn, \
  65. .hss = HSS_##_hss##M, \
  66. .dmcfs = DMCFS_##_dmc##M, \
  67. .smcfs = SMCFS_##_smc##M, \
  68. .sflfs = SFLFS_##_sfl##M, \
  69. .df_clkdiv = _dfi, \
  70. .vcc_core = vcore, \
  71. .vcc_sram = vsram, \
  72. }
  73. static struct pxa3xx_freq_info pxa300_freqs[] = {
  74. /* CPU XL XN HSS DMEM SMEM SRAM DFI VCC_CORE VCC_SRAM */
  75. OP(104, 8, 1, 104, 260, 78, 104, 3, 1000, 1100), /* 104MHz */
  76. OP(208, 16, 1, 104, 260, 104, 156, 2, 1000, 1100), /* 208MHz */
  77. OP(416, 16, 2, 156, 260, 104, 208, 2, 1100, 1200), /* 416MHz */
  78. OP(624, 24, 2, 208, 260, 208, 312, 3, 1375, 1400), /* 624MHz */
  79. };
  80. static struct pxa3xx_freq_info pxa320_freqs[] = {
  81. /* CPU XL XN HSS DMEM SMEM SRAM DFI VCC_CORE VCC_SRAM */
  82. OP(104, 8, 1, 104, 260, 78, 104, 3, 1000, 1100), /* 104MHz */
  83. OP(208, 16, 1, 104, 260, 104, 156, 2, 1000, 1100), /* 208MHz */
  84. OP(416, 16, 2, 156, 260, 104, 208, 2, 1100, 1200), /* 416MHz */
  85. OP(624, 24, 2, 208, 260, 208, 312, 3, 1375, 1400), /* 624MHz */
  86. OP(806, 31, 2, 208, 260, 208, 312, 3, 1400, 1400), /* 806MHz */
  87. };
  88. static unsigned int pxa3xx_freqs_num;
  89. static struct pxa3xx_freq_info *pxa3xx_freqs;
  90. static struct cpufreq_frequency_table *pxa3xx_freqs_table;
  91. static int setup_freqs_table(struct cpufreq_policy *policy,
  92. struct pxa3xx_freq_info *freqs, int num)
  93. {
  94. struct cpufreq_frequency_table *table;
  95. int i;
  96. table = kcalloc(num + 1, sizeof(*table), GFP_KERNEL);
  97. if (table == NULL)
  98. return -ENOMEM;
  99. for (i = 0; i < num; i++) {
  100. table[i].driver_data = i;
  101. table[i].frequency = freqs[i].cpufreq_mhz * 1000;
  102. }
  103. table[num].driver_data = i;
  104. table[num].frequency = CPUFREQ_TABLE_END;
  105. pxa3xx_freqs = freqs;
  106. pxa3xx_freqs_num = num;
  107. pxa3xx_freqs_table = table;
  108. policy->freq_table = table;
  109. return 0;
  110. }
  111. static void __update_core_freq(struct pxa3xx_freq_info *info)
  112. {
  113. u32 mask, disable, enable, xclkcfg;
  114. mask = ACCR_XN_MASK | ACCR_XL_MASK;
  115. disable = mask | ACCR_XSPCLK_MASK;
  116. enable = ACCR_XN(info->core_xn) | ACCR_XL(info->core_xl);
  117. /* No clock until core PLL is re-locked */
  118. enable |= ACCR_XSPCLK(XSPCLK_NONE);
  119. xclkcfg = (info->core_xn == 2) ? 0x3 : 0x2; /* turbo bit */
  120. pxa3xx_clk_update_accr(disable, enable, xclkcfg, mask);
  121. }
  122. static void __update_bus_freq(struct pxa3xx_freq_info *info)
  123. {
  124. u32 mask, disable, enable;
  125. mask = ACCR_SMCFS_MASK | ACCR_SFLFS_MASK | ACCR_HSS_MASK |
  126. ACCR_DMCFS_MASK;
  127. disable = mask;
  128. enable = ACCR_SMCFS(info->smcfs) | ACCR_SFLFS(info->sflfs) |
  129. ACCR_HSS(info->hss) | ACCR_DMCFS(info->dmcfs);
  130. pxa3xx_clk_update_accr(disable, enable, 0, mask);
  131. }
  132. static unsigned int pxa3xx_cpufreq_get(unsigned int cpu)
  133. {
  134. return pxa3xx_get_clk_frequency_khz(0);
  135. }
  136. static int pxa3xx_cpufreq_set(struct cpufreq_policy *policy, unsigned int index)
  137. {
  138. struct pxa3xx_freq_info *next;
  139. unsigned long flags;
  140. if (policy->cpu != 0)
  141. return -EINVAL;
  142. next = &pxa3xx_freqs[index];
  143. local_irq_save(flags);
  144. __update_core_freq(next);
  145. __update_bus_freq(next);
  146. local_irq_restore(flags);
  147. return 0;
  148. }
  149. static int pxa3xx_cpufreq_init(struct cpufreq_policy *policy)
  150. {
  151. int ret = -EINVAL;
  152. /* set default policy and cpuinfo */
  153. policy->min = policy->cpuinfo.min_freq = 104000;
  154. policy->max = policy->cpuinfo.max_freq =
  155. (cpu_is_pxa320()) ? 806000 : 624000;
  156. policy->cpuinfo.transition_latency = 1000; /* FIXME: 1 ms, assumed */
  157. if (cpu_is_pxa300() || cpu_is_pxa310())
  158. ret = setup_freqs_table(policy, pxa300_freqs,
  159. ARRAY_SIZE(pxa300_freqs));
  160. if (cpu_is_pxa320())
  161. ret = setup_freqs_table(policy, pxa320_freqs,
  162. ARRAY_SIZE(pxa320_freqs));
  163. if (ret) {
  164. pr_err("failed to setup frequency table\n");
  165. return ret;
  166. }
  167. pr_info("CPUFREQ support for PXA3xx initialized\n");
  168. return 0;
  169. }
  170. static struct cpufreq_driver pxa3xx_cpufreq_driver = {
  171. .flags = CPUFREQ_NEED_INITIAL_FREQ_CHECK,
  172. .verify = cpufreq_generic_frequency_table_verify,
  173. .target_index = pxa3xx_cpufreq_set,
  174. .init = pxa3xx_cpufreq_init,
  175. .get = pxa3xx_cpufreq_get,
  176. .name = "pxa3xx-cpufreq",
  177. };
  178. static int __init cpufreq_init(void)
  179. {
  180. if (cpu_is_pxa3xx())
  181. return cpufreq_register_driver(&pxa3xx_cpufreq_driver);
  182. return 0;
  183. }
  184. module_init(cpufreq_init);
  185. static void __exit cpufreq_exit(void)
  186. {
  187. cpufreq_unregister_driver(&pxa3xx_cpufreq_driver);
  188. }
  189. module_exit(cpufreq_exit);
  190. MODULE_DESCRIPTION("CPU frequency scaling driver for PXA3xx");
  191. MODULE_LICENSE("GPL");