aspeed-hace.h 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. #ifndef __ASPEED_HACE_H__
  3. #define __ASPEED_HACE_H__
  4. #include <crypto/aes.h>
  5. #include <crypto/engine.h>
  6. #include <crypto/hash.h>
  7. #include <crypto/sha2.h>
  8. #include <linux/bits.h>
  9. #include <linux/compiler_attributes.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/types.h>
  12. /*****************************
  13. * *
  14. * HACE register definitions *
  15. * *
  16. * ***************************/
  17. #define ASPEED_HACE_SRC 0x00 /* Crypto Data Source Base Address Register */
  18. #define ASPEED_HACE_DEST 0x04 /* Crypto Data Destination Base Address Register */
  19. #define ASPEED_HACE_CONTEXT 0x08 /* Crypto Context Buffer Base Address Register */
  20. #define ASPEED_HACE_DATA_LEN 0x0C /* Crypto Data Length Register */
  21. #define ASPEED_HACE_CMD 0x10 /* Crypto Engine Command Register */
  22. /* G5 */
  23. #define ASPEED_HACE_TAG 0x18 /* HACE Tag Register */
  24. /* G6 */
  25. #define ASPEED_HACE_GCM_ADD_LEN 0x14 /* Crypto AES-GCM Additional Data Length Register */
  26. #define ASPEED_HACE_GCM_TAG_BASE_ADDR 0x18 /* Crypto AES-GCM Tag Write Buff Base Address Reg */
  27. #define ASPEED_HACE_STS 0x1C /* HACE Status Register */
  28. #define ASPEED_HACE_HASH_SRC 0x20 /* Hash Data Source Base Address Register */
  29. #define ASPEED_HACE_HASH_DIGEST_BUFF 0x24 /* Hash Digest Write Buffer Base Address Register */
  30. #define ASPEED_HACE_HASH_KEY_BUFF 0x28 /* Hash HMAC Key Buffer Base Address Register */
  31. #define ASPEED_HACE_HASH_DATA_LEN 0x2C /* Hash Data Length Register */
  32. #define ASPEED_HACE_HASH_CMD 0x30 /* Hash Engine Command Register */
  33. /* crypto cmd */
  34. #define HACE_CMD_SINGLE_DES 0
  35. #define HACE_CMD_TRIPLE_DES BIT(17)
  36. #define HACE_CMD_AES_SELECT 0
  37. #define HACE_CMD_DES_SELECT BIT(16)
  38. #define HACE_CMD_ISR_EN BIT(12)
  39. #define HACE_CMD_CONTEXT_SAVE_ENABLE (0)
  40. #define HACE_CMD_CONTEXT_SAVE_DISABLE BIT(9)
  41. #define HACE_CMD_AES (0)
  42. #define HACE_CMD_DES (0)
  43. #define HACE_CMD_RC4 BIT(8)
  44. #define HACE_CMD_DECRYPT (0)
  45. #define HACE_CMD_ENCRYPT BIT(7)
  46. #define HACE_CMD_ECB (0x0 << 4)
  47. #define HACE_CMD_CBC (0x1 << 4)
  48. #define HACE_CMD_CFB (0x2 << 4)
  49. #define HACE_CMD_OFB (0x3 << 4)
  50. #define HACE_CMD_CTR (0x4 << 4)
  51. #define HACE_CMD_OP_MODE_MASK (0x7 << 4)
  52. #define HACE_CMD_AES128 (0x0 << 2)
  53. #define HACE_CMD_AES192 (0x1 << 2)
  54. #define HACE_CMD_AES256 (0x2 << 2)
  55. #define HACE_CMD_OP_CASCADE (0x3)
  56. #define HACE_CMD_OP_INDEPENDENT (0x1)
  57. /* G5 */
  58. #define HACE_CMD_RI_WO_DATA_ENABLE (0)
  59. #define HACE_CMD_RI_WO_DATA_DISABLE BIT(11)
  60. #define HACE_CMD_CONTEXT_LOAD_ENABLE (0)
  61. #define HACE_CMD_CONTEXT_LOAD_DISABLE BIT(10)
  62. /* G6 */
  63. #define HACE_CMD_AES_KEY_FROM_OTP BIT(24)
  64. #define HACE_CMD_GHASH_TAG_XOR_EN BIT(23)
  65. #define HACE_CMD_GHASH_PAD_LEN_INV BIT(22)
  66. #define HACE_CMD_GCM_TAG_ADDR_SEL BIT(21)
  67. #define HACE_CMD_MBUS_REQ_SYNC_EN BIT(20)
  68. #define HACE_CMD_DES_SG_CTRL BIT(19)
  69. #define HACE_CMD_SRC_SG_CTRL BIT(18)
  70. #define HACE_CMD_CTR_IV_AES_96 (0x1 << 14)
  71. #define HACE_CMD_CTR_IV_DES_32 (0x1 << 14)
  72. #define HACE_CMD_CTR_IV_AES_64 (0x2 << 14)
  73. #define HACE_CMD_CTR_IV_AES_32 (0x3 << 14)
  74. #define HACE_CMD_AES_KEY_HW_EXP BIT(13)
  75. #define HACE_CMD_GCM (0x5 << 4)
  76. /* interrupt status reg */
  77. #define HACE_CRYPTO_ISR BIT(12)
  78. #define HACE_HASH_ISR BIT(9)
  79. #define HACE_HASH_BUSY BIT(0)
  80. /* hash cmd reg */
  81. #define HASH_CMD_MBUS_REQ_SYNC_EN BIT(20)
  82. #define HASH_CMD_HASH_SRC_SG_CTRL BIT(18)
  83. #define HASH_CMD_SHA512_224 (0x3 << 10)
  84. #define HASH_CMD_SHA512_256 (0x2 << 10)
  85. #define HASH_CMD_SHA384 (0x1 << 10)
  86. #define HASH_CMD_SHA512 (0)
  87. #define HASH_CMD_INT_ENABLE BIT(9)
  88. #define HASH_CMD_HMAC (0x1 << 7)
  89. #define HASH_CMD_ACC_MODE (0x2 << 7)
  90. #define HASH_CMD_HMAC_KEY (0x3 << 7)
  91. #define HASH_CMD_SHA1 (0x2 << 4)
  92. #define HASH_CMD_SHA224 (0x4 << 4)
  93. #define HASH_CMD_SHA256 (0x5 << 4)
  94. #define HASH_CMD_SHA512_SER (0x6 << 4)
  95. #define HASH_CMD_SHA_SWAP (0x2 << 2)
  96. #define HASH_SG_LAST_LIST BIT(31)
  97. #define CRYPTO_FLAGS_BUSY BIT(1)
  98. #define SHA_OP_UPDATE 1
  99. #define SHA_OP_FINAL 2
  100. #define SHA_FLAGS_SHA1 BIT(0)
  101. #define SHA_FLAGS_SHA224 BIT(1)
  102. #define SHA_FLAGS_SHA256 BIT(2)
  103. #define SHA_FLAGS_SHA384 BIT(3)
  104. #define SHA_FLAGS_SHA512 BIT(4)
  105. #define SHA_FLAGS_SHA512_224 BIT(5)
  106. #define SHA_FLAGS_SHA512_256 BIT(6)
  107. #define SHA_FLAGS_HMAC BIT(8)
  108. #define SHA_FLAGS_FINUP BIT(9)
  109. #define SHA_FLAGS_MASK (0xff)
  110. #define ASPEED_CRYPTO_SRC_DMA_BUF_LEN 0xa000
  111. #define ASPEED_CRYPTO_DST_DMA_BUF_LEN 0xa000
  112. #define ASPEED_CRYPTO_GCM_TAG_OFFSET 0x9ff0
  113. #define ASPEED_HASH_SRC_DMA_BUF_LEN 0xa000
  114. #define ASPEED_HASH_QUEUE_LENGTH 50
  115. #define HACE_CMD_IV_REQUIRE (HACE_CMD_CBC | HACE_CMD_CFB | \
  116. HACE_CMD_OFB | HACE_CMD_CTR)
  117. struct aspeed_hace_dev;
  118. struct scatterlist;
  119. typedef int (*aspeed_hace_fn_t)(struct aspeed_hace_dev *);
  120. struct aspeed_sg_list {
  121. __le32 len;
  122. __le32 phy_addr;
  123. };
  124. struct aspeed_engine_hash {
  125. struct tasklet_struct done_task;
  126. unsigned long flags;
  127. struct ahash_request *req;
  128. /* input buffer */
  129. void *ahash_src_addr;
  130. dma_addr_t ahash_src_dma_addr;
  131. dma_addr_t src_dma;
  132. dma_addr_t digest_dma;
  133. size_t src_length;
  134. /* callback func */
  135. aspeed_hace_fn_t resume;
  136. aspeed_hace_fn_t dma_prepare;
  137. };
  138. struct aspeed_sha_hmac_ctx {
  139. struct crypto_shash *shash;
  140. u8 ipad[SHA512_BLOCK_SIZE];
  141. u8 opad[SHA512_BLOCK_SIZE];
  142. };
  143. struct aspeed_sham_ctx {
  144. struct aspeed_hace_dev *hace_dev;
  145. unsigned long flags; /* hmac flag */
  146. struct aspeed_sha_hmac_ctx base[];
  147. };
  148. struct aspeed_sham_reqctx {
  149. unsigned long flags; /* final update flag should no use*/
  150. unsigned long op; /* final or update */
  151. u32 cmd; /* trigger cmd */
  152. /* walk state */
  153. struct scatterlist *src_sg;
  154. int src_nents;
  155. unsigned int offset; /* offset in current sg */
  156. unsigned int total; /* per update length */
  157. size_t digsize;
  158. size_t block_size;
  159. size_t ivsize;
  160. const __be32 *sha_iv;
  161. /* remain data buffer */
  162. u8 buffer[SHA512_BLOCK_SIZE * 2];
  163. dma_addr_t buffer_dma_addr;
  164. size_t bufcnt; /* buffer counter */
  165. /* output buffer */
  166. u8 digest[SHA512_DIGEST_SIZE] __aligned(64);
  167. dma_addr_t digest_dma_addr;
  168. u64 digcnt[2];
  169. };
  170. struct aspeed_engine_crypto {
  171. struct tasklet_struct done_task;
  172. unsigned long flags;
  173. struct skcipher_request *req;
  174. /* context buffer */
  175. void *cipher_ctx;
  176. dma_addr_t cipher_ctx_dma;
  177. /* input buffer, could be single/scatter-gather lists */
  178. void *cipher_addr;
  179. dma_addr_t cipher_dma_addr;
  180. /* output buffer, only used in scatter-gather lists */
  181. void *dst_sg_addr;
  182. dma_addr_t dst_sg_dma_addr;
  183. /* callback func */
  184. aspeed_hace_fn_t resume;
  185. };
  186. struct aspeed_cipher_ctx {
  187. struct aspeed_hace_dev *hace_dev;
  188. int key_len;
  189. u8 key[AES_MAX_KEYLENGTH];
  190. /* callback func */
  191. aspeed_hace_fn_t start;
  192. struct crypto_skcipher *fallback_tfm;
  193. };
  194. struct aspeed_cipher_reqctx {
  195. int enc_cmd;
  196. int src_nents;
  197. int dst_nents;
  198. struct skcipher_request fallback_req; /* keep at the end */
  199. };
  200. struct aspeed_hace_dev {
  201. void __iomem *regs;
  202. struct device *dev;
  203. int irq;
  204. struct clk *clk;
  205. unsigned long version;
  206. struct crypto_engine *crypt_engine_hash;
  207. struct crypto_engine *crypt_engine_crypto;
  208. struct aspeed_engine_hash hash_engine;
  209. struct aspeed_engine_crypto crypto_engine;
  210. };
  211. struct aspeed_hace_alg {
  212. struct aspeed_hace_dev *hace_dev;
  213. const char *alg_base;
  214. union {
  215. struct skcipher_engine_alg skcipher;
  216. struct ahash_engine_alg ahash;
  217. } alg;
  218. };
  219. enum aspeed_version {
  220. AST2500_VERSION = 5,
  221. AST2600_VERSION
  222. };
  223. #define ast_hace_write(hace, val, offset) \
  224. writel((val), (hace)->regs + (offset))
  225. #define ast_hace_read(hace, offset) \
  226. readl((hace)->regs + (offset))
  227. void aspeed_register_hace_hash_algs(struct aspeed_hace_dev *hace_dev);
  228. void aspeed_unregister_hace_hash_algs(struct aspeed_hace_dev *hace_dev);
  229. void aspeed_register_hace_crypto_algs(struct aspeed_hace_dev *hace_dev);
  230. void aspeed_unregister_hace_crypto_algs(struct aspeed_hace_dev *hace_dev);
  231. #endif