sp-pci.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * AMD Secure Processor device driver
  4. *
  5. * Copyright (C) 2013,2019 Advanced Micro Devices, Inc.
  6. *
  7. * Author: Tom Lendacky <thomas.lendacky@amd.com>
  8. * Author: Gary R Hook <gary.hook@amd.com>
  9. */
  10. #include <linux/bitfield.h>
  11. #include <linux/module.h>
  12. #include <linux/kernel.h>
  13. #include <linux/device.h>
  14. #include <linux/pci.h>
  15. #include <linux/pci_ids.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/kthread.h>
  18. #include <linux/sched.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/delay.h>
  22. #include <linux/ccp.h>
  23. #include "ccp-dev.h"
  24. #include "psp-dev.h"
  25. #include "hsti.h"
  26. /* used for version string AA.BB.CC.DD */
  27. #define AA GENMASK(31, 24)
  28. #define BB GENMASK(23, 16)
  29. #define CC GENMASK(15, 8)
  30. #define DD GENMASK(7, 0)
  31. #define MSIX_VECTORS 2
  32. struct sp_pci {
  33. int msix_count;
  34. struct msix_entry msix_entry[MSIX_VECTORS];
  35. };
  36. static struct sp_device *sp_dev_master;
  37. #define version_attribute_show(name, _offset) \
  38. static ssize_t name##_show(struct device *d, struct device_attribute *attr, \
  39. char *buf) \
  40. { \
  41. struct sp_device *sp = dev_get_drvdata(d); \
  42. struct psp_device *psp = sp->psp_data; \
  43. unsigned int val = ioread32(psp->io_regs + _offset); \
  44. return sysfs_emit(buf, "%02lx.%02lx.%02lx.%02lx\n", \
  45. FIELD_GET(AA, val), \
  46. FIELD_GET(BB, val), \
  47. FIELD_GET(CC, val), \
  48. FIELD_GET(DD, val)); \
  49. }
  50. version_attribute_show(bootloader_version, psp->vdata->bootloader_info_reg)
  51. static DEVICE_ATTR_RO(bootloader_version);
  52. version_attribute_show(tee_version, psp->vdata->tee->info_reg)
  53. static DEVICE_ATTR_RO(tee_version);
  54. static struct attribute *psp_firmware_attrs[] = {
  55. &dev_attr_bootloader_version.attr,
  56. &dev_attr_tee_version.attr,
  57. NULL,
  58. };
  59. static umode_t psp_firmware_is_visible(struct kobject *kobj, struct attribute *attr, int idx)
  60. {
  61. struct device *dev = kobj_to_dev(kobj);
  62. struct sp_device *sp = dev_get_drvdata(dev);
  63. struct psp_device *psp = sp->psp_data;
  64. unsigned int val = 0xffffffff;
  65. if (!psp)
  66. return 0;
  67. if (attr == &dev_attr_bootloader_version.attr &&
  68. psp->vdata->bootloader_info_reg)
  69. val = ioread32(psp->io_regs + psp->vdata->bootloader_info_reg);
  70. if (attr == &dev_attr_tee_version.attr && psp->capability.tee &&
  71. psp->vdata->tee->info_reg)
  72. val = ioread32(psp->io_regs + psp->vdata->tee->info_reg);
  73. /* If platform disallows accessing this register it will be all f's */
  74. if (val != 0xffffffff)
  75. return 0444;
  76. return 0;
  77. }
  78. static struct attribute_group psp_firmware_attr_group = {
  79. .attrs = psp_firmware_attrs,
  80. .is_visible = psp_firmware_is_visible,
  81. };
  82. static const struct attribute_group *psp_groups[] = {
  83. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  84. &psp_security_attr_group,
  85. #endif
  86. &psp_firmware_attr_group,
  87. NULL,
  88. };
  89. static int sp_get_msix_irqs(struct sp_device *sp)
  90. {
  91. struct sp_pci *sp_pci = sp->dev_specific;
  92. struct device *dev = sp->dev;
  93. struct pci_dev *pdev = to_pci_dev(dev);
  94. int v, ret;
  95. for (v = 0; v < ARRAY_SIZE(sp_pci->msix_entry); v++)
  96. sp_pci->msix_entry[v].entry = v;
  97. ret = pci_enable_msix_range(pdev, sp_pci->msix_entry, 1, v);
  98. if (ret < 0)
  99. return ret;
  100. sp_pci->msix_count = ret;
  101. sp->use_tasklet = true;
  102. sp->psp_irq = sp_pci->msix_entry[0].vector;
  103. sp->ccp_irq = (sp_pci->msix_count > 1) ? sp_pci->msix_entry[1].vector
  104. : sp_pci->msix_entry[0].vector;
  105. return 0;
  106. }
  107. static int sp_get_msi_irq(struct sp_device *sp)
  108. {
  109. struct device *dev = sp->dev;
  110. struct pci_dev *pdev = to_pci_dev(dev);
  111. int ret;
  112. ret = pci_enable_msi(pdev);
  113. if (ret)
  114. return ret;
  115. sp->ccp_irq = pdev->irq;
  116. sp->psp_irq = pdev->irq;
  117. return 0;
  118. }
  119. static int sp_get_irqs(struct sp_device *sp)
  120. {
  121. struct device *dev = sp->dev;
  122. int ret;
  123. ret = sp_get_msix_irqs(sp);
  124. if (!ret)
  125. return 0;
  126. /* Couldn't get MSI-X vectors, try MSI */
  127. dev_notice(dev, "could not enable MSI-X (%d), trying MSI\n", ret);
  128. ret = sp_get_msi_irq(sp);
  129. if (!ret)
  130. return 0;
  131. /* Couldn't get MSI interrupt */
  132. dev_notice(dev, "could not enable MSI (%d)\n", ret);
  133. return ret;
  134. }
  135. static void sp_free_irqs(struct sp_device *sp)
  136. {
  137. struct sp_pci *sp_pci = sp->dev_specific;
  138. struct device *dev = sp->dev;
  139. struct pci_dev *pdev = to_pci_dev(dev);
  140. if (sp_pci->msix_count)
  141. pci_disable_msix(pdev);
  142. else if (sp->psp_irq)
  143. pci_disable_msi(pdev);
  144. sp->ccp_irq = 0;
  145. sp->psp_irq = 0;
  146. }
  147. static bool sp_pci_is_master(struct sp_device *sp)
  148. {
  149. struct device *dev_cur, *dev_new;
  150. struct pci_dev *pdev_cur, *pdev_new;
  151. dev_new = sp->dev;
  152. dev_cur = sp_dev_master->dev;
  153. pdev_new = to_pci_dev(dev_new);
  154. pdev_cur = to_pci_dev(dev_cur);
  155. if (pdev_new->bus->number < pdev_cur->bus->number)
  156. return true;
  157. if (PCI_SLOT(pdev_new->devfn) < PCI_SLOT(pdev_cur->devfn))
  158. return true;
  159. if (PCI_FUNC(pdev_new->devfn) < PCI_FUNC(pdev_cur->devfn))
  160. return true;
  161. return false;
  162. }
  163. static void psp_set_master(struct sp_device *sp)
  164. {
  165. if (!sp_dev_master) {
  166. sp_dev_master = sp;
  167. return;
  168. }
  169. if (sp_pci_is_master(sp))
  170. sp_dev_master = sp;
  171. }
  172. static struct sp_device *psp_get_master(void)
  173. {
  174. return sp_dev_master;
  175. }
  176. static void psp_clear_master(struct sp_device *sp)
  177. {
  178. if (sp == sp_dev_master) {
  179. sp_dev_master = NULL;
  180. dev_dbg(sp->dev, "Cleared sp_dev_master\n");
  181. }
  182. }
  183. static int sp_pci_probe(struct pci_dev *pdev, const struct pci_device_id *id)
  184. {
  185. struct sp_device *sp;
  186. struct sp_pci *sp_pci;
  187. struct device *dev = &pdev->dev;
  188. void __iomem * const *iomap_table;
  189. int bar_mask;
  190. int ret;
  191. ret = -ENOMEM;
  192. sp = sp_alloc_struct(dev);
  193. if (!sp)
  194. goto e_err;
  195. sp_pci = devm_kzalloc(dev, sizeof(*sp_pci), GFP_KERNEL);
  196. if (!sp_pci)
  197. goto e_err;
  198. sp->dev_specific = sp_pci;
  199. sp->dev_vdata = (struct sp_dev_vdata *)id->driver_data;
  200. if (!sp->dev_vdata) {
  201. ret = -ENODEV;
  202. dev_err(dev, "missing driver data\n");
  203. goto e_err;
  204. }
  205. ret = pcim_enable_device(pdev);
  206. if (ret) {
  207. dev_err(dev, "pcim_enable_device failed (%d)\n", ret);
  208. goto e_err;
  209. }
  210. bar_mask = pci_select_bars(pdev, IORESOURCE_MEM);
  211. ret = pcim_iomap_regions(pdev, bar_mask, "ccp");
  212. if (ret) {
  213. dev_err(dev, "pcim_iomap_regions failed (%d)\n", ret);
  214. goto e_err;
  215. }
  216. iomap_table = pcim_iomap_table(pdev);
  217. if (!iomap_table) {
  218. dev_err(dev, "pcim_iomap_table failed\n");
  219. ret = -ENOMEM;
  220. goto e_err;
  221. }
  222. sp->io_map = iomap_table[sp->dev_vdata->bar];
  223. if (!sp->io_map) {
  224. dev_err(dev, "ioremap failed\n");
  225. ret = -ENOMEM;
  226. goto e_err;
  227. }
  228. ret = sp_get_irqs(sp);
  229. if (ret)
  230. goto e_err;
  231. pci_set_master(pdev);
  232. sp->set_psp_master_device = psp_set_master;
  233. sp->get_psp_master_device = psp_get_master;
  234. sp->clear_psp_master_device = psp_clear_master;
  235. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(48));
  236. if (ret) {
  237. ret = dma_set_mask_and_coherent(dev, DMA_BIT_MASK(32));
  238. if (ret) {
  239. dev_err(dev, "dma_set_mask_and_coherent failed (%d)\n",
  240. ret);
  241. goto free_irqs;
  242. }
  243. }
  244. dev_set_drvdata(dev, sp);
  245. ret = sp_init(sp);
  246. if (ret)
  247. goto free_irqs;
  248. return 0;
  249. free_irqs:
  250. sp_free_irqs(sp);
  251. e_err:
  252. dev_notice(dev, "initialization failed\n");
  253. return ret;
  254. }
  255. static void sp_pci_shutdown(struct pci_dev *pdev)
  256. {
  257. struct device *dev = &pdev->dev;
  258. struct sp_device *sp = dev_get_drvdata(dev);
  259. if (!sp)
  260. return;
  261. sp_destroy(sp);
  262. }
  263. static void sp_pci_remove(struct pci_dev *pdev)
  264. {
  265. struct device *dev = &pdev->dev;
  266. struct sp_device *sp = dev_get_drvdata(dev);
  267. if (!sp)
  268. return;
  269. sp_destroy(sp);
  270. sp_free_irqs(sp);
  271. }
  272. static int __maybe_unused sp_pci_suspend(struct device *dev)
  273. {
  274. struct sp_device *sp = dev_get_drvdata(dev);
  275. return sp_suspend(sp);
  276. }
  277. static int __maybe_unused sp_pci_resume(struct device *dev)
  278. {
  279. struct sp_device *sp = dev_get_drvdata(dev);
  280. return sp_resume(sp);
  281. }
  282. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  283. static const struct sev_vdata sevv1 = {
  284. .cmdresp_reg = 0x10580, /* C2PMSG_32 */
  285. .cmdbuff_addr_lo_reg = 0x105e0, /* C2PMSG_56 */
  286. .cmdbuff_addr_hi_reg = 0x105e4, /* C2PMSG_57 */
  287. };
  288. static const struct sev_vdata sevv2 = {
  289. .cmdresp_reg = 0x10980, /* C2PMSG_32 */
  290. .cmdbuff_addr_lo_reg = 0x109e0, /* C2PMSG_56 */
  291. .cmdbuff_addr_hi_reg = 0x109e4, /* C2PMSG_57 */
  292. };
  293. static const struct tee_vdata teev1 = {
  294. .ring_wptr_reg = 0x10550, /* C2PMSG_20 */
  295. .ring_rptr_reg = 0x10554, /* C2PMSG_21 */
  296. .info_reg = 0x109e8, /* C2PMSG_58 */
  297. };
  298. static const struct tee_vdata teev2 = {
  299. .ring_wptr_reg = 0x10950, /* C2PMSG_20 */
  300. .ring_rptr_reg = 0x10954, /* C2PMSG_21 */
  301. };
  302. static const struct platform_access_vdata pa_v1 = {
  303. .cmdresp_reg = 0x10570, /* C2PMSG_28 */
  304. .cmdbuff_addr_lo_reg = 0x10574, /* C2PMSG_29 */
  305. .cmdbuff_addr_hi_reg = 0x10578, /* C2PMSG_30 */
  306. .doorbell_button_reg = 0x10a24, /* C2PMSG_73 */
  307. .doorbell_cmd_reg = 0x10a40, /* C2PMSG_80 */
  308. };
  309. static const struct platform_access_vdata pa_v2 = {
  310. .doorbell_button_reg = 0x10a24, /* C2PMSG_73 */
  311. .doorbell_cmd_reg = 0x10a40, /* C2PMSG_80 */
  312. };
  313. static const struct psp_vdata pspv1 = {
  314. .sev = &sevv1,
  315. .bootloader_info_reg = 0x105ec, /* C2PMSG_59 */
  316. .feature_reg = 0x105fc, /* C2PMSG_63 */
  317. .inten_reg = 0x10610, /* P2CMSG_INTEN */
  318. .intsts_reg = 0x10614, /* P2CMSG_INTSTS */
  319. };
  320. static const struct psp_vdata pspv2 = {
  321. .sev = &sevv2,
  322. .platform_access = &pa_v1,
  323. .bootloader_info_reg = 0x109ec, /* C2PMSG_59 */
  324. .feature_reg = 0x109fc, /* C2PMSG_63 */
  325. .inten_reg = 0x10690, /* P2CMSG_INTEN */
  326. .intsts_reg = 0x10694, /* P2CMSG_INTSTS */
  327. .platform_features = PLATFORM_FEATURE_HSTI,
  328. };
  329. static const struct psp_vdata pspv3 = {
  330. .tee = &teev1,
  331. .platform_access = &pa_v1,
  332. .cmdresp_reg = 0x10544, /* C2PMSG_17 */
  333. .cmdbuff_addr_lo_reg = 0x10548, /* C2PMSG_18 */
  334. .cmdbuff_addr_hi_reg = 0x1054c, /* C2PMSG_19 */
  335. .bootloader_info_reg = 0x109ec, /* C2PMSG_59 */
  336. .feature_reg = 0x109fc, /* C2PMSG_63 */
  337. .inten_reg = 0x10690, /* P2CMSG_INTEN */
  338. .intsts_reg = 0x10694, /* P2CMSG_INTSTS */
  339. .platform_features = PLATFORM_FEATURE_DBC |
  340. PLATFORM_FEATURE_HSTI,
  341. };
  342. static const struct psp_vdata pspv4 = {
  343. .sev = &sevv2,
  344. .tee = &teev1,
  345. .cmdresp_reg = 0x10544, /* C2PMSG_17 */
  346. .cmdbuff_addr_lo_reg = 0x10548, /* C2PMSG_18 */
  347. .cmdbuff_addr_hi_reg = 0x1054c, /* C2PMSG_19 */
  348. .bootloader_info_reg = 0x109ec, /* C2PMSG_59 */
  349. .feature_reg = 0x109fc, /* C2PMSG_63 */
  350. .inten_reg = 0x10690, /* P2CMSG_INTEN */
  351. .intsts_reg = 0x10694, /* P2CMSG_INTSTS */
  352. };
  353. static const struct psp_vdata pspv5 = {
  354. .tee = &teev2,
  355. .platform_access = &pa_v2,
  356. .cmdresp_reg = 0x10944, /* C2PMSG_17 */
  357. .cmdbuff_addr_lo_reg = 0x10948, /* C2PMSG_18 */
  358. .cmdbuff_addr_hi_reg = 0x1094c, /* C2PMSG_19 */
  359. .feature_reg = 0x109fc, /* C2PMSG_63 */
  360. .inten_reg = 0x10510, /* P2CMSG_INTEN */
  361. .intsts_reg = 0x10514, /* P2CMSG_INTSTS */
  362. };
  363. static const struct psp_vdata pspv6 = {
  364. .sev = &sevv2,
  365. .tee = &teev2,
  366. .cmdresp_reg = 0x10944, /* C2PMSG_17 */
  367. .cmdbuff_addr_lo_reg = 0x10948, /* C2PMSG_18 */
  368. .cmdbuff_addr_hi_reg = 0x1094c, /* C2PMSG_19 */
  369. .feature_reg = 0x109fc, /* C2PMSG_63 */
  370. .inten_reg = 0x10510, /* P2CMSG_INTEN */
  371. .intsts_reg = 0x10514, /* P2CMSG_INTSTS */
  372. };
  373. #endif
  374. static const struct sp_dev_vdata dev_vdata[] = {
  375. { /* 0 */
  376. .bar = 2,
  377. #ifdef CONFIG_CRYPTO_DEV_SP_CCP
  378. .ccp_vdata = &ccpv3,
  379. #endif
  380. },
  381. { /* 1 */
  382. .bar = 2,
  383. #ifdef CONFIG_CRYPTO_DEV_SP_CCP
  384. .ccp_vdata = &ccpv5a,
  385. #endif
  386. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  387. .psp_vdata = &pspv1,
  388. #endif
  389. },
  390. { /* 2 */
  391. .bar = 2,
  392. #ifdef CONFIG_CRYPTO_DEV_SP_CCP
  393. .ccp_vdata = &ccpv5b,
  394. #endif
  395. },
  396. { /* 3 */
  397. .bar = 2,
  398. #ifdef CONFIG_CRYPTO_DEV_SP_CCP
  399. .ccp_vdata = &ccpv5a,
  400. #endif
  401. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  402. .psp_vdata = &pspv2,
  403. #endif
  404. },
  405. { /* 4 */
  406. .bar = 2,
  407. #ifdef CONFIG_CRYPTO_DEV_SP_CCP
  408. .ccp_vdata = &ccpv5a,
  409. #endif
  410. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  411. .psp_vdata = &pspv3,
  412. #endif
  413. },
  414. { /* 5 */
  415. .bar = 2,
  416. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  417. .psp_vdata = &pspv4,
  418. #endif
  419. },
  420. { /* 6 */
  421. .bar = 2,
  422. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  423. .psp_vdata = &pspv3,
  424. #endif
  425. },
  426. { /* 7 */
  427. .bar = 2,
  428. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  429. .psp_vdata = &pspv5,
  430. #endif
  431. },
  432. { /* 8 */
  433. .bar = 2,
  434. #ifdef CONFIG_CRYPTO_DEV_SP_PSP
  435. .psp_vdata = &pspv6,
  436. #endif
  437. },
  438. };
  439. static const struct pci_device_id sp_pci_table[] = {
  440. { PCI_VDEVICE(AMD, 0x1537), (kernel_ulong_t)&dev_vdata[0] },
  441. { PCI_VDEVICE(AMD, 0x1456), (kernel_ulong_t)&dev_vdata[1] },
  442. { PCI_VDEVICE(AMD, 0x1468), (kernel_ulong_t)&dev_vdata[2] },
  443. { PCI_VDEVICE(AMD, 0x1486), (kernel_ulong_t)&dev_vdata[3] },
  444. { PCI_VDEVICE(AMD, 0x15DF), (kernel_ulong_t)&dev_vdata[4] },
  445. { PCI_VDEVICE(AMD, 0x14CA), (kernel_ulong_t)&dev_vdata[5] },
  446. { PCI_VDEVICE(AMD, 0x15C7), (kernel_ulong_t)&dev_vdata[6] },
  447. { PCI_VDEVICE(AMD, 0x1649), (kernel_ulong_t)&dev_vdata[6] },
  448. { PCI_VDEVICE(AMD, 0x17E0), (kernel_ulong_t)&dev_vdata[7] },
  449. { PCI_VDEVICE(AMD, 0x156E), (kernel_ulong_t)&dev_vdata[8] },
  450. /* Last entry must be zero */
  451. { 0, }
  452. };
  453. MODULE_DEVICE_TABLE(pci, sp_pci_table);
  454. static SIMPLE_DEV_PM_OPS(sp_pci_pm_ops, sp_pci_suspend, sp_pci_resume);
  455. static struct pci_driver sp_pci_driver = {
  456. .name = "ccp",
  457. .id_table = sp_pci_table,
  458. .probe = sp_pci_probe,
  459. .remove = sp_pci_remove,
  460. .shutdown = sp_pci_shutdown,
  461. .driver.pm = &sp_pci_pm_ops,
  462. .dev_groups = psp_groups,
  463. };
  464. int sp_pci_init(void)
  465. {
  466. return pci_register_driver(&sp_pci_driver);
  467. }
  468. void sp_pci_exit(void)
  469. {
  470. pci_unregister_driver(&sp_pci_driver);
  471. }