sl3516-ce-core.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * sl3516-ce-core.c - hardware cryptographic offloader for Storlink SL3516 SoC
  4. *
  5. * Copyright (C) 2021 Corentin Labbe <clabbe@baylibre.com>
  6. *
  7. * Core file which registers crypto algorithms supported by the CryptoEngine
  8. */
  9. #include <crypto/engine.h>
  10. #include <crypto/internal/rng.h>
  11. #include <crypto/internal/skcipher.h>
  12. #include <linux/clk.h>
  13. #include <linux/debugfs.h>
  14. #include <linux/dev_printk.h>
  15. #include <linux/dma-mapping.h>
  16. #include <linux/err.h>
  17. #include <linux/interrupt.h>
  18. #include <linux/io.h>
  19. #include <linux/irq.h>
  20. #include <linux/kernel.h>
  21. #include <linux/module.h>
  22. #include <linux/of.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/pm_runtime.h>
  25. #include <linux/reset.h>
  26. #include "sl3516-ce.h"
  27. static int sl3516_ce_desc_init(struct sl3516_ce_dev *ce)
  28. {
  29. const size_t sz = sizeof(struct descriptor) * MAXDESC;
  30. int i;
  31. ce->tx = dma_alloc_coherent(ce->dev, sz, &ce->dtx, GFP_KERNEL);
  32. if (!ce->tx)
  33. return -ENOMEM;
  34. ce->rx = dma_alloc_coherent(ce->dev, sz, &ce->drx, GFP_KERNEL);
  35. if (!ce->rx)
  36. goto err_rx;
  37. for (i = 0; i < MAXDESC; i++) {
  38. ce->tx[i].frame_ctrl.bits.own = CE_CPU;
  39. ce->tx[i].next_desc.next_descriptor = ce->dtx + (i + 1) * sizeof(struct descriptor);
  40. }
  41. ce->tx[MAXDESC - 1].next_desc.next_descriptor = ce->dtx;
  42. for (i = 0; i < MAXDESC; i++) {
  43. ce->rx[i].frame_ctrl.bits.own = CE_CPU;
  44. ce->rx[i].next_desc.next_descriptor = ce->drx + (i + 1) * sizeof(struct descriptor);
  45. }
  46. ce->rx[MAXDESC - 1].next_desc.next_descriptor = ce->drx;
  47. ce->pctrl = dma_alloc_coherent(ce->dev, sizeof(struct pkt_control_ecb),
  48. &ce->dctrl, GFP_KERNEL);
  49. if (!ce->pctrl)
  50. goto err_pctrl;
  51. return 0;
  52. err_pctrl:
  53. dma_free_coherent(ce->dev, sz, ce->rx, ce->drx);
  54. err_rx:
  55. dma_free_coherent(ce->dev, sz, ce->tx, ce->dtx);
  56. return -ENOMEM;
  57. }
  58. static void sl3516_ce_free_descs(struct sl3516_ce_dev *ce)
  59. {
  60. const size_t sz = sizeof(struct descriptor) * MAXDESC;
  61. dma_free_coherent(ce->dev, sz, ce->tx, ce->dtx);
  62. dma_free_coherent(ce->dev, sz, ce->rx, ce->drx);
  63. dma_free_coherent(ce->dev, sizeof(struct pkt_control_ecb), ce->pctrl,
  64. ce->dctrl);
  65. }
  66. static void start_dma_tx(struct sl3516_ce_dev *ce)
  67. {
  68. u32 v;
  69. v = TXDMA_CTRL_START | TXDMA_CTRL_CHAIN_MODE | TXDMA_CTRL_CONTINUE | \
  70. TXDMA_CTRL_INT_FAIL | TXDMA_CTRL_INT_PERR | TXDMA_CTRL_BURST_UNK;
  71. writel(v, ce->base + IPSEC_TXDMA_CTRL);
  72. }
  73. static void start_dma_rx(struct sl3516_ce_dev *ce)
  74. {
  75. u32 v;
  76. v = RXDMA_CTRL_START | RXDMA_CTRL_CHAIN_MODE | RXDMA_CTRL_CONTINUE | \
  77. RXDMA_CTRL_BURST_UNK | RXDMA_CTRL_INT_FINISH | \
  78. RXDMA_CTRL_INT_FAIL | RXDMA_CTRL_INT_PERR | \
  79. RXDMA_CTRL_INT_EOD | RXDMA_CTRL_INT_EOF;
  80. writel(v, ce->base + IPSEC_RXDMA_CTRL);
  81. }
  82. static struct descriptor *get_desc_tx(struct sl3516_ce_dev *ce)
  83. {
  84. struct descriptor *dd;
  85. dd = &ce->tx[ce->ctx];
  86. ce->ctx++;
  87. if (ce->ctx >= MAXDESC)
  88. ce->ctx = 0;
  89. return dd;
  90. }
  91. static struct descriptor *get_desc_rx(struct sl3516_ce_dev *ce)
  92. {
  93. struct descriptor *rdd;
  94. rdd = &ce->rx[ce->crx];
  95. ce->crx++;
  96. if (ce->crx >= MAXDESC)
  97. ce->crx = 0;
  98. return rdd;
  99. }
  100. int sl3516_ce_run_task(struct sl3516_ce_dev *ce, struct sl3516_ce_cipher_req_ctx *rctx,
  101. const char *name)
  102. {
  103. struct descriptor *dd, *rdd = NULL;
  104. u32 v;
  105. int i, err = 0;
  106. ce->stat_req++;
  107. reinit_completion(&ce->complete);
  108. ce->status = 0;
  109. for (i = 0; i < rctx->nr_sgd; i++) {
  110. dev_dbg(ce->dev, "%s handle DST SG %d/%d len=%d\n", __func__,
  111. i, rctx->nr_sgd, rctx->t_dst[i].len);
  112. rdd = get_desc_rx(ce);
  113. rdd->buf_adr = rctx->t_dst[i].addr;
  114. rdd->frame_ctrl.bits.buffer_size = rctx->t_dst[i].len;
  115. rdd->frame_ctrl.bits.own = CE_DMA;
  116. }
  117. rdd->next_desc.bits.eofie = 1;
  118. for (i = 0; i < rctx->nr_sgs; i++) {
  119. dev_dbg(ce->dev, "%s handle SRC SG %d/%d len=%d\n", __func__,
  120. i, rctx->nr_sgs, rctx->t_src[i].len);
  121. rctx->h->algorithm_len = rctx->t_src[i].len;
  122. dd = get_desc_tx(ce);
  123. dd->frame_ctrl.raw = 0;
  124. dd->flag_status.raw = 0;
  125. dd->frame_ctrl.bits.buffer_size = rctx->pctrllen;
  126. dd->buf_adr = ce->dctrl;
  127. dd->flag_status.tx_flag.tqflag = rctx->tqflag;
  128. dd->next_desc.bits.eofie = 0;
  129. dd->next_desc.bits.dec = 0;
  130. dd->next_desc.bits.sof_eof = DESC_FIRST | DESC_LAST;
  131. dd->frame_ctrl.bits.own = CE_DMA;
  132. dd = get_desc_tx(ce);
  133. dd->frame_ctrl.raw = 0;
  134. dd->flag_status.raw = 0;
  135. dd->frame_ctrl.bits.buffer_size = rctx->t_src[i].len;
  136. dd->buf_adr = rctx->t_src[i].addr;
  137. dd->flag_status.tx_flag.tqflag = 0;
  138. dd->next_desc.bits.eofie = 0;
  139. dd->next_desc.bits.dec = 0;
  140. dd->next_desc.bits.sof_eof = DESC_FIRST | DESC_LAST;
  141. dd->frame_ctrl.bits.own = CE_DMA;
  142. start_dma_tx(ce);
  143. start_dma_rx(ce);
  144. }
  145. wait_for_completion_interruptible_timeout(&ce->complete,
  146. msecs_to_jiffies(5000));
  147. if (ce->status == 0) {
  148. dev_err(ce->dev, "DMA timeout for %s\n", name);
  149. err = -EFAULT;
  150. }
  151. v = readl(ce->base + IPSEC_STATUS_REG);
  152. if (v & 0xFFF) {
  153. dev_err(ce->dev, "IPSEC_STATUS_REG %x\n", v);
  154. err = -EFAULT;
  155. }
  156. return err;
  157. }
  158. static irqreturn_t ce_irq_handler(int irq, void *data)
  159. {
  160. struct sl3516_ce_dev *ce = (struct sl3516_ce_dev *)data;
  161. u32 v;
  162. ce->stat_irq++;
  163. v = readl(ce->base + IPSEC_DMA_STATUS);
  164. writel(v, ce->base + IPSEC_DMA_STATUS);
  165. if (v & DMA_STATUS_TS_DERR)
  166. dev_err(ce->dev, "AHB bus Error While Tx !!!\n");
  167. if (v & DMA_STATUS_TS_PERR)
  168. dev_err(ce->dev, "Tx Descriptor Protocol Error !!!\n");
  169. if (v & DMA_STATUS_RS_DERR)
  170. dev_err(ce->dev, "AHB bus Error While Rx !!!\n");
  171. if (v & DMA_STATUS_RS_PERR)
  172. dev_err(ce->dev, "Rx Descriptor Protocol Error !!!\n");
  173. if (v & DMA_STATUS_TS_EOFI)
  174. ce->stat_irq_tx++;
  175. if (v & DMA_STATUS_RS_EOFI) {
  176. ce->status = 1;
  177. complete(&ce->complete);
  178. ce->stat_irq_rx++;
  179. return IRQ_HANDLED;
  180. }
  181. return IRQ_HANDLED;
  182. }
  183. static struct sl3516_ce_alg_template ce_algs[] = {
  184. {
  185. .type = CRYPTO_ALG_TYPE_SKCIPHER,
  186. .mode = ECB_AES,
  187. .alg.skcipher.base = {
  188. .base = {
  189. .cra_name = "ecb(aes)",
  190. .cra_driver_name = "ecb-aes-sl3516",
  191. .cra_priority = 400,
  192. .cra_blocksize = AES_BLOCK_SIZE,
  193. .cra_flags = CRYPTO_ALG_TYPE_SKCIPHER |
  194. CRYPTO_ALG_ASYNC | CRYPTO_ALG_NEED_FALLBACK,
  195. .cra_ctxsize = sizeof(struct sl3516_ce_cipher_tfm_ctx),
  196. .cra_module = THIS_MODULE,
  197. .cra_alignmask = 0xf,
  198. .cra_init = sl3516_ce_cipher_init,
  199. .cra_exit = sl3516_ce_cipher_exit,
  200. },
  201. .min_keysize = AES_MIN_KEY_SIZE,
  202. .max_keysize = AES_MAX_KEY_SIZE,
  203. .setkey = sl3516_ce_aes_setkey,
  204. .encrypt = sl3516_ce_skencrypt,
  205. .decrypt = sl3516_ce_skdecrypt,
  206. },
  207. .alg.skcipher.op = {
  208. .do_one_request = sl3516_ce_handle_cipher_request,
  209. },
  210. },
  211. };
  212. static int sl3516_ce_debugfs_show(struct seq_file *seq, void *v)
  213. {
  214. struct sl3516_ce_dev *ce = seq->private;
  215. unsigned int i;
  216. seq_printf(seq, "HWRNG %lu %lu\n",
  217. ce->hwrng_stat_req, ce->hwrng_stat_bytes);
  218. seq_printf(seq, "IRQ %lu\n", ce->stat_irq);
  219. seq_printf(seq, "IRQ TX %lu\n", ce->stat_irq_tx);
  220. seq_printf(seq, "IRQ RX %lu\n", ce->stat_irq_rx);
  221. seq_printf(seq, "nreq %lu\n", ce->stat_req);
  222. seq_printf(seq, "fallback SG count TX %lu\n", ce->fallback_sg_count_tx);
  223. seq_printf(seq, "fallback SG count RX %lu\n", ce->fallback_sg_count_rx);
  224. seq_printf(seq, "fallback modulo16 %lu\n", ce->fallback_mod16);
  225. seq_printf(seq, "fallback align16 %lu\n", ce->fallback_align16);
  226. seq_printf(seq, "fallback not same len %lu\n", ce->fallback_not_same_len);
  227. for (i = 0; i < ARRAY_SIZE(ce_algs); i++) {
  228. if (!ce_algs[i].ce)
  229. continue;
  230. switch (ce_algs[i].type) {
  231. case CRYPTO_ALG_TYPE_SKCIPHER:
  232. seq_printf(seq, "%s %s reqs=%lu fallback=%lu\n",
  233. ce_algs[i].alg.skcipher.base.base.cra_driver_name,
  234. ce_algs[i].alg.skcipher.base.base.cra_name,
  235. ce_algs[i].stat_req, ce_algs[i].stat_fb);
  236. break;
  237. }
  238. }
  239. return 0;
  240. }
  241. DEFINE_SHOW_ATTRIBUTE(sl3516_ce_debugfs);
  242. static int sl3516_ce_register_algs(struct sl3516_ce_dev *ce)
  243. {
  244. int err;
  245. unsigned int i;
  246. for (i = 0; i < ARRAY_SIZE(ce_algs); i++) {
  247. ce_algs[i].ce = ce;
  248. switch (ce_algs[i].type) {
  249. case CRYPTO_ALG_TYPE_SKCIPHER:
  250. dev_info(ce->dev, "DEBUG: Register %s\n",
  251. ce_algs[i].alg.skcipher.base.base.cra_name);
  252. err = crypto_engine_register_skcipher(&ce_algs[i].alg.skcipher);
  253. if (err) {
  254. dev_err(ce->dev, "Fail to register %s\n",
  255. ce_algs[i].alg.skcipher.base.base.cra_name);
  256. ce_algs[i].ce = NULL;
  257. return err;
  258. }
  259. break;
  260. default:
  261. ce_algs[i].ce = NULL;
  262. dev_err(ce->dev, "ERROR: tried to register an unknown algo\n");
  263. }
  264. }
  265. return 0;
  266. }
  267. static void sl3516_ce_unregister_algs(struct sl3516_ce_dev *ce)
  268. {
  269. unsigned int i;
  270. for (i = 0; i < ARRAY_SIZE(ce_algs); i++) {
  271. if (!ce_algs[i].ce)
  272. continue;
  273. switch (ce_algs[i].type) {
  274. case CRYPTO_ALG_TYPE_SKCIPHER:
  275. dev_info(ce->dev, "Unregister %d %s\n", i,
  276. ce_algs[i].alg.skcipher.base.base.cra_name);
  277. crypto_engine_unregister_skcipher(&ce_algs[i].alg.skcipher);
  278. break;
  279. }
  280. }
  281. }
  282. static void sl3516_ce_start(struct sl3516_ce_dev *ce)
  283. {
  284. ce->ctx = 0;
  285. ce->crx = 0;
  286. writel(ce->dtx, ce->base + IPSEC_TXDMA_CURR_DESC);
  287. writel(ce->drx, ce->base + IPSEC_RXDMA_CURR_DESC);
  288. writel(0, ce->base + IPSEC_DMA_STATUS);
  289. }
  290. /*
  291. * Power management strategy: The device is suspended unless a TFM exists for
  292. * one of the algorithms proposed by this driver.
  293. */
  294. static int sl3516_ce_pm_suspend(struct device *dev)
  295. {
  296. struct sl3516_ce_dev *ce = dev_get_drvdata(dev);
  297. reset_control_assert(ce->reset);
  298. clk_disable_unprepare(ce->clks);
  299. return 0;
  300. }
  301. static int sl3516_ce_pm_resume(struct device *dev)
  302. {
  303. struct sl3516_ce_dev *ce = dev_get_drvdata(dev);
  304. int err;
  305. err = clk_prepare_enable(ce->clks);
  306. if (err) {
  307. dev_err(ce->dev, "Cannot prepare_enable\n");
  308. goto error;
  309. }
  310. err = reset_control_deassert(ce->reset);
  311. if (err) {
  312. dev_err(ce->dev, "Cannot deassert reset control\n");
  313. goto error;
  314. }
  315. sl3516_ce_start(ce);
  316. return 0;
  317. error:
  318. sl3516_ce_pm_suspend(dev);
  319. return err;
  320. }
  321. static const struct dev_pm_ops sl3516_ce_pm_ops = {
  322. SET_RUNTIME_PM_OPS(sl3516_ce_pm_suspend, sl3516_ce_pm_resume, NULL)
  323. };
  324. static int sl3516_ce_pm_init(struct sl3516_ce_dev *ce)
  325. {
  326. int err;
  327. pm_runtime_use_autosuspend(ce->dev);
  328. pm_runtime_set_autosuspend_delay(ce->dev, 2000);
  329. err = pm_runtime_set_suspended(ce->dev);
  330. if (err)
  331. return err;
  332. pm_runtime_enable(ce->dev);
  333. return err;
  334. }
  335. static void sl3516_ce_pm_exit(struct sl3516_ce_dev *ce)
  336. {
  337. pm_runtime_disable(ce->dev);
  338. }
  339. static int sl3516_ce_probe(struct platform_device *pdev)
  340. {
  341. struct sl3516_ce_dev *ce;
  342. int err, irq;
  343. u32 v;
  344. ce = devm_kzalloc(&pdev->dev, sizeof(*ce), GFP_KERNEL);
  345. if (!ce)
  346. return -ENOMEM;
  347. ce->dev = &pdev->dev;
  348. platform_set_drvdata(pdev, ce);
  349. ce->base = devm_platform_ioremap_resource(pdev, 0);
  350. if (IS_ERR(ce->base))
  351. return PTR_ERR(ce->base);
  352. irq = platform_get_irq(pdev, 0);
  353. if (irq < 0)
  354. return irq;
  355. err = devm_request_irq(&pdev->dev, irq, ce_irq_handler, 0, "crypto", ce);
  356. if (err) {
  357. dev_err(ce->dev, "Cannot request Crypto Engine IRQ (err=%d)\n", err);
  358. return err;
  359. }
  360. ce->reset = devm_reset_control_get(&pdev->dev, NULL);
  361. if (IS_ERR(ce->reset))
  362. return dev_err_probe(&pdev->dev, PTR_ERR(ce->reset),
  363. "No reset control found\n");
  364. ce->clks = devm_clk_get(ce->dev, NULL);
  365. if (IS_ERR(ce->clks)) {
  366. err = PTR_ERR(ce->clks);
  367. dev_err(ce->dev, "Cannot get clock err=%d\n", err);
  368. return err;
  369. }
  370. err = sl3516_ce_desc_init(ce);
  371. if (err)
  372. return err;
  373. err = sl3516_ce_pm_init(ce);
  374. if (err)
  375. goto error_pm;
  376. init_completion(&ce->complete);
  377. ce->engine = crypto_engine_alloc_init(ce->dev, true);
  378. if (!ce->engine) {
  379. dev_err(ce->dev, "Cannot allocate engine\n");
  380. err = -ENOMEM;
  381. goto error_engine;
  382. }
  383. err = crypto_engine_start(ce->engine);
  384. if (err) {
  385. dev_err(ce->dev, "Cannot start engine\n");
  386. goto error_engine;
  387. }
  388. err = sl3516_ce_register_algs(ce);
  389. if (err)
  390. goto error_alg;
  391. err = sl3516_ce_rng_register(ce);
  392. if (err)
  393. goto error_rng;
  394. err = pm_runtime_resume_and_get(ce->dev);
  395. if (err < 0)
  396. goto error_pmuse;
  397. v = readl(ce->base + IPSEC_ID);
  398. dev_info(ce->dev, "SL3516 dev %lx rev %lx\n",
  399. v & GENMASK(31, 4),
  400. v & GENMASK(3, 0));
  401. v = readl(ce->base + IPSEC_DMA_DEVICE_ID);
  402. dev_info(ce->dev, "SL3516 DMA dev %lx rev %lx\n",
  403. v & GENMASK(15, 4),
  404. v & GENMASK(3, 0));
  405. pm_runtime_put_sync(ce->dev);
  406. if (IS_ENABLED(CONFIG_CRYPTO_DEV_SL3516_DEBUG)) {
  407. struct dentry *dbgfs_dir __maybe_unused;
  408. struct dentry *dbgfs_stats __maybe_unused;
  409. /* Ignore error of debugfs */
  410. dbgfs_dir = debugfs_create_dir("sl3516", NULL);
  411. dbgfs_stats = debugfs_create_file("stats", 0444,
  412. dbgfs_dir, ce,
  413. &sl3516_ce_debugfs_fops);
  414. #ifdef CONFIG_CRYPTO_DEV_SL3516_DEBUG
  415. ce->dbgfs_dir = dbgfs_dir;
  416. ce->dbgfs_stats = dbgfs_stats;
  417. #endif
  418. }
  419. return 0;
  420. error_pmuse:
  421. sl3516_ce_rng_unregister(ce);
  422. error_rng:
  423. sl3516_ce_unregister_algs(ce);
  424. error_alg:
  425. crypto_engine_exit(ce->engine);
  426. error_engine:
  427. sl3516_ce_pm_exit(ce);
  428. error_pm:
  429. sl3516_ce_free_descs(ce);
  430. return err;
  431. }
  432. static void sl3516_ce_remove(struct platform_device *pdev)
  433. {
  434. struct sl3516_ce_dev *ce = platform_get_drvdata(pdev);
  435. sl3516_ce_rng_unregister(ce);
  436. sl3516_ce_unregister_algs(ce);
  437. crypto_engine_exit(ce->engine);
  438. sl3516_ce_pm_exit(ce);
  439. sl3516_ce_free_descs(ce);
  440. #ifdef CONFIG_CRYPTO_DEV_SL3516_DEBUG
  441. debugfs_remove_recursive(ce->dbgfs_dir);
  442. #endif
  443. }
  444. static const struct of_device_id sl3516_ce_crypto_of_match_table[] = {
  445. { .compatible = "cortina,sl3516-crypto"},
  446. {}
  447. };
  448. MODULE_DEVICE_TABLE(of, sl3516_ce_crypto_of_match_table);
  449. static struct platform_driver sl3516_ce_driver = {
  450. .probe = sl3516_ce_probe,
  451. .remove_new = sl3516_ce_remove,
  452. .driver = {
  453. .name = "sl3516-crypto",
  454. .pm = &sl3516_ce_pm_ops,
  455. .of_match_table = sl3516_ce_crypto_of_match_table,
  456. },
  457. };
  458. module_platform_driver(sl3516_ce_driver);
  459. MODULE_DESCRIPTION("SL3516 cryptographic offloader");
  460. MODULE_LICENSE("GPL");
  461. MODULE_AUTHOR("Corentin Labbe <clabbe@baylibre.com>");