omap-aes.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Cryptographic API.
  4. *
  5. * Support for OMAP AES HW acceleration.
  6. *
  7. * Copyright (c) 2010 Nokia Corporation
  8. * Author: Dmitry Kasatkin <dmitry.kasatkin@nokia.com>
  9. * Copyright (c) 2011 Texas Instruments Incorporated
  10. */
  11. #define pr_fmt(fmt) "%20s: " fmt, __func__
  12. #define prn(num) pr_debug(#num "=%d\n", num)
  13. #define prx(num) pr_debug(#num "=%x\n", num)
  14. #include <crypto/aes.h>
  15. #include <crypto/gcm.h>
  16. #include <crypto/internal/aead.h>
  17. #include <crypto/internal/engine.h>
  18. #include <crypto/internal/skcipher.h>
  19. #include <crypto/scatterwalk.h>
  20. #include <linux/dma-mapping.h>
  21. #include <linux/dmaengine.h>
  22. #include <linux/err.h>
  23. #include <linux/init.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/io.h>
  26. #include <linux/kernel.h>
  27. #include <linux/module.h>
  28. #include <linux/of.h>
  29. #include <linux/of_address.h>
  30. #include <linux/platform_device.h>
  31. #include <linux/pm_runtime.h>
  32. #include <linux/scatterlist.h>
  33. #include <linux/string.h>
  34. #include "omap-crypto.h"
  35. #include "omap-aes.h"
  36. /* keep registered devices data here */
  37. static LIST_HEAD(dev_list);
  38. static DEFINE_SPINLOCK(list_lock);
  39. static int aes_fallback_sz = 200;
  40. #ifdef DEBUG
  41. #define omap_aes_read(dd, offset) \
  42. ({ \
  43. int _read_ret; \
  44. _read_ret = __raw_readl(dd->io_base + offset); \
  45. pr_debug("omap_aes_read(" #offset "=%#x)= %#x\n", \
  46. offset, _read_ret); \
  47. _read_ret; \
  48. })
  49. #else
  50. inline u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset)
  51. {
  52. return __raw_readl(dd->io_base + offset);
  53. }
  54. #endif
  55. #ifdef DEBUG
  56. #define omap_aes_write(dd, offset, value) \
  57. do { \
  58. pr_debug("omap_aes_write(" #offset "=%#x) value=%#x\n", \
  59. offset, value); \
  60. __raw_writel(value, dd->io_base + offset); \
  61. } while (0)
  62. #else
  63. inline void omap_aes_write(struct omap_aes_dev *dd, u32 offset,
  64. u32 value)
  65. {
  66. __raw_writel(value, dd->io_base + offset);
  67. }
  68. #endif
  69. static inline void omap_aes_write_mask(struct omap_aes_dev *dd, u32 offset,
  70. u32 value, u32 mask)
  71. {
  72. u32 val;
  73. val = omap_aes_read(dd, offset);
  74. val &= ~mask;
  75. val |= value;
  76. omap_aes_write(dd, offset, val);
  77. }
  78. static void omap_aes_write_n(struct omap_aes_dev *dd, u32 offset,
  79. u32 *value, int count)
  80. {
  81. for (; count--; value++, offset += 4)
  82. omap_aes_write(dd, offset, *value);
  83. }
  84. static int omap_aes_hw_init(struct omap_aes_dev *dd)
  85. {
  86. int err;
  87. if (!(dd->flags & FLAGS_INIT)) {
  88. dd->flags |= FLAGS_INIT;
  89. dd->err = 0;
  90. }
  91. err = pm_runtime_resume_and_get(dd->dev);
  92. if (err < 0) {
  93. dev_err(dd->dev, "failed to get sync: %d\n", err);
  94. return err;
  95. }
  96. return 0;
  97. }
  98. void omap_aes_clear_copy_flags(struct omap_aes_dev *dd)
  99. {
  100. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_IN_DATA_ST_SHIFT);
  101. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_OUT_DATA_ST_SHIFT);
  102. dd->flags &= ~(OMAP_CRYPTO_COPY_MASK << FLAGS_ASSOC_DATA_ST_SHIFT);
  103. }
  104. int omap_aes_write_ctrl(struct omap_aes_dev *dd)
  105. {
  106. struct omap_aes_reqctx *rctx;
  107. unsigned int key32;
  108. int i, err;
  109. u32 val;
  110. err = omap_aes_hw_init(dd);
  111. if (err)
  112. return err;
  113. key32 = dd->ctx->keylen / sizeof(u32);
  114. /* RESET the key as previous HASH keys should not get affected*/
  115. if (dd->flags & FLAGS_GCM)
  116. for (i = 0; i < 0x40; i = i + 4)
  117. omap_aes_write(dd, i, 0x0);
  118. for (i = 0; i < key32; i++) {
  119. omap_aes_write(dd, AES_REG_KEY(dd, i),
  120. (__force u32)cpu_to_le32(dd->ctx->key[i]));
  121. }
  122. if ((dd->flags & (FLAGS_CBC | FLAGS_CTR)) && dd->req->iv)
  123. omap_aes_write_n(dd, AES_REG_IV(dd, 0), (void *)dd->req->iv, 4);
  124. if ((dd->flags & (FLAGS_GCM)) && dd->aead_req->iv) {
  125. rctx = aead_request_ctx(dd->aead_req);
  126. omap_aes_write_n(dd, AES_REG_IV(dd, 0), (u32 *)rctx->iv, 4);
  127. }
  128. val = FLD_VAL(((dd->ctx->keylen >> 3) - 1), 4, 3);
  129. if (dd->flags & FLAGS_CBC)
  130. val |= AES_REG_CTRL_CBC;
  131. if (dd->flags & (FLAGS_CTR | FLAGS_GCM))
  132. val |= AES_REG_CTRL_CTR | AES_REG_CTRL_CTR_WIDTH_128;
  133. if (dd->flags & FLAGS_GCM)
  134. val |= AES_REG_CTRL_GCM;
  135. if (dd->flags & FLAGS_ENCRYPT)
  136. val |= AES_REG_CTRL_DIRECTION;
  137. omap_aes_write_mask(dd, AES_REG_CTRL(dd), val, AES_REG_CTRL_MASK);
  138. return 0;
  139. }
  140. static void omap_aes_dma_trigger_omap2(struct omap_aes_dev *dd, int length)
  141. {
  142. u32 mask, val;
  143. val = dd->pdata->dma_start;
  144. if (dd->dma_lch_out != NULL)
  145. val |= dd->pdata->dma_enable_out;
  146. if (dd->dma_lch_in != NULL)
  147. val |= dd->pdata->dma_enable_in;
  148. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  149. dd->pdata->dma_start;
  150. omap_aes_write_mask(dd, AES_REG_MASK(dd), val, mask);
  151. }
  152. static void omap_aes_dma_trigger_omap4(struct omap_aes_dev *dd, int length)
  153. {
  154. omap_aes_write(dd, AES_REG_LENGTH_N(0), length);
  155. omap_aes_write(dd, AES_REG_LENGTH_N(1), 0);
  156. if (dd->flags & FLAGS_GCM)
  157. omap_aes_write(dd, AES_REG_A_LEN, dd->assoc_len);
  158. omap_aes_dma_trigger_omap2(dd, length);
  159. }
  160. static void omap_aes_dma_stop(struct omap_aes_dev *dd)
  161. {
  162. u32 mask;
  163. mask = dd->pdata->dma_enable_out | dd->pdata->dma_enable_in |
  164. dd->pdata->dma_start;
  165. omap_aes_write_mask(dd, AES_REG_MASK(dd), 0, mask);
  166. }
  167. struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx)
  168. {
  169. struct omap_aes_dev *dd;
  170. spin_lock_bh(&list_lock);
  171. dd = list_first_entry(&dev_list, struct omap_aes_dev, list);
  172. list_move_tail(&dd->list, &dev_list);
  173. rctx->dd = dd;
  174. spin_unlock_bh(&list_lock);
  175. return dd;
  176. }
  177. static void omap_aes_dma_out_callback(void *data)
  178. {
  179. struct omap_aes_dev *dd = data;
  180. /* dma_lch_out - completed */
  181. tasklet_schedule(&dd->done_task);
  182. }
  183. static int omap_aes_dma_init(struct omap_aes_dev *dd)
  184. {
  185. int err;
  186. dd->dma_lch_out = NULL;
  187. dd->dma_lch_in = NULL;
  188. dd->dma_lch_in = dma_request_chan(dd->dev, "rx");
  189. if (IS_ERR(dd->dma_lch_in)) {
  190. dev_err(dd->dev, "Unable to request in DMA channel\n");
  191. return PTR_ERR(dd->dma_lch_in);
  192. }
  193. dd->dma_lch_out = dma_request_chan(dd->dev, "tx");
  194. if (IS_ERR(dd->dma_lch_out)) {
  195. dev_err(dd->dev, "Unable to request out DMA channel\n");
  196. err = PTR_ERR(dd->dma_lch_out);
  197. goto err_dma_out;
  198. }
  199. return 0;
  200. err_dma_out:
  201. dma_release_channel(dd->dma_lch_in);
  202. return err;
  203. }
  204. static void omap_aes_dma_cleanup(struct omap_aes_dev *dd)
  205. {
  206. if (dd->pio_only)
  207. return;
  208. dma_release_channel(dd->dma_lch_out);
  209. dma_release_channel(dd->dma_lch_in);
  210. }
  211. static int omap_aes_crypt_dma(struct omap_aes_dev *dd,
  212. struct scatterlist *in_sg,
  213. struct scatterlist *out_sg,
  214. int in_sg_len, int out_sg_len)
  215. {
  216. struct dma_async_tx_descriptor *tx_in, *tx_out = NULL, *cb_desc;
  217. struct dma_slave_config cfg;
  218. int ret;
  219. if (dd->pio_only) {
  220. scatterwalk_start(&dd->in_walk, dd->in_sg);
  221. if (out_sg_len)
  222. scatterwalk_start(&dd->out_walk, dd->out_sg);
  223. /* Enable DATAIN interrupt and let it take
  224. care of the rest */
  225. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  226. return 0;
  227. }
  228. dma_sync_sg_for_device(dd->dev, dd->in_sg, in_sg_len, DMA_TO_DEVICE);
  229. memset(&cfg, 0, sizeof(cfg));
  230. cfg.src_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  231. cfg.dst_addr = dd->phys_base + AES_REG_DATA_N(dd, 0);
  232. cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  233. cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
  234. cfg.src_maxburst = DST_MAXBURST;
  235. cfg.dst_maxburst = DST_MAXBURST;
  236. /* IN */
  237. ret = dmaengine_slave_config(dd->dma_lch_in, &cfg);
  238. if (ret) {
  239. dev_err(dd->dev, "can't configure IN dmaengine slave: %d\n",
  240. ret);
  241. return ret;
  242. }
  243. tx_in = dmaengine_prep_slave_sg(dd->dma_lch_in, in_sg, in_sg_len,
  244. DMA_MEM_TO_DEV,
  245. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  246. if (!tx_in) {
  247. dev_err(dd->dev, "IN prep_slave_sg() failed\n");
  248. return -EINVAL;
  249. }
  250. /* No callback necessary */
  251. tx_in->callback_param = dd;
  252. tx_in->callback = NULL;
  253. /* OUT */
  254. if (out_sg_len) {
  255. ret = dmaengine_slave_config(dd->dma_lch_out, &cfg);
  256. if (ret) {
  257. dev_err(dd->dev, "can't configure OUT dmaengine slave: %d\n",
  258. ret);
  259. return ret;
  260. }
  261. tx_out = dmaengine_prep_slave_sg(dd->dma_lch_out, out_sg,
  262. out_sg_len,
  263. DMA_DEV_TO_MEM,
  264. DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
  265. if (!tx_out) {
  266. dev_err(dd->dev, "OUT prep_slave_sg() failed\n");
  267. return -EINVAL;
  268. }
  269. cb_desc = tx_out;
  270. } else {
  271. cb_desc = tx_in;
  272. }
  273. if (dd->flags & FLAGS_GCM)
  274. cb_desc->callback = omap_aes_gcm_dma_out_callback;
  275. else
  276. cb_desc->callback = omap_aes_dma_out_callback;
  277. cb_desc->callback_param = dd;
  278. dmaengine_submit(tx_in);
  279. if (tx_out)
  280. dmaengine_submit(tx_out);
  281. dma_async_issue_pending(dd->dma_lch_in);
  282. if (out_sg_len)
  283. dma_async_issue_pending(dd->dma_lch_out);
  284. /* start DMA */
  285. dd->pdata->trigger(dd, dd->total);
  286. return 0;
  287. }
  288. int omap_aes_crypt_dma_start(struct omap_aes_dev *dd)
  289. {
  290. int err;
  291. pr_debug("total: %zu\n", dd->total);
  292. if (!dd->pio_only) {
  293. err = dma_map_sg(dd->dev, dd->in_sg, dd->in_sg_len,
  294. DMA_TO_DEVICE);
  295. if (!err) {
  296. dev_err(dd->dev, "dma_map_sg() error\n");
  297. return -EINVAL;
  298. }
  299. if (dd->out_sg_len) {
  300. err = dma_map_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  301. DMA_FROM_DEVICE);
  302. if (!err) {
  303. dev_err(dd->dev, "dma_map_sg() error\n");
  304. return -EINVAL;
  305. }
  306. }
  307. }
  308. err = omap_aes_crypt_dma(dd, dd->in_sg, dd->out_sg, dd->in_sg_len,
  309. dd->out_sg_len);
  310. if (err && !dd->pio_only) {
  311. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  312. if (dd->out_sg_len)
  313. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  314. DMA_FROM_DEVICE);
  315. }
  316. return err;
  317. }
  318. static void omap_aes_finish_req(struct omap_aes_dev *dd, int err)
  319. {
  320. struct skcipher_request *req = dd->req;
  321. pr_debug("err: %d\n", err);
  322. crypto_finalize_skcipher_request(dd->engine, req, err);
  323. pm_runtime_mark_last_busy(dd->dev);
  324. pm_runtime_put_autosuspend(dd->dev);
  325. }
  326. int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd)
  327. {
  328. pr_debug("total: %zu\n", dd->total);
  329. omap_aes_dma_stop(dd);
  330. return 0;
  331. }
  332. static int omap_aes_handle_queue(struct omap_aes_dev *dd,
  333. struct skcipher_request *req)
  334. {
  335. if (req)
  336. return crypto_transfer_skcipher_request_to_engine(dd->engine, req);
  337. return 0;
  338. }
  339. static int omap_aes_prepare_req(struct skcipher_request *req,
  340. struct omap_aes_dev *dd)
  341. {
  342. struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
  343. crypto_skcipher_reqtfm(req));
  344. struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
  345. int ret;
  346. u16 flags;
  347. /* assign new request to device */
  348. dd->req = req;
  349. dd->total = req->cryptlen;
  350. dd->total_save = req->cryptlen;
  351. dd->in_sg = req->src;
  352. dd->out_sg = req->dst;
  353. dd->orig_out = req->dst;
  354. flags = OMAP_CRYPTO_COPY_DATA;
  355. if (req->src == req->dst)
  356. flags |= OMAP_CRYPTO_FORCE_COPY;
  357. ret = omap_crypto_align_sg(&dd->in_sg, dd->total, AES_BLOCK_SIZE,
  358. dd->in_sgl, flags,
  359. FLAGS_IN_DATA_ST_SHIFT, &dd->flags);
  360. if (ret)
  361. return ret;
  362. ret = omap_crypto_align_sg(&dd->out_sg, dd->total, AES_BLOCK_SIZE,
  363. &dd->out_sgl, 0,
  364. FLAGS_OUT_DATA_ST_SHIFT, &dd->flags);
  365. if (ret)
  366. return ret;
  367. dd->in_sg_len = sg_nents_for_len(dd->in_sg, dd->total);
  368. if (dd->in_sg_len < 0)
  369. return dd->in_sg_len;
  370. dd->out_sg_len = sg_nents_for_len(dd->out_sg, dd->total);
  371. if (dd->out_sg_len < 0)
  372. return dd->out_sg_len;
  373. rctx->mode &= FLAGS_MODE_MASK;
  374. dd->flags = (dd->flags & ~FLAGS_MODE_MASK) | rctx->mode;
  375. dd->ctx = ctx;
  376. rctx->dd = dd;
  377. return omap_aes_write_ctrl(dd);
  378. }
  379. static int omap_aes_crypt_req(struct crypto_engine *engine,
  380. void *areq)
  381. {
  382. struct skcipher_request *req = container_of(areq, struct skcipher_request, base);
  383. struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
  384. struct omap_aes_dev *dd = rctx->dd;
  385. if (!dd)
  386. return -ENODEV;
  387. return omap_aes_prepare_req(req, dd) ?:
  388. omap_aes_crypt_dma_start(dd);
  389. }
  390. static void omap_aes_copy_ivout(struct omap_aes_dev *dd, u8 *ivbuf)
  391. {
  392. int i;
  393. for (i = 0; i < 4; i++)
  394. ((u32 *)ivbuf)[i] = omap_aes_read(dd, AES_REG_IV(dd, i));
  395. }
  396. static void omap_aes_done_task(unsigned long data)
  397. {
  398. struct omap_aes_dev *dd = (struct omap_aes_dev *)data;
  399. pr_debug("enter done_task\n");
  400. if (!dd->pio_only) {
  401. dma_sync_sg_for_device(dd->dev, dd->out_sg, dd->out_sg_len,
  402. DMA_FROM_DEVICE);
  403. dma_unmap_sg(dd->dev, dd->in_sg, dd->in_sg_len, DMA_TO_DEVICE);
  404. dma_unmap_sg(dd->dev, dd->out_sg, dd->out_sg_len,
  405. DMA_FROM_DEVICE);
  406. omap_aes_crypt_dma_stop(dd);
  407. }
  408. omap_crypto_cleanup(dd->in_sg, NULL, 0, dd->total_save,
  409. FLAGS_IN_DATA_ST_SHIFT, dd->flags);
  410. omap_crypto_cleanup(dd->out_sg, dd->orig_out, 0, dd->total_save,
  411. FLAGS_OUT_DATA_ST_SHIFT, dd->flags);
  412. /* Update IV output */
  413. if (dd->flags & (FLAGS_CBC | FLAGS_CTR))
  414. omap_aes_copy_ivout(dd, dd->req->iv);
  415. omap_aes_finish_req(dd, 0);
  416. pr_debug("exit\n");
  417. }
  418. static int omap_aes_crypt(struct skcipher_request *req, unsigned long mode)
  419. {
  420. struct omap_aes_ctx *ctx = crypto_skcipher_ctx(
  421. crypto_skcipher_reqtfm(req));
  422. struct omap_aes_reqctx *rctx = skcipher_request_ctx(req);
  423. struct omap_aes_dev *dd;
  424. int ret;
  425. if ((req->cryptlen % AES_BLOCK_SIZE) && !(mode & FLAGS_CTR))
  426. return -EINVAL;
  427. pr_debug("nbytes: %d, enc: %d, cbc: %d\n", req->cryptlen,
  428. !!(mode & FLAGS_ENCRYPT),
  429. !!(mode & FLAGS_CBC));
  430. if (req->cryptlen < aes_fallback_sz) {
  431. skcipher_request_set_tfm(&rctx->fallback_req, ctx->fallback);
  432. skcipher_request_set_callback(&rctx->fallback_req,
  433. req->base.flags,
  434. req->base.complete,
  435. req->base.data);
  436. skcipher_request_set_crypt(&rctx->fallback_req, req->src,
  437. req->dst, req->cryptlen, req->iv);
  438. if (mode & FLAGS_ENCRYPT)
  439. ret = crypto_skcipher_encrypt(&rctx->fallback_req);
  440. else
  441. ret = crypto_skcipher_decrypt(&rctx->fallback_req);
  442. return ret;
  443. }
  444. dd = omap_aes_find_dev(rctx);
  445. if (!dd)
  446. return -ENODEV;
  447. rctx->mode = mode;
  448. return omap_aes_handle_queue(dd, req);
  449. }
  450. /* ********************** ALG API ************************************ */
  451. static int omap_aes_setkey(struct crypto_skcipher *tfm, const u8 *key,
  452. unsigned int keylen)
  453. {
  454. struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
  455. int ret;
  456. if (keylen != AES_KEYSIZE_128 && keylen != AES_KEYSIZE_192 &&
  457. keylen != AES_KEYSIZE_256)
  458. return -EINVAL;
  459. pr_debug("enter, keylen: %d\n", keylen);
  460. memcpy(ctx->key, key, keylen);
  461. ctx->keylen = keylen;
  462. crypto_skcipher_clear_flags(ctx->fallback, CRYPTO_TFM_REQ_MASK);
  463. crypto_skcipher_set_flags(ctx->fallback, tfm->base.crt_flags &
  464. CRYPTO_TFM_REQ_MASK);
  465. ret = crypto_skcipher_setkey(ctx->fallback, key, keylen);
  466. if (!ret)
  467. return 0;
  468. return 0;
  469. }
  470. static int omap_aes_ecb_encrypt(struct skcipher_request *req)
  471. {
  472. return omap_aes_crypt(req, FLAGS_ENCRYPT);
  473. }
  474. static int omap_aes_ecb_decrypt(struct skcipher_request *req)
  475. {
  476. return omap_aes_crypt(req, 0);
  477. }
  478. static int omap_aes_cbc_encrypt(struct skcipher_request *req)
  479. {
  480. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CBC);
  481. }
  482. static int omap_aes_cbc_decrypt(struct skcipher_request *req)
  483. {
  484. return omap_aes_crypt(req, FLAGS_CBC);
  485. }
  486. static int omap_aes_ctr_encrypt(struct skcipher_request *req)
  487. {
  488. return omap_aes_crypt(req, FLAGS_ENCRYPT | FLAGS_CTR);
  489. }
  490. static int omap_aes_ctr_decrypt(struct skcipher_request *req)
  491. {
  492. return omap_aes_crypt(req, FLAGS_CTR);
  493. }
  494. static int omap_aes_init_tfm(struct crypto_skcipher *tfm)
  495. {
  496. const char *name = crypto_tfm_alg_name(&tfm->base);
  497. struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
  498. struct crypto_skcipher *blk;
  499. blk = crypto_alloc_skcipher(name, 0, CRYPTO_ALG_NEED_FALLBACK);
  500. if (IS_ERR(blk))
  501. return PTR_ERR(blk);
  502. ctx->fallback = blk;
  503. crypto_skcipher_set_reqsize(tfm, sizeof(struct omap_aes_reqctx) +
  504. crypto_skcipher_reqsize(blk));
  505. return 0;
  506. }
  507. static void omap_aes_exit_tfm(struct crypto_skcipher *tfm)
  508. {
  509. struct omap_aes_ctx *ctx = crypto_skcipher_ctx(tfm);
  510. if (ctx->fallback)
  511. crypto_free_skcipher(ctx->fallback);
  512. ctx->fallback = NULL;
  513. }
  514. /* ********************** ALGS ************************************ */
  515. static struct skcipher_engine_alg algs_ecb_cbc[] = {
  516. {
  517. .base = {
  518. .base.cra_name = "ecb(aes)",
  519. .base.cra_driver_name = "ecb-aes-omap",
  520. .base.cra_priority = 300,
  521. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  522. CRYPTO_ALG_ASYNC |
  523. CRYPTO_ALG_NEED_FALLBACK,
  524. .base.cra_blocksize = AES_BLOCK_SIZE,
  525. .base.cra_ctxsize = sizeof(struct omap_aes_ctx),
  526. .base.cra_module = THIS_MODULE,
  527. .min_keysize = AES_MIN_KEY_SIZE,
  528. .max_keysize = AES_MAX_KEY_SIZE,
  529. .setkey = omap_aes_setkey,
  530. .encrypt = omap_aes_ecb_encrypt,
  531. .decrypt = omap_aes_ecb_decrypt,
  532. .init = omap_aes_init_tfm,
  533. .exit = omap_aes_exit_tfm,
  534. },
  535. .op.do_one_request = omap_aes_crypt_req,
  536. },
  537. {
  538. .base = {
  539. .base.cra_name = "cbc(aes)",
  540. .base.cra_driver_name = "cbc-aes-omap",
  541. .base.cra_priority = 300,
  542. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  543. CRYPTO_ALG_ASYNC |
  544. CRYPTO_ALG_NEED_FALLBACK,
  545. .base.cra_blocksize = AES_BLOCK_SIZE,
  546. .base.cra_ctxsize = sizeof(struct omap_aes_ctx),
  547. .base.cra_module = THIS_MODULE,
  548. .min_keysize = AES_MIN_KEY_SIZE,
  549. .max_keysize = AES_MAX_KEY_SIZE,
  550. .ivsize = AES_BLOCK_SIZE,
  551. .setkey = omap_aes_setkey,
  552. .encrypt = omap_aes_cbc_encrypt,
  553. .decrypt = omap_aes_cbc_decrypt,
  554. .init = omap_aes_init_tfm,
  555. .exit = omap_aes_exit_tfm,
  556. },
  557. .op.do_one_request = omap_aes_crypt_req,
  558. }
  559. };
  560. static struct skcipher_engine_alg algs_ctr[] = {
  561. {
  562. .base = {
  563. .base.cra_name = "ctr(aes)",
  564. .base.cra_driver_name = "ctr-aes-omap",
  565. .base.cra_priority = 300,
  566. .base.cra_flags = CRYPTO_ALG_KERN_DRIVER_ONLY |
  567. CRYPTO_ALG_ASYNC |
  568. CRYPTO_ALG_NEED_FALLBACK,
  569. .base.cra_blocksize = 1,
  570. .base.cra_ctxsize = sizeof(struct omap_aes_ctx),
  571. .base.cra_module = THIS_MODULE,
  572. .min_keysize = AES_MIN_KEY_SIZE,
  573. .max_keysize = AES_MAX_KEY_SIZE,
  574. .ivsize = AES_BLOCK_SIZE,
  575. .setkey = omap_aes_setkey,
  576. .encrypt = omap_aes_ctr_encrypt,
  577. .decrypt = omap_aes_ctr_decrypt,
  578. .init = omap_aes_init_tfm,
  579. .exit = omap_aes_exit_tfm,
  580. },
  581. .op.do_one_request = omap_aes_crypt_req,
  582. }
  583. };
  584. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc[] = {
  585. {
  586. .algs_list = algs_ecb_cbc,
  587. .size = ARRAY_SIZE(algs_ecb_cbc),
  588. },
  589. };
  590. static struct aead_engine_alg algs_aead_gcm[] = {
  591. {
  592. .base = {
  593. .base = {
  594. .cra_name = "gcm(aes)",
  595. .cra_driver_name = "gcm-aes-omap",
  596. .cra_priority = 300,
  597. .cra_flags = CRYPTO_ALG_ASYNC |
  598. CRYPTO_ALG_KERN_DRIVER_ONLY,
  599. .cra_blocksize = 1,
  600. .cra_ctxsize = sizeof(struct omap_aes_gcm_ctx),
  601. .cra_alignmask = 0xf,
  602. .cra_module = THIS_MODULE,
  603. },
  604. .init = omap_aes_gcm_cra_init,
  605. .ivsize = GCM_AES_IV_SIZE,
  606. .maxauthsize = AES_BLOCK_SIZE,
  607. .setkey = omap_aes_gcm_setkey,
  608. .setauthsize = omap_aes_gcm_setauthsize,
  609. .encrypt = omap_aes_gcm_encrypt,
  610. .decrypt = omap_aes_gcm_decrypt,
  611. },
  612. .op.do_one_request = omap_aes_gcm_crypt_req,
  613. },
  614. {
  615. .base = {
  616. .base = {
  617. .cra_name = "rfc4106(gcm(aes))",
  618. .cra_driver_name = "rfc4106-gcm-aes-omap",
  619. .cra_priority = 300,
  620. .cra_flags = CRYPTO_ALG_ASYNC |
  621. CRYPTO_ALG_KERN_DRIVER_ONLY,
  622. .cra_blocksize = 1,
  623. .cra_ctxsize = sizeof(struct omap_aes_gcm_ctx),
  624. .cra_alignmask = 0xf,
  625. .cra_module = THIS_MODULE,
  626. },
  627. .init = omap_aes_gcm_cra_init,
  628. .maxauthsize = AES_BLOCK_SIZE,
  629. .ivsize = GCM_RFC4106_IV_SIZE,
  630. .setkey = omap_aes_4106gcm_setkey,
  631. .setauthsize = omap_aes_4106gcm_setauthsize,
  632. .encrypt = omap_aes_4106gcm_encrypt,
  633. .decrypt = omap_aes_4106gcm_decrypt,
  634. },
  635. .op.do_one_request = omap_aes_gcm_crypt_req,
  636. },
  637. };
  638. static struct omap_aes_aead_algs omap_aes_aead_info = {
  639. .algs_list = algs_aead_gcm,
  640. .size = ARRAY_SIZE(algs_aead_gcm),
  641. };
  642. static const struct omap_aes_pdata omap_aes_pdata_omap2 = {
  643. .algs_info = omap_aes_algs_info_ecb_cbc,
  644. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc),
  645. .trigger = omap_aes_dma_trigger_omap2,
  646. .key_ofs = 0x1c,
  647. .iv_ofs = 0x20,
  648. .ctrl_ofs = 0x30,
  649. .data_ofs = 0x34,
  650. .rev_ofs = 0x44,
  651. .mask_ofs = 0x48,
  652. .dma_enable_in = BIT(2),
  653. .dma_enable_out = BIT(3),
  654. .dma_start = BIT(5),
  655. .major_mask = 0xf0,
  656. .major_shift = 4,
  657. .minor_mask = 0x0f,
  658. .minor_shift = 0,
  659. };
  660. #ifdef CONFIG_OF
  661. static struct omap_aes_algs_info omap_aes_algs_info_ecb_cbc_ctr[] = {
  662. {
  663. .algs_list = algs_ecb_cbc,
  664. .size = ARRAY_SIZE(algs_ecb_cbc),
  665. },
  666. {
  667. .algs_list = algs_ctr,
  668. .size = ARRAY_SIZE(algs_ctr),
  669. },
  670. };
  671. static const struct omap_aes_pdata omap_aes_pdata_omap3 = {
  672. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  673. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  674. .trigger = omap_aes_dma_trigger_omap2,
  675. .key_ofs = 0x1c,
  676. .iv_ofs = 0x20,
  677. .ctrl_ofs = 0x30,
  678. .data_ofs = 0x34,
  679. .rev_ofs = 0x44,
  680. .mask_ofs = 0x48,
  681. .dma_enable_in = BIT(2),
  682. .dma_enable_out = BIT(3),
  683. .dma_start = BIT(5),
  684. .major_mask = 0xf0,
  685. .major_shift = 4,
  686. .minor_mask = 0x0f,
  687. .minor_shift = 0,
  688. };
  689. static const struct omap_aes_pdata omap_aes_pdata_omap4 = {
  690. .algs_info = omap_aes_algs_info_ecb_cbc_ctr,
  691. .algs_info_size = ARRAY_SIZE(omap_aes_algs_info_ecb_cbc_ctr),
  692. .aead_algs_info = &omap_aes_aead_info,
  693. .trigger = omap_aes_dma_trigger_omap4,
  694. .key_ofs = 0x3c,
  695. .iv_ofs = 0x40,
  696. .ctrl_ofs = 0x50,
  697. .data_ofs = 0x60,
  698. .rev_ofs = 0x80,
  699. .mask_ofs = 0x84,
  700. .irq_status_ofs = 0x8c,
  701. .irq_enable_ofs = 0x90,
  702. .dma_enable_in = BIT(5),
  703. .dma_enable_out = BIT(6),
  704. .major_mask = 0x0700,
  705. .major_shift = 8,
  706. .minor_mask = 0x003f,
  707. .minor_shift = 0,
  708. };
  709. static irqreturn_t omap_aes_irq(int irq, void *dev_id)
  710. {
  711. struct omap_aes_dev *dd = dev_id;
  712. u32 status, i;
  713. u32 *src, *dst;
  714. status = omap_aes_read(dd, AES_REG_IRQ_STATUS(dd));
  715. if (status & AES_REG_IRQ_DATA_IN) {
  716. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  717. BUG_ON(!dd->in_sg);
  718. BUG_ON(_calc_walked(in) > dd->in_sg->length);
  719. src = sg_virt(dd->in_sg) + _calc_walked(in);
  720. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  721. omap_aes_write(dd, AES_REG_DATA_N(dd, i), *src);
  722. scatterwalk_advance(&dd->in_walk, 4);
  723. if (dd->in_sg->length == _calc_walked(in)) {
  724. dd->in_sg = sg_next(dd->in_sg);
  725. if (dd->in_sg) {
  726. scatterwalk_start(&dd->in_walk,
  727. dd->in_sg);
  728. src = sg_virt(dd->in_sg) +
  729. _calc_walked(in);
  730. }
  731. } else {
  732. src++;
  733. }
  734. }
  735. /* Clear IRQ status */
  736. status &= ~AES_REG_IRQ_DATA_IN;
  737. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  738. /* Enable DATA_OUT interrupt */
  739. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x4);
  740. } else if (status & AES_REG_IRQ_DATA_OUT) {
  741. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x0);
  742. BUG_ON(!dd->out_sg);
  743. BUG_ON(_calc_walked(out) > dd->out_sg->length);
  744. dst = sg_virt(dd->out_sg) + _calc_walked(out);
  745. for (i = 0; i < AES_BLOCK_WORDS; i++) {
  746. *dst = omap_aes_read(dd, AES_REG_DATA_N(dd, i));
  747. scatterwalk_advance(&dd->out_walk, 4);
  748. if (dd->out_sg->length == _calc_walked(out)) {
  749. dd->out_sg = sg_next(dd->out_sg);
  750. if (dd->out_sg) {
  751. scatterwalk_start(&dd->out_walk,
  752. dd->out_sg);
  753. dst = sg_virt(dd->out_sg) +
  754. _calc_walked(out);
  755. }
  756. } else {
  757. dst++;
  758. }
  759. }
  760. dd->total -= min_t(size_t, AES_BLOCK_SIZE, dd->total);
  761. /* Clear IRQ status */
  762. status &= ~AES_REG_IRQ_DATA_OUT;
  763. omap_aes_write(dd, AES_REG_IRQ_STATUS(dd), status);
  764. if (!dd->total)
  765. /* All bytes read! */
  766. tasklet_schedule(&dd->done_task);
  767. else
  768. /* Enable DATA_IN interrupt for next block */
  769. omap_aes_write(dd, AES_REG_IRQ_ENABLE(dd), 0x2);
  770. }
  771. return IRQ_HANDLED;
  772. }
  773. static const struct of_device_id omap_aes_of_match[] = {
  774. {
  775. .compatible = "ti,omap2-aes",
  776. .data = &omap_aes_pdata_omap2,
  777. },
  778. {
  779. .compatible = "ti,omap3-aes",
  780. .data = &omap_aes_pdata_omap3,
  781. },
  782. {
  783. .compatible = "ti,omap4-aes",
  784. .data = &omap_aes_pdata_omap4,
  785. },
  786. {},
  787. };
  788. MODULE_DEVICE_TABLE(of, omap_aes_of_match);
  789. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  790. struct device *dev, struct resource *res)
  791. {
  792. struct device_node *node = dev->of_node;
  793. int err = 0;
  794. dd->pdata = of_device_get_match_data(dev);
  795. if (!dd->pdata) {
  796. dev_err(dev, "no compatible OF match\n");
  797. err = -EINVAL;
  798. goto err;
  799. }
  800. err = of_address_to_resource(node, 0, res);
  801. if (err < 0) {
  802. dev_err(dev, "can't translate OF node address\n");
  803. err = -EINVAL;
  804. goto err;
  805. }
  806. err:
  807. return err;
  808. }
  809. #else
  810. static const struct of_device_id omap_aes_of_match[] = {
  811. {},
  812. };
  813. static int omap_aes_get_res_of(struct omap_aes_dev *dd,
  814. struct device *dev, struct resource *res)
  815. {
  816. return -EINVAL;
  817. }
  818. #endif
  819. static int omap_aes_get_res_pdev(struct omap_aes_dev *dd,
  820. struct platform_device *pdev, struct resource *res)
  821. {
  822. struct device *dev = &pdev->dev;
  823. struct resource *r;
  824. int err = 0;
  825. /* Get the base address */
  826. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  827. if (!r) {
  828. dev_err(dev, "no MEM resource info\n");
  829. err = -ENODEV;
  830. goto err;
  831. }
  832. memcpy(res, r, sizeof(*res));
  833. /* Only OMAP2/3 can be non-DT */
  834. dd->pdata = &omap_aes_pdata_omap2;
  835. err:
  836. return err;
  837. }
  838. static ssize_t fallback_show(struct device *dev, struct device_attribute *attr,
  839. char *buf)
  840. {
  841. return sprintf(buf, "%d\n", aes_fallback_sz);
  842. }
  843. static ssize_t fallback_store(struct device *dev, struct device_attribute *attr,
  844. const char *buf, size_t size)
  845. {
  846. ssize_t status;
  847. long value;
  848. status = kstrtol(buf, 0, &value);
  849. if (status)
  850. return status;
  851. /* HW accelerator only works with buffers > 9 */
  852. if (value < 9) {
  853. dev_err(dev, "minimum fallback size 9\n");
  854. return -EINVAL;
  855. }
  856. aes_fallback_sz = value;
  857. return size;
  858. }
  859. static ssize_t queue_len_show(struct device *dev, struct device_attribute *attr,
  860. char *buf)
  861. {
  862. struct omap_aes_dev *dd = dev_get_drvdata(dev);
  863. return sprintf(buf, "%d\n", dd->engine->queue.max_qlen);
  864. }
  865. static ssize_t queue_len_store(struct device *dev,
  866. struct device_attribute *attr, const char *buf,
  867. size_t size)
  868. {
  869. struct omap_aes_dev *dd;
  870. ssize_t status;
  871. long value;
  872. unsigned long flags;
  873. status = kstrtol(buf, 0, &value);
  874. if (status)
  875. return status;
  876. if (value < 1)
  877. return -EINVAL;
  878. /*
  879. * Changing the queue size in fly is safe, if size becomes smaller
  880. * than current size, it will just not accept new entries until
  881. * it has shrank enough.
  882. */
  883. spin_lock_bh(&list_lock);
  884. list_for_each_entry(dd, &dev_list, list) {
  885. spin_lock_irqsave(&dd->lock, flags);
  886. dd->engine->queue.max_qlen = value;
  887. dd->aead_queue.base.max_qlen = value;
  888. spin_unlock_irqrestore(&dd->lock, flags);
  889. }
  890. spin_unlock_bh(&list_lock);
  891. return size;
  892. }
  893. static DEVICE_ATTR_RW(queue_len);
  894. static DEVICE_ATTR_RW(fallback);
  895. static struct attribute *omap_aes_attrs[] = {
  896. &dev_attr_queue_len.attr,
  897. &dev_attr_fallback.attr,
  898. NULL,
  899. };
  900. static const struct attribute_group omap_aes_attr_group = {
  901. .attrs = omap_aes_attrs,
  902. };
  903. static int omap_aes_probe(struct platform_device *pdev)
  904. {
  905. struct device *dev = &pdev->dev;
  906. struct omap_aes_dev *dd;
  907. struct skcipher_engine_alg *algp;
  908. struct aead_engine_alg *aalg;
  909. struct resource res;
  910. int err = -ENOMEM, i, j, irq = -1;
  911. u32 reg;
  912. dd = devm_kzalloc(dev, sizeof(struct omap_aes_dev), GFP_KERNEL);
  913. if (dd == NULL) {
  914. dev_err(dev, "unable to alloc data struct.\n");
  915. goto err_data;
  916. }
  917. dd->dev = dev;
  918. platform_set_drvdata(pdev, dd);
  919. aead_init_queue(&dd->aead_queue, OMAP_AES_QUEUE_LENGTH);
  920. err = (dev->of_node) ? omap_aes_get_res_of(dd, dev, &res) :
  921. omap_aes_get_res_pdev(dd, pdev, &res);
  922. if (err)
  923. goto err_res;
  924. dd->io_base = devm_ioremap_resource(dev, &res);
  925. if (IS_ERR(dd->io_base)) {
  926. err = PTR_ERR(dd->io_base);
  927. goto err_res;
  928. }
  929. dd->phys_base = res.start;
  930. pm_runtime_use_autosuspend(dev);
  931. pm_runtime_set_autosuspend_delay(dev, DEFAULT_AUTOSUSPEND_DELAY);
  932. pm_runtime_enable(dev);
  933. err = pm_runtime_resume_and_get(dev);
  934. if (err < 0) {
  935. dev_err(dev, "%s: failed to get_sync(%d)\n",
  936. __func__, err);
  937. goto err_pm_disable;
  938. }
  939. omap_aes_dma_stop(dd);
  940. reg = omap_aes_read(dd, AES_REG_REV(dd));
  941. pm_runtime_put_sync(dev);
  942. dev_info(dev, "OMAP AES hw accel rev: %u.%u\n",
  943. (reg & dd->pdata->major_mask) >> dd->pdata->major_shift,
  944. (reg & dd->pdata->minor_mask) >> dd->pdata->minor_shift);
  945. tasklet_init(&dd->done_task, omap_aes_done_task, (unsigned long)dd);
  946. err = omap_aes_dma_init(dd);
  947. if (err == -EPROBE_DEFER) {
  948. goto err_irq;
  949. } else if (err && AES_REG_IRQ_STATUS(dd) && AES_REG_IRQ_ENABLE(dd)) {
  950. dd->pio_only = 1;
  951. irq = platform_get_irq(pdev, 0);
  952. if (irq < 0) {
  953. err = irq;
  954. goto err_irq;
  955. }
  956. err = devm_request_irq(dev, irq, omap_aes_irq, 0,
  957. dev_name(dev), dd);
  958. if (err) {
  959. dev_err(dev, "Unable to grab omap-aes IRQ\n");
  960. goto err_irq;
  961. }
  962. }
  963. spin_lock_init(&dd->lock);
  964. INIT_LIST_HEAD(&dd->list);
  965. spin_lock_bh(&list_lock);
  966. list_add_tail(&dd->list, &dev_list);
  967. spin_unlock_bh(&list_lock);
  968. /* Initialize crypto engine */
  969. dd->engine = crypto_engine_alloc_init(dev, 1);
  970. if (!dd->engine) {
  971. err = -ENOMEM;
  972. goto err_engine;
  973. }
  974. err = crypto_engine_start(dd->engine);
  975. if (err)
  976. goto err_engine;
  977. for (i = 0; i < dd->pdata->algs_info_size; i++) {
  978. if (!dd->pdata->algs_info[i].registered) {
  979. for (j = 0; j < dd->pdata->algs_info[i].size; j++) {
  980. algp = &dd->pdata->algs_info[i].algs_list[j];
  981. pr_debug("reg alg: %s\n", algp->base.base.cra_name);
  982. err = crypto_engine_register_skcipher(algp);
  983. if (err)
  984. goto err_algs;
  985. dd->pdata->algs_info[i].registered++;
  986. }
  987. }
  988. }
  989. if (dd->pdata->aead_algs_info &&
  990. !dd->pdata->aead_algs_info->registered) {
  991. for (i = 0; i < dd->pdata->aead_algs_info->size; i++) {
  992. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  993. pr_debug("reg alg: %s\n", aalg->base.base.cra_name);
  994. err = crypto_engine_register_aead(aalg);
  995. if (err)
  996. goto err_aead_algs;
  997. dd->pdata->aead_algs_info->registered++;
  998. }
  999. }
  1000. err = sysfs_create_group(&dev->kobj, &omap_aes_attr_group);
  1001. if (err) {
  1002. dev_err(dev, "could not create sysfs device attrs\n");
  1003. goto err_aead_algs;
  1004. }
  1005. return 0;
  1006. err_aead_algs:
  1007. for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
  1008. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1009. crypto_engine_unregister_aead(aalg);
  1010. }
  1011. err_algs:
  1012. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1013. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--)
  1014. crypto_engine_unregister_skcipher(
  1015. &dd->pdata->algs_info[i].algs_list[j]);
  1016. err_engine:
  1017. if (dd->engine)
  1018. crypto_engine_exit(dd->engine);
  1019. omap_aes_dma_cleanup(dd);
  1020. err_irq:
  1021. tasklet_kill(&dd->done_task);
  1022. err_pm_disable:
  1023. pm_runtime_disable(dev);
  1024. err_res:
  1025. dd = NULL;
  1026. err_data:
  1027. dev_err(dev, "initialization failed.\n");
  1028. return err;
  1029. }
  1030. static void omap_aes_remove(struct platform_device *pdev)
  1031. {
  1032. struct omap_aes_dev *dd = platform_get_drvdata(pdev);
  1033. struct aead_engine_alg *aalg;
  1034. int i, j;
  1035. spin_lock_bh(&list_lock);
  1036. list_del(&dd->list);
  1037. spin_unlock_bh(&list_lock);
  1038. for (i = dd->pdata->algs_info_size - 1; i >= 0; i--)
  1039. for (j = dd->pdata->algs_info[i].registered - 1; j >= 0; j--) {
  1040. crypto_engine_unregister_skcipher(
  1041. &dd->pdata->algs_info[i].algs_list[j]);
  1042. dd->pdata->algs_info[i].registered--;
  1043. }
  1044. for (i = dd->pdata->aead_algs_info->registered - 1; i >= 0; i--) {
  1045. aalg = &dd->pdata->aead_algs_info->algs_list[i];
  1046. crypto_engine_unregister_aead(aalg);
  1047. dd->pdata->aead_algs_info->registered--;
  1048. }
  1049. crypto_engine_exit(dd->engine);
  1050. tasklet_kill(&dd->done_task);
  1051. omap_aes_dma_cleanup(dd);
  1052. pm_runtime_disable(dd->dev);
  1053. sysfs_remove_group(&dd->dev->kobj, &omap_aes_attr_group);
  1054. }
  1055. #ifdef CONFIG_PM_SLEEP
  1056. static int omap_aes_suspend(struct device *dev)
  1057. {
  1058. pm_runtime_put_sync(dev);
  1059. return 0;
  1060. }
  1061. static int omap_aes_resume(struct device *dev)
  1062. {
  1063. pm_runtime_get_sync(dev);
  1064. return 0;
  1065. }
  1066. #endif
  1067. static SIMPLE_DEV_PM_OPS(omap_aes_pm_ops, omap_aes_suspend, omap_aes_resume);
  1068. static struct platform_driver omap_aes_driver = {
  1069. .probe = omap_aes_probe,
  1070. .remove_new = omap_aes_remove,
  1071. .driver = {
  1072. .name = "omap-aes",
  1073. .pm = &omap_aes_pm_ops,
  1074. .of_match_table = omap_aes_of_match,
  1075. },
  1076. };
  1077. module_platform_driver(omap_aes_driver);
  1078. MODULE_DESCRIPTION("OMAP AES hw acceleration support.");
  1079. MODULE_LICENSE("GPL v2");
  1080. MODULE_AUTHOR("Dmitry Kasatkin");