omap-aes.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Cryptographic API.
  4. *
  5. * Support for OMAP AES HW ACCELERATOR defines
  6. *
  7. * Copyright (c) 2015 Texas Instruments Incorporated
  8. */
  9. #ifndef __OMAP_AES_H__
  10. #define __OMAP_AES_H__
  11. #include <crypto/aes.h>
  12. #define DST_MAXBURST 4
  13. #define DMA_MIN (DST_MAXBURST * sizeof(u32))
  14. #define _calc_walked(inout) (dd->inout##_walk.offset - dd->inout##_sg->offset)
  15. /*
  16. * OMAP TRM gives bitfields as start:end, where start is the higher bit
  17. * number. For example 7:0
  18. */
  19. #define FLD_MASK(start, end) (((1 << ((start) - (end) + 1)) - 1) << (end))
  20. #define FLD_VAL(val, start, end) (((val) << (end)) & FLD_MASK(start, end))
  21. #define AES_REG_KEY(dd, x) ((dd)->pdata->key_ofs - \
  22. (((x) ^ 0x01) * 0x04))
  23. #define AES_REG_IV(dd, x) ((dd)->pdata->iv_ofs + ((x) * 0x04))
  24. #define AES_REG_CTRL(dd) ((dd)->pdata->ctrl_ofs)
  25. #define AES_REG_CTRL_CONTEXT_READY BIT(31)
  26. #define AES_REG_CTRL_CTR_WIDTH_MASK GENMASK(8, 7)
  27. #define AES_REG_CTRL_CTR_WIDTH_32 0
  28. #define AES_REG_CTRL_CTR_WIDTH_64 BIT(7)
  29. #define AES_REG_CTRL_CTR_WIDTH_96 BIT(8)
  30. #define AES_REG_CTRL_CTR_WIDTH_128 GENMASK(8, 7)
  31. #define AES_REG_CTRL_GCM GENMASK(17, 16)
  32. #define AES_REG_CTRL_CTR BIT(6)
  33. #define AES_REG_CTRL_CBC BIT(5)
  34. #define AES_REG_CTRL_KEY_SIZE GENMASK(4, 3)
  35. #define AES_REG_CTRL_DIRECTION BIT(2)
  36. #define AES_REG_CTRL_INPUT_READY BIT(1)
  37. #define AES_REG_CTRL_OUTPUT_READY BIT(0)
  38. #define AES_REG_CTRL_MASK GENMASK(24, 2)
  39. #define AES_REG_C_LEN_0 0x54
  40. #define AES_REG_C_LEN_1 0x58
  41. #define AES_REG_A_LEN 0x5C
  42. #define AES_REG_DATA_N(dd, x) ((dd)->pdata->data_ofs + ((x) * 0x04))
  43. #define AES_REG_TAG_N(dd, x) (0x70 + ((x) * 0x04))
  44. #define AES_REG_REV(dd) ((dd)->pdata->rev_ofs)
  45. #define AES_REG_MASK(dd) ((dd)->pdata->mask_ofs)
  46. #define AES_REG_MASK_SIDLE BIT(6)
  47. #define AES_REG_MASK_START BIT(5)
  48. #define AES_REG_MASK_DMA_OUT_EN BIT(3)
  49. #define AES_REG_MASK_DMA_IN_EN BIT(2)
  50. #define AES_REG_MASK_SOFTRESET BIT(1)
  51. #define AES_REG_AUTOIDLE BIT(0)
  52. #define AES_REG_LENGTH_N(x) (0x54 + ((x) * 0x04))
  53. #define AES_REG_IRQ_STATUS(dd) ((dd)->pdata->irq_status_ofs)
  54. #define AES_REG_IRQ_ENABLE(dd) ((dd)->pdata->irq_enable_ofs)
  55. #define AES_REG_IRQ_DATA_IN BIT(1)
  56. #define AES_REG_IRQ_DATA_OUT BIT(2)
  57. #define DEFAULT_TIMEOUT (5 * HZ)
  58. #define DEFAULT_AUTOSUSPEND_DELAY 1000
  59. #define FLAGS_MODE_MASK 0x001f
  60. #define FLAGS_ENCRYPT BIT(0)
  61. #define FLAGS_CBC BIT(1)
  62. #define FLAGS_CTR BIT(2)
  63. #define FLAGS_GCM BIT(3)
  64. #define FLAGS_RFC4106_GCM BIT(4)
  65. #define FLAGS_INIT BIT(5)
  66. #define FLAGS_FAST BIT(6)
  67. #define FLAGS_IN_DATA_ST_SHIFT 8
  68. #define FLAGS_OUT_DATA_ST_SHIFT 10
  69. #define FLAGS_ASSOC_DATA_ST_SHIFT 12
  70. #define AES_BLOCK_WORDS (AES_BLOCK_SIZE >> 2)
  71. struct omap_aes_gcm_result {
  72. struct completion completion;
  73. int err;
  74. };
  75. struct omap_aes_ctx {
  76. int keylen;
  77. u32 key[AES_KEYSIZE_256 / sizeof(u32)];
  78. u8 nonce[4];
  79. struct crypto_skcipher *fallback;
  80. };
  81. struct omap_aes_gcm_ctx {
  82. struct omap_aes_ctx octx;
  83. struct crypto_aes_ctx actx;
  84. };
  85. struct omap_aes_reqctx {
  86. struct omap_aes_dev *dd;
  87. unsigned long mode;
  88. u8 iv[AES_BLOCK_SIZE];
  89. u32 auth_tag[AES_BLOCK_SIZE / sizeof(u32)];
  90. struct skcipher_request fallback_req; // keep at the end
  91. };
  92. #define OMAP_AES_QUEUE_LENGTH 1
  93. #define OMAP_AES_CACHE_SIZE 0
  94. struct omap_aes_algs_info {
  95. struct skcipher_engine_alg *algs_list;
  96. unsigned int size;
  97. unsigned int registered;
  98. };
  99. struct omap_aes_aead_algs {
  100. struct aead_engine_alg *algs_list;
  101. unsigned int size;
  102. unsigned int registered;
  103. };
  104. struct omap_aes_pdata {
  105. struct omap_aes_algs_info *algs_info;
  106. unsigned int algs_info_size;
  107. struct omap_aes_aead_algs *aead_algs_info;
  108. void (*trigger)(struct omap_aes_dev *dd, int length);
  109. u32 key_ofs;
  110. u32 iv_ofs;
  111. u32 ctrl_ofs;
  112. u32 data_ofs;
  113. u32 rev_ofs;
  114. u32 mask_ofs;
  115. u32 irq_enable_ofs;
  116. u32 irq_status_ofs;
  117. u32 dma_enable_in;
  118. u32 dma_enable_out;
  119. u32 dma_start;
  120. u32 major_mask;
  121. u32 major_shift;
  122. u32 minor_mask;
  123. u32 minor_shift;
  124. };
  125. struct omap_aes_dev {
  126. struct list_head list;
  127. unsigned long phys_base;
  128. void __iomem *io_base;
  129. struct omap_aes_ctx *ctx;
  130. struct device *dev;
  131. unsigned long flags;
  132. int err;
  133. struct tasklet_struct done_task;
  134. struct aead_queue aead_queue;
  135. spinlock_t lock;
  136. struct skcipher_request *req;
  137. struct aead_request *aead_req;
  138. struct crypto_engine *engine;
  139. /*
  140. * total is used by PIO mode for book keeping so introduce
  141. * variable total_save as need it to calc page_order
  142. */
  143. size_t total;
  144. size_t total_save;
  145. size_t assoc_len;
  146. size_t authsize;
  147. struct scatterlist *in_sg;
  148. struct scatterlist *out_sg;
  149. /* Buffers for copying for unaligned cases */
  150. struct scatterlist in_sgl[2];
  151. struct scatterlist out_sgl;
  152. struct scatterlist *orig_out;
  153. struct scatter_walk in_walk;
  154. struct scatter_walk out_walk;
  155. struct dma_chan *dma_lch_in;
  156. struct dma_chan *dma_lch_out;
  157. int in_sg_len;
  158. int out_sg_len;
  159. int pio_only;
  160. const struct omap_aes_pdata *pdata;
  161. };
  162. u32 omap_aes_read(struct omap_aes_dev *dd, u32 offset);
  163. void omap_aes_write(struct omap_aes_dev *dd, u32 offset, u32 value);
  164. struct omap_aes_dev *omap_aes_find_dev(struct omap_aes_reqctx *rctx);
  165. int omap_aes_gcm_setkey(struct crypto_aead *tfm, const u8 *key,
  166. unsigned int keylen);
  167. int omap_aes_4106gcm_setkey(struct crypto_aead *tfm, const u8 *key,
  168. unsigned int keylen);
  169. int omap_aes_gcm_encrypt(struct aead_request *req);
  170. int omap_aes_gcm_decrypt(struct aead_request *req);
  171. int omap_aes_gcm_setauthsize(struct crypto_aead *tfm, unsigned int authsize);
  172. int omap_aes_4106gcm_encrypt(struct aead_request *req);
  173. int omap_aes_4106gcm_decrypt(struct aead_request *req);
  174. int omap_aes_4106gcm_setauthsize(struct crypto_aead *parent,
  175. unsigned int authsize);
  176. int omap_aes_gcm_cra_init(struct crypto_aead *tfm);
  177. int omap_aes_write_ctrl(struct omap_aes_dev *dd);
  178. int omap_aes_crypt_dma_start(struct omap_aes_dev *dd);
  179. int omap_aes_crypt_dma_stop(struct omap_aes_dev *dd);
  180. void omap_aes_gcm_dma_out_callback(void *data);
  181. void omap_aes_clear_copy_flags(struct omap_aes_dev *dd);
  182. int omap_aes_gcm_crypt_req(struct crypto_engine *engine, void *areq);
  183. #endif