talitos.c 103 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * talitos - Freescale Integrated Security Engine (SEC) device driver
  4. *
  5. * Copyright (c) 2008-2011 Freescale Semiconductor, Inc.
  6. *
  7. * Scatterlist Crypto API glue code copied from files with the following:
  8. * Copyright (c) 2006-2007 Herbert Xu <herbert@gondor.apana.org.au>
  9. *
  10. * Crypto algorithm registration code copied from hifn driver:
  11. * 2007+ Copyright (c) Evgeniy Polyakov <johnpol@2ka.mipt.ru>
  12. * All rights reserved.
  13. */
  14. #include <linux/kernel.h>
  15. #include <linux/module.h>
  16. #include <linux/mod_devicetable.h>
  17. #include <linux/device.h>
  18. #include <linux/interrupt.h>
  19. #include <linux/crypto.h>
  20. #include <linux/hw_random.h>
  21. #include <linux/of.h>
  22. #include <linux/of_irq.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/io.h>
  26. #include <linux/spinlock.h>
  27. #include <linux/rtnetlink.h>
  28. #include <linux/slab.h>
  29. #include <crypto/algapi.h>
  30. #include <crypto/aes.h>
  31. #include <crypto/internal/des.h>
  32. #include <crypto/sha1.h>
  33. #include <crypto/sha2.h>
  34. #include <crypto/md5.h>
  35. #include <crypto/internal/aead.h>
  36. #include <crypto/authenc.h>
  37. #include <crypto/internal/skcipher.h>
  38. #include <crypto/hash.h>
  39. #include <crypto/internal/hash.h>
  40. #include <crypto/scatterwalk.h>
  41. #include "talitos.h"
  42. static void to_talitos_ptr(struct talitos_ptr *ptr, dma_addr_t dma_addr,
  43. unsigned int len, bool is_sec1)
  44. {
  45. ptr->ptr = cpu_to_be32(lower_32_bits(dma_addr));
  46. if (is_sec1) {
  47. ptr->len1 = cpu_to_be16(len);
  48. } else {
  49. ptr->len = cpu_to_be16(len);
  50. ptr->eptr = upper_32_bits(dma_addr);
  51. }
  52. }
  53. static void copy_talitos_ptr(struct talitos_ptr *dst_ptr,
  54. struct talitos_ptr *src_ptr, bool is_sec1)
  55. {
  56. dst_ptr->ptr = src_ptr->ptr;
  57. if (is_sec1) {
  58. dst_ptr->len1 = src_ptr->len1;
  59. } else {
  60. dst_ptr->len = src_ptr->len;
  61. dst_ptr->eptr = src_ptr->eptr;
  62. }
  63. }
  64. static unsigned short from_talitos_ptr_len(struct talitos_ptr *ptr,
  65. bool is_sec1)
  66. {
  67. if (is_sec1)
  68. return be16_to_cpu(ptr->len1);
  69. else
  70. return be16_to_cpu(ptr->len);
  71. }
  72. static void to_talitos_ptr_ext_set(struct talitos_ptr *ptr, u8 val,
  73. bool is_sec1)
  74. {
  75. if (!is_sec1)
  76. ptr->j_extent = val;
  77. }
  78. static void to_talitos_ptr_ext_or(struct talitos_ptr *ptr, u8 val, bool is_sec1)
  79. {
  80. if (!is_sec1)
  81. ptr->j_extent |= val;
  82. }
  83. /*
  84. * map virtual single (contiguous) pointer to h/w descriptor pointer
  85. */
  86. static void __map_single_talitos_ptr(struct device *dev,
  87. struct talitos_ptr *ptr,
  88. unsigned int len, void *data,
  89. enum dma_data_direction dir,
  90. unsigned long attrs)
  91. {
  92. dma_addr_t dma_addr = dma_map_single_attrs(dev, data, len, dir, attrs);
  93. struct talitos_private *priv = dev_get_drvdata(dev);
  94. bool is_sec1 = has_ftr_sec1(priv);
  95. to_talitos_ptr(ptr, dma_addr, len, is_sec1);
  96. }
  97. static void map_single_talitos_ptr(struct device *dev,
  98. struct talitos_ptr *ptr,
  99. unsigned int len, void *data,
  100. enum dma_data_direction dir)
  101. {
  102. __map_single_talitos_ptr(dev, ptr, len, data, dir, 0);
  103. }
  104. static void map_single_talitos_ptr_nosync(struct device *dev,
  105. struct talitos_ptr *ptr,
  106. unsigned int len, void *data,
  107. enum dma_data_direction dir)
  108. {
  109. __map_single_talitos_ptr(dev, ptr, len, data, dir,
  110. DMA_ATTR_SKIP_CPU_SYNC);
  111. }
  112. /*
  113. * unmap bus single (contiguous) h/w descriptor pointer
  114. */
  115. static void unmap_single_talitos_ptr(struct device *dev,
  116. struct talitos_ptr *ptr,
  117. enum dma_data_direction dir)
  118. {
  119. struct talitos_private *priv = dev_get_drvdata(dev);
  120. bool is_sec1 = has_ftr_sec1(priv);
  121. dma_unmap_single(dev, be32_to_cpu(ptr->ptr),
  122. from_talitos_ptr_len(ptr, is_sec1), dir);
  123. }
  124. static int reset_channel(struct device *dev, int ch)
  125. {
  126. struct talitos_private *priv = dev_get_drvdata(dev);
  127. unsigned int timeout = TALITOS_TIMEOUT;
  128. bool is_sec1 = has_ftr_sec1(priv);
  129. if (is_sec1) {
  130. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  131. TALITOS1_CCCR_LO_RESET);
  132. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR_LO) &
  133. TALITOS1_CCCR_LO_RESET) && --timeout)
  134. cpu_relax();
  135. } else {
  136. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  137. TALITOS2_CCCR_RESET);
  138. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  139. TALITOS2_CCCR_RESET) && --timeout)
  140. cpu_relax();
  141. }
  142. if (timeout == 0) {
  143. dev_err(dev, "failed to reset channel %d\n", ch);
  144. return -EIO;
  145. }
  146. /* set 36-bit addressing, done writeback enable and done IRQ enable */
  147. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, TALITOS_CCCR_LO_EAE |
  148. TALITOS_CCCR_LO_CDWE | TALITOS_CCCR_LO_CDIE);
  149. /* enable chaining descriptors */
  150. if (is_sec1)
  151. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  152. TALITOS_CCCR_LO_NE);
  153. /* and ICCR writeback, if available */
  154. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  155. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO,
  156. TALITOS_CCCR_LO_IWSE);
  157. return 0;
  158. }
  159. static int reset_device(struct device *dev)
  160. {
  161. struct talitos_private *priv = dev_get_drvdata(dev);
  162. unsigned int timeout = TALITOS_TIMEOUT;
  163. bool is_sec1 = has_ftr_sec1(priv);
  164. u32 mcr = is_sec1 ? TALITOS1_MCR_SWR : TALITOS2_MCR_SWR;
  165. setbits32(priv->reg + TALITOS_MCR, mcr);
  166. while ((in_be32(priv->reg + TALITOS_MCR) & mcr)
  167. && --timeout)
  168. cpu_relax();
  169. if (priv->irq[1]) {
  170. mcr = TALITOS_MCR_RCA1 | TALITOS_MCR_RCA3;
  171. setbits32(priv->reg + TALITOS_MCR, mcr);
  172. }
  173. if (timeout == 0) {
  174. dev_err(dev, "failed to reset device\n");
  175. return -EIO;
  176. }
  177. return 0;
  178. }
  179. /*
  180. * Reset and initialize the device
  181. */
  182. static int init_device(struct device *dev)
  183. {
  184. struct talitos_private *priv = dev_get_drvdata(dev);
  185. int ch, err;
  186. bool is_sec1 = has_ftr_sec1(priv);
  187. /*
  188. * Master reset
  189. * errata documentation: warning: certain SEC interrupts
  190. * are not fully cleared by writing the MCR:SWR bit,
  191. * set bit twice to completely reset
  192. */
  193. err = reset_device(dev);
  194. if (err)
  195. return err;
  196. err = reset_device(dev);
  197. if (err)
  198. return err;
  199. /* reset channels */
  200. for (ch = 0; ch < priv->num_channels; ch++) {
  201. err = reset_channel(dev, ch);
  202. if (err)
  203. return err;
  204. }
  205. /* enable channel done and error interrupts */
  206. if (is_sec1) {
  207. clrbits32(priv->reg + TALITOS_IMR, TALITOS1_IMR_INIT);
  208. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT);
  209. /* disable parity error check in DEU (erroneous? test vect.) */
  210. setbits32(priv->reg_deu + TALITOS_EUICR, TALITOS1_DEUICR_KPE);
  211. } else {
  212. setbits32(priv->reg + TALITOS_IMR, TALITOS2_IMR_INIT);
  213. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT);
  214. }
  215. /* disable integrity check error interrupts (use writeback instead) */
  216. if (priv->features & TALITOS_FTR_HW_AUTH_CHECK)
  217. setbits32(priv->reg_mdeu + TALITOS_EUICR_LO,
  218. TALITOS_MDEUICR_LO_ICE);
  219. return 0;
  220. }
  221. /**
  222. * talitos_submit - submits a descriptor to the device for processing
  223. * @dev: the SEC device to be used
  224. * @ch: the SEC device channel to be used
  225. * @desc: the descriptor to be processed by the device
  226. * @callback: whom to call when processing is complete
  227. * @context: a handle for use by caller (optional)
  228. *
  229. * desc must contain valid dma-mapped (bus physical) address pointers.
  230. * callback must check err and feedback in descriptor header
  231. * for device processing status.
  232. */
  233. static int talitos_submit(struct device *dev, int ch, struct talitos_desc *desc,
  234. void (*callback)(struct device *dev,
  235. struct talitos_desc *desc,
  236. void *context, int error),
  237. void *context)
  238. {
  239. struct talitos_private *priv = dev_get_drvdata(dev);
  240. struct talitos_request *request;
  241. unsigned long flags;
  242. int head;
  243. bool is_sec1 = has_ftr_sec1(priv);
  244. spin_lock_irqsave(&priv->chan[ch].head_lock, flags);
  245. if (!atomic_inc_not_zero(&priv->chan[ch].submit_count)) {
  246. /* h/w fifo is full */
  247. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  248. return -EAGAIN;
  249. }
  250. head = priv->chan[ch].head;
  251. request = &priv->chan[ch].fifo[head];
  252. /* map descriptor and save caller data */
  253. if (is_sec1) {
  254. desc->hdr1 = desc->hdr;
  255. request->dma_desc = dma_map_single(dev, &desc->hdr1,
  256. TALITOS_DESC_SIZE,
  257. DMA_BIDIRECTIONAL);
  258. } else {
  259. request->dma_desc = dma_map_single(dev, desc,
  260. TALITOS_DESC_SIZE,
  261. DMA_BIDIRECTIONAL);
  262. }
  263. request->callback = callback;
  264. request->context = context;
  265. /* increment fifo head */
  266. priv->chan[ch].head = (priv->chan[ch].head + 1) & (priv->fifo_len - 1);
  267. smp_wmb();
  268. request->desc = desc;
  269. /* GO! */
  270. wmb();
  271. out_be32(priv->chan[ch].reg + TALITOS_FF,
  272. upper_32_bits(request->dma_desc));
  273. out_be32(priv->chan[ch].reg + TALITOS_FF_LO,
  274. lower_32_bits(request->dma_desc));
  275. spin_unlock_irqrestore(&priv->chan[ch].head_lock, flags);
  276. return -EINPROGRESS;
  277. }
  278. static __be32 get_request_hdr(struct talitos_request *request, bool is_sec1)
  279. {
  280. struct talitos_edesc *edesc;
  281. if (!is_sec1)
  282. return request->desc->hdr;
  283. if (!request->desc->next_desc)
  284. return request->desc->hdr1;
  285. edesc = container_of(request->desc, struct talitos_edesc, desc);
  286. return ((struct talitos_desc *)(edesc->buf + edesc->dma_len))->hdr1;
  287. }
  288. /*
  289. * process what was done, notify callback of error if not
  290. */
  291. static void flush_channel(struct device *dev, int ch, int error, int reset_ch)
  292. {
  293. struct talitos_private *priv = dev_get_drvdata(dev);
  294. struct talitos_request *request, saved_req;
  295. unsigned long flags;
  296. int tail, status;
  297. bool is_sec1 = has_ftr_sec1(priv);
  298. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  299. tail = priv->chan[ch].tail;
  300. while (priv->chan[ch].fifo[tail].desc) {
  301. __be32 hdr;
  302. request = &priv->chan[ch].fifo[tail];
  303. /* descriptors with their done bits set don't get the error */
  304. rmb();
  305. hdr = get_request_hdr(request, is_sec1);
  306. if ((hdr & DESC_HDR_DONE) == DESC_HDR_DONE)
  307. status = 0;
  308. else
  309. if (!error)
  310. break;
  311. else
  312. status = error;
  313. dma_unmap_single(dev, request->dma_desc,
  314. TALITOS_DESC_SIZE,
  315. DMA_BIDIRECTIONAL);
  316. /* copy entries so we can call callback outside lock */
  317. saved_req.desc = request->desc;
  318. saved_req.callback = request->callback;
  319. saved_req.context = request->context;
  320. /* release request entry in fifo */
  321. smp_wmb();
  322. request->desc = NULL;
  323. /* increment fifo tail */
  324. priv->chan[ch].tail = (tail + 1) & (priv->fifo_len - 1);
  325. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  326. atomic_dec(&priv->chan[ch].submit_count);
  327. saved_req.callback(dev, saved_req.desc, saved_req.context,
  328. status);
  329. /* channel may resume processing in single desc error case */
  330. if (error && !reset_ch && status == error)
  331. return;
  332. spin_lock_irqsave(&priv->chan[ch].tail_lock, flags);
  333. tail = priv->chan[ch].tail;
  334. }
  335. spin_unlock_irqrestore(&priv->chan[ch].tail_lock, flags);
  336. }
  337. /*
  338. * process completed requests for channels that have done status
  339. */
  340. #define DEF_TALITOS1_DONE(name, ch_done_mask) \
  341. static void talitos1_done_##name(unsigned long data) \
  342. { \
  343. struct device *dev = (struct device *)data; \
  344. struct talitos_private *priv = dev_get_drvdata(dev); \
  345. unsigned long flags; \
  346. \
  347. if (ch_done_mask & 0x10000000) \
  348. flush_channel(dev, 0, 0, 0); \
  349. if (ch_done_mask & 0x40000000) \
  350. flush_channel(dev, 1, 0, 0); \
  351. if (ch_done_mask & 0x00010000) \
  352. flush_channel(dev, 2, 0, 0); \
  353. if (ch_done_mask & 0x00040000) \
  354. flush_channel(dev, 3, 0, 0); \
  355. \
  356. /* At this point, all completed channels have been processed */ \
  357. /* Unmask done interrupts for channels completed later on. */ \
  358. spin_lock_irqsave(&priv->reg_lock, flags); \
  359. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  360. clrbits32(priv->reg + TALITOS_IMR_LO, TALITOS1_IMR_LO_INIT); \
  361. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  362. }
  363. DEF_TALITOS1_DONE(4ch, TALITOS1_ISR_4CHDONE)
  364. DEF_TALITOS1_DONE(ch0, TALITOS1_ISR_CH_0_DONE)
  365. #define DEF_TALITOS2_DONE(name, ch_done_mask) \
  366. static void talitos2_done_##name(unsigned long data) \
  367. { \
  368. struct device *dev = (struct device *)data; \
  369. struct talitos_private *priv = dev_get_drvdata(dev); \
  370. unsigned long flags; \
  371. \
  372. if (ch_done_mask & 1) \
  373. flush_channel(dev, 0, 0, 0); \
  374. if (ch_done_mask & (1 << 2)) \
  375. flush_channel(dev, 1, 0, 0); \
  376. if (ch_done_mask & (1 << 4)) \
  377. flush_channel(dev, 2, 0, 0); \
  378. if (ch_done_mask & (1 << 6)) \
  379. flush_channel(dev, 3, 0, 0); \
  380. \
  381. /* At this point, all completed channels have been processed */ \
  382. /* Unmask done interrupts for channels completed later on. */ \
  383. spin_lock_irqsave(&priv->reg_lock, flags); \
  384. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  385. setbits32(priv->reg + TALITOS_IMR_LO, TALITOS2_IMR_LO_INIT); \
  386. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  387. }
  388. DEF_TALITOS2_DONE(4ch, TALITOS2_ISR_4CHDONE)
  389. DEF_TALITOS2_DONE(ch0, TALITOS2_ISR_CH_0_DONE)
  390. DEF_TALITOS2_DONE(ch0_2, TALITOS2_ISR_CH_0_2_DONE)
  391. DEF_TALITOS2_DONE(ch1_3, TALITOS2_ISR_CH_1_3_DONE)
  392. /*
  393. * locate current (offending) descriptor
  394. */
  395. static __be32 current_desc_hdr(struct device *dev, int ch)
  396. {
  397. struct talitos_private *priv = dev_get_drvdata(dev);
  398. int tail, iter;
  399. dma_addr_t cur_desc;
  400. cur_desc = ((u64)in_be32(priv->chan[ch].reg + TALITOS_CDPR)) << 32;
  401. cur_desc |= in_be32(priv->chan[ch].reg + TALITOS_CDPR_LO);
  402. if (!cur_desc) {
  403. dev_err(dev, "CDPR is NULL, giving up search for offending descriptor\n");
  404. return 0;
  405. }
  406. tail = priv->chan[ch].tail;
  407. iter = tail;
  408. while (priv->chan[ch].fifo[iter].dma_desc != cur_desc &&
  409. priv->chan[ch].fifo[iter].desc->next_desc != cpu_to_be32(cur_desc)) {
  410. iter = (iter + 1) & (priv->fifo_len - 1);
  411. if (iter == tail) {
  412. dev_err(dev, "couldn't locate current descriptor\n");
  413. return 0;
  414. }
  415. }
  416. if (priv->chan[ch].fifo[iter].desc->next_desc == cpu_to_be32(cur_desc)) {
  417. struct talitos_edesc *edesc;
  418. edesc = container_of(priv->chan[ch].fifo[iter].desc,
  419. struct talitos_edesc, desc);
  420. return ((struct talitos_desc *)
  421. (edesc->buf + edesc->dma_len))->hdr;
  422. }
  423. return priv->chan[ch].fifo[iter].desc->hdr;
  424. }
  425. /*
  426. * user diagnostics; report root cause of error based on execution unit status
  427. */
  428. static void report_eu_error(struct device *dev, int ch, __be32 desc_hdr)
  429. {
  430. struct talitos_private *priv = dev_get_drvdata(dev);
  431. int i;
  432. if (!desc_hdr)
  433. desc_hdr = cpu_to_be32(in_be32(priv->chan[ch].reg + TALITOS_DESCBUF));
  434. switch (desc_hdr & DESC_HDR_SEL0_MASK) {
  435. case DESC_HDR_SEL0_AFEU:
  436. dev_err(dev, "AFEUISR 0x%08x_%08x\n",
  437. in_be32(priv->reg_afeu + TALITOS_EUISR),
  438. in_be32(priv->reg_afeu + TALITOS_EUISR_LO));
  439. break;
  440. case DESC_HDR_SEL0_DEU:
  441. dev_err(dev, "DEUISR 0x%08x_%08x\n",
  442. in_be32(priv->reg_deu + TALITOS_EUISR),
  443. in_be32(priv->reg_deu + TALITOS_EUISR_LO));
  444. break;
  445. case DESC_HDR_SEL0_MDEUA:
  446. case DESC_HDR_SEL0_MDEUB:
  447. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  448. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  449. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  450. break;
  451. case DESC_HDR_SEL0_RNG:
  452. dev_err(dev, "RNGUISR 0x%08x_%08x\n",
  453. in_be32(priv->reg_rngu + TALITOS_ISR),
  454. in_be32(priv->reg_rngu + TALITOS_ISR_LO));
  455. break;
  456. case DESC_HDR_SEL0_PKEU:
  457. dev_err(dev, "PKEUISR 0x%08x_%08x\n",
  458. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  459. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  460. break;
  461. case DESC_HDR_SEL0_AESU:
  462. dev_err(dev, "AESUISR 0x%08x_%08x\n",
  463. in_be32(priv->reg_aesu + TALITOS_EUISR),
  464. in_be32(priv->reg_aesu + TALITOS_EUISR_LO));
  465. break;
  466. case DESC_HDR_SEL0_CRCU:
  467. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  468. in_be32(priv->reg_crcu + TALITOS_EUISR),
  469. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  470. break;
  471. case DESC_HDR_SEL0_KEU:
  472. dev_err(dev, "KEUISR 0x%08x_%08x\n",
  473. in_be32(priv->reg_pkeu + TALITOS_EUISR),
  474. in_be32(priv->reg_pkeu + TALITOS_EUISR_LO));
  475. break;
  476. }
  477. switch (desc_hdr & DESC_HDR_SEL1_MASK) {
  478. case DESC_HDR_SEL1_MDEUA:
  479. case DESC_HDR_SEL1_MDEUB:
  480. dev_err(dev, "MDEUISR 0x%08x_%08x\n",
  481. in_be32(priv->reg_mdeu + TALITOS_EUISR),
  482. in_be32(priv->reg_mdeu + TALITOS_EUISR_LO));
  483. break;
  484. case DESC_HDR_SEL1_CRCU:
  485. dev_err(dev, "CRCUISR 0x%08x_%08x\n",
  486. in_be32(priv->reg_crcu + TALITOS_EUISR),
  487. in_be32(priv->reg_crcu + TALITOS_EUISR_LO));
  488. break;
  489. }
  490. for (i = 0; i < 8; i++)
  491. dev_err(dev, "DESCBUF 0x%08x_%08x\n",
  492. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF + 8*i),
  493. in_be32(priv->chan[ch].reg + TALITOS_DESCBUF_LO + 8*i));
  494. }
  495. /*
  496. * recover from error interrupts
  497. */
  498. static void talitos_error(struct device *dev, u32 isr, u32 isr_lo)
  499. {
  500. struct talitos_private *priv = dev_get_drvdata(dev);
  501. unsigned int timeout = TALITOS_TIMEOUT;
  502. int ch, error, reset_dev = 0;
  503. u32 v_lo;
  504. bool is_sec1 = has_ftr_sec1(priv);
  505. int reset_ch = is_sec1 ? 1 : 0; /* only SEC2 supports continuation */
  506. for (ch = 0; ch < priv->num_channels; ch++) {
  507. /* skip channels without errors */
  508. if (is_sec1) {
  509. /* bits 29, 31, 17, 19 */
  510. if (!(isr & (1 << (29 + (ch & 1) * 2 - (ch & 2) * 6))))
  511. continue;
  512. } else {
  513. if (!(isr & (1 << (ch * 2 + 1))))
  514. continue;
  515. }
  516. error = -EINVAL;
  517. v_lo = in_be32(priv->chan[ch].reg + TALITOS_CCPSR_LO);
  518. if (v_lo & TALITOS_CCPSR_LO_DOF) {
  519. dev_err(dev, "double fetch fifo overflow error\n");
  520. error = -EAGAIN;
  521. reset_ch = 1;
  522. }
  523. if (v_lo & TALITOS_CCPSR_LO_SOF) {
  524. /* h/w dropped descriptor */
  525. dev_err(dev, "single fetch fifo overflow error\n");
  526. error = -EAGAIN;
  527. }
  528. if (v_lo & TALITOS_CCPSR_LO_MDTE)
  529. dev_err(dev, "master data transfer error\n");
  530. if (v_lo & TALITOS_CCPSR_LO_SGDLZ)
  531. dev_err(dev, is_sec1 ? "pointer not complete error\n"
  532. : "s/g data length zero error\n");
  533. if (v_lo & TALITOS_CCPSR_LO_FPZ)
  534. dev_err(dev, is_sec1 ? "parity error\n"
  535. : "fetch pointer zero error\n");
  536. if (v_lo & TALITOS_CCPSR_LO_IDH)
  537. dev_err(dev, "illegal descriptor header error\n");
  538. if (v_lo & TALITOS_CCPSR_LO_IEU)
  539. dev_err(dev, is_sec1 ? "static assignment error\n"
  540. : "invalid exec unit error\n");
  541. if (v_lo & TALITOS_CCPSR_LO_EU)
  542. report_eu_error(dev, ch, current_desc_hdr(dev, ch));
  543. if (!is_sec1) {
  544. if (v_lo & TALITOS_CCPSR_LO_GB)
  545. dev_err(dev, "gather boundary error\n");
  546. if (v_lo & TALITOS_CCPSR_LO_GRL)
  547. dev_err(dev, "gather return/length error\n");
  548. if (v_lo & TALITOS_CCPSR_LO_SB)
  549. dev_err(dev, "scatter boundary error\n");
  550. if (v_lo & TALITOS_CCPSR_LO_SRL)
  551. dev_err(dev, "scatter return/length error\n");
  552. }
  553. flush_channel(dev, ch, error, reset_ch);
  554. if (reset_ch) {
  555. reset_channel(dev, ch);
  556. } else {
  557. setbits32(priv->chan[ch].reg + TALITOS_CCCR,
  558. TALITOS2_CCCR_CONT);
  559. setbits32(priv->chan[ch].reg + TALITOS_CCCR_LO, 0);
  560. while ((in_be32(priv->chan[ch].reg + TALITOS_CCCR) &
  561. TALITOS2_CCCR_CONT) && --timeout)
  562. cpu_relax();
  563. if (timeout == 0) {
  564. dev_err(dev, "failed to restart channel %d\n",
  565. ch);
  566. reset_dev = 1;
  567. }
  568. }
  569. }
  570. if (reset_dev || (is_sec1 && isr & ~TALITOS1_ISR_4CHERR) ||
  571. (!is_sec1 && isr & ~TALITOS2_ISR_4CHERR) || isr_lo) {
  572. if (is_sec1 && (isr_lo & TALITOS1_ISR_TEA_ERR))
  573. dev_err(dev, "TEA error: ISR 0x%08x_%08x\n",
  574. isr, isr_lo);
  575. else
  576. dev_err(dev, "done overflow, internal time out, or "
  577. "rngu error: ISR 0x%08x_%08x\n", isr, isr_lo);
  578. /* purge request queues */
  579. for (ch = 0; ch < priv->num_channels; ch++)
  580. flush_channel(dev, ch, -EIO, 1);
  581. /* reset and reinitialize the device */
  582. init_device(dev);
  583. }
  584. }
  585. #define DEF_TALITOS1_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  586. static irqreturn_t talitos1_interrupt_##name(int irq, void *data) \
  587. { \
  588. struct device *dev = data; \
  589. struct talitos_private *priv = dev_get_drvdata(dev); \
  590. u32 isr, isr_lo; \
  591. unsigned long flags; \
  592. \
  593. spin_lock_irqsave(&priv->reg_lock, flags); \
  594. isr = in_be32(priv->reg + TALITOS_ISR); \
  595. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  596. /* Acknowledge interrupt */ \
  597. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  598. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  599. \
  600. if (unlikely(isr & ch_err_mask || isr_lo & TALITOS1_IMR_LO_INIT)) { \
  601. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  602. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  603. } \
  604. else { \
  605. if (likely(isr & ch_done_mask)) { \
  606. /* mask further done interrupts. */ \
  607. setbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  608. /* done_task will unmask done interrupts at exit */ \
  609. tasklet_schedule(&priv->done_task[tlet]); \
  610. } \
  611. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  612. } \
  613. \
  614. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  615. IRQ_NONE; \
  616. }
  617. DEF_TALITOS1_INTERRUPT(4ch, TALITOS1_ISR_4CHDONE, TALITOS1_ISR_4CHERR, 0)
  618. #define DEF_TALITOS2_INTERRUPT(name, ch_done_mask, ch_err_mask, tlet) \
  619. static irqreturn_t talitos2_interrupt_##name(int irq, void *data) \
  620. { \
  621. struct device *dev = data; \
  622. struct talitos_private *priv = dev_get_drvdata(dev); \
  623. u32 isr, isr_lo; \
  624. unsigned long flags; \
  625. \
  626. spin_lock_irqsave(&priv->reg_lock, flags); \
  627. isr = in_be32(priv->reg + TALITOS_ISR); \
  628. isr_lo = in_be32(priv->reg + TALITOS_ISR_LO); \
  629. /* Acknowledge interrupt */ \
  630. out_be32(priv->reg + TALITOS_ICR, isr & (ch_done_mask | ch_err_mask)); \
  631. out_be32(priv->reg + TALITOS_ICR_LO, isr_lo); \
  632. \
  633. if (unlikely(isr & ch_err_mask || isr_lo)) { \
  634. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  635. talitos_error(dev, isr & ch_err_mask, isr_lo); \
  636. } \
  637. else { \
  638. if (likely(isr & ch_done_mask)) { \
  639. /* mask further done interrupts. */ \
  640. clrbits32(priv->reg + TALITOS_IMR, ch_done_mask); \
  641. /* done_task will unmask done interrupts at exit */ \
  642. tasklet_schedule(&priv->done_task[tlet]); \
  643. } \
  644. spin_unlock_irqrestore(&priv->reg_lock, flags); \
  645. } \
  646. \
  647. return (isr & (ch_done_mask | ch_err_mask) || isr_lo) ? IRQ_HANDLED : \
  648. IRQ_NONE; \
  649. }
  650. DEF_TALITOS2_INTERRUPT(4ch, TALITOS2_ISR_4CHDONE, TALITOS2_ISR_4CHERR, 0)
  651. DEF_TALITOS2_INTERRUPT(ch0_2, TALITOS2_ISR_CH_0_2_DONE, TALITOS2_ISR_CH_0_2_ERR,
  652. 0)
  653. DEF_TALITOS2_INTERRUPT(ch1_3, TALITOS2_ISR_CH_1_3_DONE, TALITOS2_ISR_CH_1_3_ERR,
  654. 1)
  655. /*
  656. * hwrng
  657. */
  658. static int talitos_rng_data_present(struct hwrng *rng, int wait)
  659. {
  660. struct device *dev = (struct device *)rng->priv;
  661. struct talitos_private *priv = dev_get_drvdata(dev);
  662. u32 ofl;
  663. int i;
  664. for (i = 0; i < 20; i++) {
  665. ofl = in_be32(priv->reg_rngu + TALITOS_EUSR_LO) &
  666. TALITOS_RNGUSR_LO_OFL;
  667. if (ofl || !wait)
  668. break;
  669. udelay(10);
  670. }
  671. return !!ofl;
  672. }
  673. static int talitos_rng_data_read(struct hwrng *rng, u32 *data)
  674. {
  675. struct device *dev = (struct device *)rng->priv;
  676. struct talitos_private *priv = dev_get_drvdata(dev);
  677. /* rng fifo requires 64-bit accesses */
  678. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO);
  679. *data = in_be32(priv->reg_rngu + TALITOS_EU_FIFO_LO);
  680. return sizeof(u32);
  681. }
  682. static int talitos_rng_init(struct hwrng *rng)
  683. {
  684. struct device *dev = (struct device *)rng->priv;
  685. struct talitos_private *priv = dev_get_drvdata(dev);
  686. unsigned int timeout = TALITOS_TIMEOUT;
  687. setbits32(priv->reg_rngu + TALITOS_EURCR_LO, TALITOS_RNGURCR_LO_SR);
  688. while (!(in_be32(priv->reg_rngu + TALITOS_EUSR_LO)
  689. & TALITOS_RNGUSR_LO_RD)
  690. && --timeout)
  691. cpu_relax();
  692. if (timeout == 0) {
  693. dev_err(dev, "failed to reset rng hw\n");
  694. return -ENODEV;
  695. }
  696. /* start generating */
  697. setbits32(priv->reg_rngu + TALITOS_EUDSR_LO, 0);
  698. return 0;
  699. }
  700. static int talitos_register_rng(struct device *dev)
  701. {
  702. struct talitos_private *priv = dev_get_drvdata(dev);
  703. int err;
  704. priv->rng.name = dev_driver_string(dev);
  705. priv->rng.init = talitos_rng_init;
  706. priv->rng.data_present = talitos_rng_data_present;
  707. priv->rng.data_read = talitos_rng_data_read;
  708. priv->rng.priv = (unsigned long)dev;
  709. err = hwrng_register(&priv->rng);
  710. if (!err)
  711. priv->rng_registered = true;
  712. return err;
  713. }
  714. static void talitos_unregister_rng(struct device *dev)
  715. {
  716. struct talitos_private *priv = dev_get_drvdata(dev);
  717. if (!priv->rng_registered)
  718. return;
  719. hwrng_unregister(&priv->rng);
  720. priv->rng_registered = false;
  721. }
  722. /*
  723. * crypto alg
  724. */
  725. #define TALITOS_CRA_PRIORITY 3000
  726. /*
  727. * Defines a priority for doing AEAD with descriptors type
  728. * HMAC_SNOOP_NO_AFEA (HSNA) instead of type IPSEC_ESP
  729. */
  730. #define TALITOS_CRA_PRIORITY_AEAD_HSNA (TALITOS_CRA_PRIORITY - 1)
  731. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  732. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA512_BLOCK_SIZE)
  733. #else
  734. #define TALITOS_MAX_KEY_SIZE (AES_MAX_KEY_SIZE + SHA256_BLOCK_SIZE)
  735. #endif
  736. #define TALITOS_MAX_IV_LENGTH 16 /* max of AES_BLOCK_SIZE, DES3_EDE_BLOCK_SIZE */
  737. struct talitos_ctx {
  738. struct device *dev;
  739. int ch;
  740. __be32 desc_hdr_template;
  741. u8 key[TALITOS_MAX_KEY_SIZE];
  742. u8 iv[TALITOS_MAX_IV_LENGTH];
  743. dma_addr_t dma_key;
  744. unsigned int keylen;
  745. unsigned int enckeylen;
  746. unsigned int authkeylen;
  747. };
  748. #define HASH_MAX_BLOCK_SIZE SHA512_BLOCK_SIZE
  749. #define TALITOS_MDEU_MAX_CONTEXT_SIZE TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512
  750. struct talitos_ahash_req_ctx {
  751. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  752. unsigned int hw_context_size;
  753. u8 buf[2][HASH_MAX_BLOCK_SIZE];
  754. int buf_idx;
  755. unsigned int swinit;
  756. unsigned int first;
  757. unsigned int last;
  758. unsigned int to_hash_later;
  759. unsigned int nbuf;
  760. struct scatterlist bufsl[2];
  761. struct scatterlist *psrc;
  762. };
  763. struct talitos_export_state {
  764. u32 hw_context[TALITOS_MDEU_MAX_CONTEXT_SIZE / sizeof(u32)];
  765. u8 buf[HASH_MAX_BLOCK_SIZE];
  766. unsigned int swinit;
  767. unsigned int first;
  768. unsigned int last;
  769. unsigned int to_hash_later;
  770. unsigned int nbuf;
  771. };
  772. static int aead_setkey(struct crypto_aead *authenc,
  773. const u8 *key, unsigned int keylen)
  774. {
  775. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  776. struct device *dev = ctx->dev;
  777. struct crypto_authenc_keys keys;
  778. if (crypto_authenc_extractkeys(&keys, key, keylen) != 0)
  779. goto badkey;
  780. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  781. goto badkey;
  782. if (ctx->keylen)
  783. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  784. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  785. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  786. ctx->keylen = keys.authkeylen + keys.enckeylen;
  787. ctx->enckeylen = keys.enckeylen;
  788. ctx->authkeylen = keys.authkeylen;
  789. ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
  790. DMA_TO_DEVICE);
  791. memzero_explicit(&keys, sizeof(keys));
  792. return 0;
  793. badkey:
  794. memzero_explicit(&keys, sizeof(keys));
  795. return -EINVAL;
  796. }
  797. static int aead_des3_setkey(struct crypto_aead *authenc,
  798. const u8 *key, unsigned int keylen)
  799. {
  800. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  801. struct device *dev = ctx->dev;
  802. struct crypto_authenc_keys keys;
  803. int err;
  804. err = crypto_authenc_extractkeys(&keys, key, keylen);
  805. if (unlikely(err))
  806. goto out;
  807. err = -EINVAL;
  808. if (keys.authkeylen + keys.enckeylen > TALITOS_MAX_KEY_SIZE)
  809. goto out;
  810. err = verify_aead_des3_key(authenc, keys.enckey, keys.enckeylen);
  811. if (err)
  812. goto out;
  813. if (ctx->keylen)
  814. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  815. memcpy(ctx->key, keys.authkey, keys.authkeylen);
  816. memcpy(&ctx->key[keys.authkeylen], keys.enckey, keys.enckeylen);
  817. ctx->keylen = keys.authkeylen + keys.enckeylen;
  818. ctx->enckeylen = keys.enckeylen;
  819. ctx->authkeylen = keys.authkeylen;
  820. ctx->dma_key = dma_map_single(dev, ctx->key, ctx->keylen,
  821. DMA_TO_DEVICE);
  822. out:
  823. memzero_explicit(&keys, sizeof(keys));
  824. return err;
  825. }
  826. static void talitos_sg_unmap(struct device *dev,
  827. struct talitos_edesc *edesc,
  828. struct scatterlist *src,
  829. struct scatterlist *dst,
  830. unsigned int len, unsigned int offset)
  831. {
  832. struct talitos_private *priv = dev_get_drvdata(dev);
  833. bool is_sec1 = has_ftr_sec1(priv);
  834. unsigned int src_nents = edesc->src_nents ? : 1;
  835. unsigned int dst_nents = edesc->dst_nents ? : 1;
  836. if (is_sec1 && dst && dst_nents > 1) {
  837. dma_sync_single_for_device(dev, edesc->dma_link_tbl + offset,
  838. len, DMA_FROM_DEVICE);
  839. sg_pcopy_from_buffer(dst, dst_nents, edesc->buf + offset, len,
  840. offset);
  841. }
  842. if (src != dst) {
  843. if (src_nents == 1 || !is_sec1)
  844. dma_unmap_sg(dev, src, src_nents, DMA_TO_DEVICE);
  845. if (dst && (dst_nents == 1 || !is_sec1))
  846. dma_unmap_sg(dev, dst, dst_nents, DMA_FROM_DEVICE);
  847. } else if (src_nents == 1 || !is_sec1) {
  848. dma_unmap_sg(dev, src, src_nents, DMA_BIDIRECTIONAL);
  849. }
  850. }
  851. static void ipsec_esp_unmap(struct device *dev,
  852. struct talitos_edesc *edesc,
  853. struct aead_request *areq, bool encrypt)
  854. {
  855. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  856. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  857. unsigned int ivsize = crypto_aead_ivsize(aead);
  858. unsigned int authsize = crypto_aead_authsize(aead);
  859. unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
  860. bool is_ipsec_esp = edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP;
  861. struct talitos_ptr *civ_ptr = &edesc->desc.ptr[is_ipsec_esp ? 2 : 3];
  862. if (is_ipsec_esp)
  863. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[6],
  864. DMA_FROM_DEVICE);
  865. unmap_single_talitos_ptr(dev, civ_ptr, DMA_TO_DEVICE);
  866. talitos_sg_unmap(dev, edesc, areq->src, areq->dst,
  867. cryptlen + authsize, areq->assoclen);
  868. if (edesc->dma_len)
  869. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  870. DMA_BIDIRECTIONAL);
  871. if (!is_ipsec_esp) {
  872. unsigned int dst_nents = edesc->dst_nents ? : 1;
  873. sg_pcopy_to_buffer(areq->dst, dst_nents, ctx->iv, ivsize,
  874. areq->assoclen + cryptlen - ivsize);
  875. }
  876. }
  877. /*
  878. * ipsec_esp descriptor callbacks
  879. */
  880. static void ipsec_esp_encrypt_done(struct device *dev,
  881. struct talitos_desc *desc, void *context,
  882. int err)
  883. {
  884. struct aead_request *areq = context;
  885. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  886. unsigned int ivsize = crypto_aead_ivsize(authenc);
  887. struct talitos_edesc *edesc;
  888. edesc = container_of(desc, struct talitos_edesc, desc);
  889. ipsec_esp_unmap(dev, edesc, areq, true);
  890. dma_unmap_single(dev, edesc->iv_dma, ivsize, DMA_TO_DEVICE);
  891. kfree(edesc);
  892. aead_request_complete(areq, err);
  893. }
  894. static void ipsec_esp_decrypt_swauth_done(struct device *dev,
  895. struct talitos_desc *desc,
  896. void *context, int err)
  897. {
  898. struct aead_request *req = context;
  899. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  900. unsigned int authsize = crypto_aead_authsize(authenc);
  901. struct talitos_edesc *edesc;
  902. char *oicv, *icv;
  903. edesc = container_of(desc, struct talitos_edesc, desc);
  904. ipsec_esp_unmap(dev, edesc, req, false);
  905. if (!err) {
  906. /* auth check */
  907. oicv = edesc->buf + edesc->dma_len;
  908. icv = oicv - authsize;
  909. err = crypto_memneq(oicv, icv, authsize) ? -EBADMSG : 0;
  910. }
  911. kfree(edesc);
  912. aead_request_complete(req, err);
  913. }
  914. static void ipsec_esp_decrypt_hwauth_done(struct device *dev,
  915. struct talitos_desc *desc,
  916. void *context, int err)
  917. {
  918. struct aead_request *req = context;
  919. struct talitos_edesc *edesc;
  920. edesc = container_of(desc, struct talitos_edesc, desc);
  921. ipsec_esp_unmap(dev, edesc, req, false);
  922. /* check ICV auth status */
  923. if (!err && ((desc->hdr_lo & DESC_HDR_LO_ICCR1_MASK) !=
  924. DESC_HDR_LO_ICCR1_PASS))
  925. err = -EBADMSG;
  926. kfree(edesc);
  927. aead_request_complete(req, err);
  928. }
  929. /*
  930. * convert scatterlist to SEC h/w link table format
  931. * stop at cryptlen bytes
  932. */
  933. static int sg_to_link_tbl_offset(struct scatterlist *sg, int sg_count,
  934. unsigned int offset, int datalen, int elen,
  935. struct talitos_ptr *link_tbl_ptr, int align)
  936. {
  937. int n_sg = elen ? sg_count + 1 : sg_count;
  938. int count = 0;
  939. int cryptlen = datalen + elen;
  940. int padding = ALIGN(cryptlen, align) - cryptlen;
  941. while (cryptlen && sg && n_sg--) {
  942. unsigned int len = sg_dma_len(sg);
  943. if (offset >= len) {
  944. offset -= len;
  945. goto next;
  946. }
  947. len -= offset;
  948. if (len > cryptlen)
  949. len = cryptlen;
  950. if (datalen > 0 && len > datalen) {
  951. to_talitos_ptr(link_tbl_ptr + count,
  952. sg_dma_address(sg) + offset, datalen, 0);
  953. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  954. count++;
  955. len -= datalen;
  956. offset += datalen;
  957. }
  958. to_talitos_ptr(link_tbl_ptr + count,
  959. sg_dma_address(sg) + offset, sg_next(sg) ? len : len + padding, 0);
  960. to_talitos_ptr_ext_set(link_tbl_ptr + count, 0, 0);
  961. count++;
  962. cryptlen -= len;
  963. datalen -= len;
  964. offset = 0;
  965. next:
  966. sg = sg_next(sg);
  967. }
  968. /* tag end of link table */
  969. if (count > 0)
  970. to_talitos_ptr_ext_set(link_tbl_ptr + count - 1,
  971. DESC_PTR_LNKTBL_RET, 0);
  972. return count;
  973. }
  974. static int talitos_sg_map_ext(struct device *dev, struct scatterlist *src,
  975. unsigned int len, struct talitos_edesc *edesc,
  976. struct talitos_ptr *ptr, int sg_count,
  977. unsigned int offset, int tbl_off, int elen,
  978. bool force, int align)
  979. {
  980. struct talitos_private *priv = dev_get_drvdata(dev);
  981. bool is_sec1 = has_ftr_sec1(priv);
  982. int aligned_len = ALIGN(len, align);
  983. if (!src) {
  984. to_talitos_ptr(ptr, 0, 0, is_sec1);
  985. return 1;
  986. }
  987. to_talitos_ptr_ext_set(ptr, elen, is_sec1);
  988. if (sg_count == 1 && !force) {
  989. to_talitos_ptr(ptr, sg_dma_address(src) + offset, aligned_len, is_sec1);
  990. return sg_count;
  991. }
  992. if (is_sec1) {
  993. to_talitos_ptr(ptr, edesc->dma_link_tbl + offset, aligned_len, is_sec1);
  994. return sg_count;
  995. }
  996. sg_count = sg_to_link_tbl_offset(src, sg_count, offset, len, elen,
  997. &edesc->link_tbl[tbl_off], align);
  998. if (sg_count == 1 && !force) {
  999. /* Only one segment now, so no link tbl needed*/
  1000. copy_talitos_ptr(ptr, &edesc->link_tbl[tbl_off], is_sec1);
  1001. return sg_count;
  1002. }
  1003. to_talitos_ptr(ptr, edesc->dma_link_tbl +
  1004. tbl_off * sizeof(struct talitos_ptr), aligned_len, is_sec1);
  1005. to_talitos_ptr_ext_or(ptr, DESC_PTR_LNKTBL_JUMP, is_sec1);
  1006. return sg_count;
  1007. }
  1008. static int talitos_sg_map(struct device *dev, struct scatterlist *src,
  1009. unsigned int len, struct talitos_edesc *edesc,
  1010. struct talitos_ptr *ptr, int sg_count,
  1011. unsigned int offset, int tbl_off)
  1012. {
  1013. return talitos_sg_map_ext(dev, src, len, edesc, ptr, sg_count, offset,
  1014. tbl_off, 0, false, 1);
  1015. }
  1016. /*
  1017. * fill in and submit ipsec_esp descriptor
  1018. */
  1019. static int ipsec_esp(struct talitos_edesc *edesc, struct aead_request *areq,
  1020. bool encrypt,
  1021. void (*callback)(struct device *dev,
  1022. struct talitos_desc *desc,
  1023. void *context, int error))
  1024. {
  1025. struct crypto_aead *aead = crypto_aead_reqtfm(areq);
  1026. unsigned int authsize = crypto_aead_authsize(aead);
  1027. struct talitos_ctx *ctx = crypto_aead_ctx(aead);
  1028. struct device *dev = ctx->dev;
  1029. struct talitos_desc *desc = &edesc->desc;
  1030. unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
  1031. unsigned int ivsize = crypto_aead_ivsize(aead);
  1032. int tbl_off = 0;
  1033. int sg_count, ret;
  1034. int elen = 0;
  1035. bool sync_needed = false;
  1036. struct talitos_private *priv = dev_get_drvdata(dev);
  1037. bool is_sec1 = has_ftr_sec1(priv);
  1038. bool is_ipsec_esp = desc->hdr & DESC_HDR_TYPE_IPSEC_ESP;
  1039. struct talitos_ptr *civ_ptr = &desc->ptr[is_ipsec_esp ? 2 : 3];
  1040. struct talitos_ptr *ckey_ptr = &desc->ptr[is_ipsec_esp ? 3 : 2];
  1041. dma_addr_t dma_icv = edesc->dma_link_tbl + edesc->dma_len - authsize;
  1042. /* hmac key */
  1043. to_talitos_ptr(&desc->ptr[0], ctx->dma_key, ctx->authkeylen, is_sec1);
  1044. sg_count = edesc->src_nents ?: 1;
  1045. if (is_sec1 && sg_count > 1)
  1046. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1047. areq->assoclen + cryptlen);
  1048. else
  1049. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1050. (areq->src == areq->dst) ?
  1051. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1052. /* hmac data */
  1053. ret = talitos_sg_map(dev, areq->src, areq->assoclen, edesc,
  1054. &desc->ptr[1], sg_count, 0, tbl_off);
  1055. if (ret > 1) {
  1056. tbl_off += ret;
  1057. sync_needed = true;
  1058. }
  1059. /* cipher iv */
  1060. to_talitos_ptr(civ_ptr, edesc->iv_dma, ivsize, is_sec1);
  1061. /* cipher key */
  1062. to_talitos_ptr(ckey_ptr, ctx->dma_key + ctx->authkeylen,
  1063. ctx->enckeylen, is_sec1);
  1064. /*
  1065. * cipher in
  1066. * map and adjust cipher len to aead request cryptlen.
  1067. * extent is bytes of HMAC postpended to ciphertext,
  1068. * typically 12 for ipsec
  1069. */
  1070. if (is_ipsec_esp && (desc->hdr & DESC_HDR_MODE1_MDEU_CICV))
  1071. elen = authsize;
  1072. ret = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[4],
  1073. sg_count, areq->assoclen, tbl_off, elen,
  1074. false, 1);
  1075. if (ret > 1) {
  1076. tbl_off += ret;
  1077. sync_needed = true;
  1078. }
  1079. /* cipher out */
  1080. if (areq->src != areq->dst) {
  1081. sg_count = edesc->dst_nents ? : 1;
  1082. if (!is_sec1 || sg_count == 1)
  1083. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1084. }
  1085. if (is_ipsec_esp && encrypt)
  1086. elen = authsize;
  1087. else
  1088. elen = 0;
  1089. ret = talitos_sg_map_ext(dev, areq->dst, cryptlen, edesc, &desc->ptr[5],
  1090. sg_count, areq->assoclen, tbl_off, elen,
  1091. is_ipsec_esp && !encrypt, 1);
  1092. tbl_off += ret;
  1093. if (!encrypt && is_ipsec_esp) {
  1094. struct talitos_ptr *tbl_ptr = &edesc->link_tbl[tbl_off];
  1095. /* Add an entry to the link table for ICV data */
  1096. to_talitos_ptr_ext_set(tbl_ptr - 1, 0, is_sec1);
  1097. to_talitos_ptr_ext_set(tbl_ptr, DESC_PTR_LNKTBL_RET, is_sec1);
  1098. /* icv data follows link tables */
  1099. to_talitos_ptr(tbl_ptr, dma_icv, authsize, is_sec1);
  1100. to_talitos_ptr_ext_or(&desc->ptr[5], authsize, is_sec1);
  1101. sync_needed = true;
  1102. } else if (!encrypt) {
  1103. to_talitos_ptr(&desc->ptr[6], dma_icv, authsize, is_sec1);
  1104. sync_needed = true;
  1105. } else if (!is_ipsec_esp) {
  1106. talitos_sg_map(dev, areq->dst, authsize, edesc, &desc->ptr[6],
  1107. sg_count, areq->assoclen + cryptlen, tbl_off);
  1108. }
  1109. /* iv out */
  1110. if (is_ipsec_esp)
  1111. map_single_talitos_ptr(dev, &desc->ptr[6], ivsize, ctx->iv,
  1112. DMA_FROM_DEVICE);
  1113. if (sync_needed)
  1114. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1115. edesc->dma_len,
  1116. DMA_BIDIRECTIONAL);
  1117. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1118. if (ret != -EINPROGRESS) {
  1119. ipsec_esp_unmap(dev, edesc, areq, encrypt);
  1120. kfree(edesc);
  1121. }
  1122. return ret;
  1123. }
  1124. /*
  1125. * allocate and map the extended descriptor
  1126. */
  1127. static struct talitos_edesc *talitos_edesc_alloc(struct device *dev,
  1128. struct scatterlist *src,
  1129. struct scatterlist *dst,
  1130. u8 *iv,
  1131. unsigned int assoclen,
  1132. unsigned int cryptlen,
  1133. unsigned int authsize,
  1134. unsigned int ivsize,
  1135. int icv_stashing,
  1136. u32 cryptoflags,
  1137. bool encrypt)
  1138. {
  1139. struct talitos_edesc *edesc;
  1140. int src_nents, dst_nents, alloc_len, dma_len, src_len, dst_len;
  1141. dma_addr_t iv_dma = 0;
  1142. gfp_t flags = cryptoflags & CRYPTO_TFM_REQ_MAY_SLEEP ? GFP_KERNEL :
  1143. GFP_ATOMIC;
  1144. struct talitos_private *priv = dev_get_drvdata(dev);
  1145. bool is_sec1 = has_ftr_sec1(priv);
  1146. int max_len = is_sec1 ? TALITOS1_MAX_DATA_LEN : TALITOS2_MAX_DATA_LEN;
  1147. if (cryptlen + authsize > max_len) {
  1148. dev_err(dev, "length exceeds h/w max limit\n");
  1149. return ERR_PTR(-EINVAL);
  1150. }
  1151. if (!dst || dst == src) {
  1152. src_len = assoclen + cryptlen + authsize;
  1153. src_nents = sg_nents_for_len(src, src_len);
  1154. if (src_nents < 0) {
  1155. dev_err(dev, "Invalid number of src SG.\n");
  1156. return ERR_PTR(-EINVAL);
  1157. }
  1158. src_nents = (src_nents == 1) ? 0 : src_nents;
  1159. dst_nents = dst ? src_nents : 0;
  1160. dst_len = 0;
  1161. } else { /* dst && dst != src*/
  1162. src_len = assoclen + cryptlen + (encrypt ? 0 : authsize);
  1163. src_nents = sg_nents_for_len(src, src_len);
  1164. if (src_nents < 0) {
  1165. dev_err(dev, "Invalid number of src SG.\n");
  1166. return ERR_PTR(-EINVAL);
  1167. }
  1168. src_nents = (src_nents == 1) ? 0 : src_nents;
  1169. dst_len = assoclen + cryptlen + (encrypt ? authsize : 0);
  1170. dst_nents = sg_nents_for_len(dst, dst_len);
  1171. if (dst_nents < 0) {
  1172. dev_err(dev, "Invalid number of dst SG.\n");
  1173. return ERR_PTR(-EINVAL);
  1174. }
  1175. dst_nents = (dst_nents == 1) ? 0 : dst_nents;
  1176. }
  1177. /*
  1178. * allocate space for base edesc plus the link tables,
  1179. * allowing for two separate entries for AD and generated ICV (+ 2),
  1180. * and space for two sets of ICVs (stashed and generated)
  1181. */
  1182. alloc_len = sizeof(struct talitos_edesc);
  1183. if (src_nents || dst_nents || !encrypt) {
  1184. if (is_sec1)
  1185. dma_len = (src_nents ? src_len : 0) +
  1186. (dst_nents ? dst_len : 0) + authsize;
  1187. else
  1188. dma_len = (src_nents + dst_nents + 2) *
  1189. sizeof(struct talitos_ptr) + authsize;
  1190. alloc_len += dma_len;
  1191. } else {
  1192. dma_len = 0;
  1193. }
  1194. alloc_len += icv_stashing ? authsize : 0;
  1195. /* if its a ahash, add space for a second desc next to the first one */
  1196. if (is_sec1 && !dst)
  1197. alloc_len += sizeof(struct talitos_desc);
  1198. alloc_len += ivsize;
  1199. edesc = kmalloc(ALIGN(alloc_len, dma_get_cache_alignment()), flags);
  1200. if (!edesc)
  1201. return ERR_PTR(-ENOMEM);
  1202. if (ivsize) {
  1203. iv = memcpy(((u8 *)edesc) + alloc_len - ivsize, iv, ivsize);
  1204. iv_dma = dma_map_single(dev, iv, ivsize, DMA_TO_DEVICE);
  1205. }
  1206. memset(&edesc->desc, 0, sizeof(edesc->desc));
  1207. edesc->src_nents = src_nents;
  1208. edesc->dst_nents = dst_nents;
  1209. edesc->iv_dma = iv_dma;
  1210. edesc->dma_len = dma_len;
  1211. if (dma_len)
  1212. edesc->dma_link_tbl = dma_map_single(dev, &edesc->link_tbl[0],
  1213. edesc->dma_len,
  1214. DMA_BIDIRECTIONAL);
  1215. return edesc;
  1216. }
  1217. static struct talitos_edesc *aead_edesc_alloc(struct aead_request *areq, u8 *iv,
  1218. int icv_stashing, bool encrypt)
  1219. {
  1220. struct crypto_aead *authenc = crypto_aead_reqtfm(areq);
  1221. unsigned int authsize = crypto_aead_authsize(authenc);
  1222. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1223. unsigned int ivsize = crypto_aead_ivsize(authenc);
  1224. unsigned int cryptlen = areq->cryptlen - (encrypt ? 0 : authsize);
  1225. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1226. iv, areq->assoclen, cryptlen,
  1227. authsize, ivsize, icv_stashing,
  1228. areq->base.flags, encrypt);
  1229. }
  1230. static int aead_encrypt(struct aead_request *req)
  1231. {
  1232. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1233. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1234. struct talitos_edesc *edesc;
  1235. /* allocate extended descriptor */
  1236. edesc = aead_edesc_alloc(req, req->iv, 0, true);
  1237. if (IS_ERR(edesc))
  1238. return PTR_ERR(edesc);
  1239. /* set encrypt */
  1240. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1241. return ipsec_esp(edesc, req, true, ipsec_esp_encrypt_done);
  1242. }
  1243. static int aead_decrypt(struct aead_request *req)
  1244. {
  1245. struct crypto_aead *authenc = crypto_aead_reqtfm(req);
  1246. unsigned int authsize = crypto_aead_authsize(authenc);
  1247. struct talitos_ctx *ctx = crypto_aead_ctx(authenc);
  1248. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1249. struct talitos_edesc *edesc;
  1250. void *icvdata;
  1251. /* allocate extended descriptor */
  1252. edesc = aead_edesc_alloc(req, req->iv, 1, false);
  1253. if (IS_ERR(edesc))
  1254. return PTR_ERR(edesc);
  1255. if ((edesc->desc.hdr & DESC_HDR_TYPE_IPSEC_ESP) &&
  1256. (priv->features & TALITOS_FTR_HW_AUTH_CHECK) &&
  1257. ((!edesc->src_nents && !edesc->dst_nents) ||
  1258. priv->features & TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT)) {
  1259. /* decrypt and check the ICV */
  1260. edesc->desc.hdr = ctx->desc_hdr_template |
  1261. DESC_HDR_DIR_INBOUND |
  1262. DESC_HDR_MODE1_MDEU_CICV;
  1263. /* reset integrity check result bits */
  1264. return ipsec_esp(edesc, req, false,
  1265. ipsec_esp_decrypt_hwauth_done);
  1266. }
  1267. /* Have to check the ICV with software */
  1268. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1269. /* stash incoming ICV for later cmp with ICV generated by the h/w */
  1270. icvdata = edesc->buf + edesc->dma_len;
  1271. sg_pcopy_to_buffer(req->src, edesc->src_nents ? : 1, icvdata, authsize,
  1272. req->assoclen + req->cryptlen - authsize);
  1273. return ipsec_esp(edesc, req, false, ipsec_esp_decrypt_swauth_done);
  1274. }
  1275. static int skcipher_setkey(struct crypto_skcipher *cipher,
  1276. const u8 *key, unsigned int keylen)
  1277. {
  1278. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1279. struct device *dev = ctx->dev;
  1280. if (ctx->keylen)
  1281. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1282. memcpy(&ctx->key, key, keylen);
  1283. ctx->keylen = keylen;
  1284. ctx->dma_key = dma_map_single(dev, ctx->key, keylen, DMA_TO_DEVICE);
  1285. return 0;
  1286. }
  1287. static int skcipher_des_setkey(struct crypto_skcipher *cipher,
  1288. const u8 *key, unsigned int keylen)
  1289. {
  1290. return verify_skcipher_des_key(cipher, key) ?:
  1291. skcipher_setkey(cipher, key, keylen);
  1292. }
  1293. static int skcipher_des3_setkey(struct crypto_skcipher *cipher,
  1294. const u8 *key, unsigned int keylen)
  1295. {
  1296. return verify_skcipher_des3_key(cipher, key) ?:
  1297. skcipher_setkey(cipher, key, keylen);
  1298. }
  1299. static int skcipher_aes_setkey(struct crypto_skcipher *cipher,
  1300. const u8 *key, unsigned int keylen)
  1301. {
  1302. if (keylen == AES_KEYSIZE_128 || keylen == AES_KEYSIZE_192 ||
  1303. keylen == AES_KEYSIZE_256)
  1304. return skcipher_setkey(cipher, key, keylen);
  1305. return -EINVAL;
  1306. }
  1307. static void common_nonsnoop_unmap(struct device *dev,
  1308. struct talitos_edesc *edesc,
  1309. struct skcipher_request *areq)
  1310. {
  1311. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[5], DMA_FROM_DEVICE);
  1312. talitos_sg_unmap(dev, edesc, areq->src, areq->dst, areq->cryptlen, 0);
  1313. unmap_single_talitos_ptr(dev, &edesc->desc.ptr[1], DMA_TO_DEVICE);
  1314. if (edesc->dma_len)
  1315. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1316. DMA_BIDIRECTIONAL);
  1317. }
  1318. static void skcipher_done(struct device *dev,
  1319. struct talitos_desc *desc, void *context,
  1320. int err)
  1321. {
  1322. struct skcipher_request *areq = context;
  1323. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1324. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1325. unsigned int ivsize = crypto_skcipher_ivsize(cipher);
  1326. struct talitos_edesc *edesc;
  1327. edesc = container_of(desc, struct talitos_edesc, desc);
  1328. common_nonsnoop_unmap(dev, edesc, areq);
  1329. memcpy(areq->iv, ctx->iv, ivsize);
  1330. kfree(edesc);
  1331. skcipher_request_complete(areq, err);
  1332. }
  1333. static int common_nonsnoop(struct talitos_edesc *edesc,
  1334. struct skcipher_request *areq,
  1335. void (*callback) (struct device *dev,
  1336. struct talitos_desc *desc,
  1337. void *context, int error))
  1338. {
  1339. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1340. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1341. struct device *dev = ctx->dev;
  1342. struct talitos_desc *desc = &edesc->desc;
  1343. unsigned int cryptlen = areq->cryptlen;
  1344. unsigned int ivsize = crypto_skcipher_ivsize(cipher);
  1345. int sg_count, ret;
  1346. bool sync_needed = false;
  1347. struct talitos_private *priv = dev_get_drvdata(dev);
  1348. bool is_sec1 = has_ftr_sec1(priv);
  1349. bool is_ctr = (desc->hdr & DESC_HDR_SEL0_MASK) == DESC_HDR_SEL0_AESU &&
  1350. (desc->hdr & DESC_HDR_MODE0_AESU_MASK) == DESC_HDR_MODE0_AESU_CTR;
  1351. /* first DWORD empty */
  1352. /* cipher iv */
  1353. to_talitos_ptr(&desc->ptr[1], edesc->iv_dma, ivsize, is_sec1);
  1354. /* cipher key */
  1355. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen, is_sec1);
  1356. sg_count = edesc->src_nents ?: 1;
  1357. if (is_sec1 && sg_count > 1)
  1358. sg_copy_to_buffer(areq->src, sg_count, edesc->buf,
  1359. cryptlen);
  1360. else
  1361. sg_count = dma_map_sg(dev, areq->src, sg_count,
  1362. (areq->src == areq->dst) ?
  1363. DMA_BIDIRECTIONAL : DMA_TO_DEVICE);
  1364. /*
  1365. * cipher in
  1366. */
  1367. sg_count = talitos_sg_map_ext(dev, areq->src, cryptlen, edesc, &desc->ptr[3],
  1368. sg_count, 0, 0, 0, false, is_ctr ? 16 : 1);
  1369. if (sg_count > 1)
  1370. sync_needed = true;
  1371. /* cipher out */
  1372. if (areq->src != areq->dst) {
  1373. sg_count = edesc->dst_nents ? : 1;
  1374. if (!is_sec1 || sg_count == 1)
  1375. dma_map_sg(dev, areq->dst, sg_count, DMA_FROM_DEVICE);
  1376. }
  1377. ret = talitos_sg_map(dev, areq->dst, cryptlen, edesc, &desc->ptr[4],
  1378. sg_count, 0, (edesc->src_nents + 1));
  1379. if (ret > 1)
  1380. sync_needed = true;
  1381. /* iv out */
  1382. map_single_talitos_ptr(dev, &desc->ptr[5], ivsize, ctx->iv,
  1383. DMA_FROM_DEVICE);
  1384. /* last DWORD empty */
  1385. if (sync_needed)
  1386. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1387. edesc->dma_len, DMA_BIDIRECTIONAL);
  1388. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1389. if (ret != -EINPROGRESS) {
  1390. common_nonsnoop_unmap(dev, edesc, areq);
  1391. kfree(edesc);
  1392. }
  1393. return ret;
  1394. }
  1395. static struct talitos_edesc *skcipher_edesc_alloc(struct skcipher_request *
  1396. areq, bool encrypt)
  1397. {
  1398. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1399. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1400. unsigned int ivsize = crypto_skcipher_ivsize(cipher);
  1401. return talitos_edesc_alloc(ctx->dev, areq->src, areq->dst,
  1402. areq->iv, 0, areq->cryptlen, 0, ivsize, 0,
  1403. areq->base.flags, encrypt);
  1404. }
  1405. static int skcipher_encrypt(struct skcipher_request *areq)
  1406. {
  1407. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1408. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1409. struct talitos_edesc *edesc;
  1410. unsigned int blocksize =
  1411. crypto_tfm_alg_blocksize(crypto_skcipher_tfm(cipher));
  1412. if (!areq->cryptlen)
  1413. return 0;
  1414. if (areq->cryptlen % blocksize)
  1415. return -EINVAL;
  1416. /* allocate extended descriptor */
  1417. edesc = skcipher_edesc_alloc(areq, true);
  1418. if (IS_ERR(edesc))
  1419. return PTR_ERR(edesc);
  1420. /* set encrypt */
  1421. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_MODE0_ENCRYPT;
  1422. return common_nonsnoop(edesc, areq, skcipher_done);
  1423. }
  1424. static int skcipher_decrypt(struct skcipher_request *areq)
  1425. {
  1426. struct crypto_skcipher *cipher = crypto_skcipher_reqtfm(areq);
  1427. struct talitos_ctx *ctx = crypto_skcipher_ctx(cipher);
  1428. struct talitos_edesc *edesc;
  1429. unsigned int blocksize =
  1430. crypto_tfm_alg_blocksize(crypto_skcipher_tfm(cipher));
  1431. if (!areq->cryptlen)
  1432. return 0;
  1433. if (areq->cryptlen % blocksize)
  1434. return -EINVAL;
  1435. /* allocate extended descriptor */
  1436. edesc = skcipher_edesc_alloc(areq, false);
  1437. if (IS_ERR(edesc))
  1438. return PTR_ERR(edesc);
  1439. edesc->desc.hdr = ctx->desc_hdr_template | DESC_HDR_DIR_INBOUND;
  1440. return common_nonsnoop(edesc, areq, skcipher_done);
  1441. }
  1442. static void common_nonsnoop_hash_unmap(struct device *dev,
  1443. struct talitos_edesc *edesc,
  1444. struct ahash_request *areq)
  1445. {
  1446. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1447. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1448. struct talitos_private *priv = dev_get_drvdata(dev);
  1449. bool is_sec1 = has_ftr_sec1(priv);
  1450. struct talitos_desc *desc = &edesc->desc;
  1451. struct talitos_desc *desc2 = (struct talitos_desc *)
  1452. (edesc->buf + edesc->dma_len);
  1453. unmap_single_talitos_ptr(dev, &desc->ptr[5], DMA_FROM_DEVICE);
  1454. if (desc->next_desc &&
  1455. desc->ptr[5].ptr != desc2->ptr[5].ptr)
  1456. unmap_single_talitos_ptr(dev, &desc2->ptr[5], DMA_FROM_DEVICE);
  1457. if (req_ctx->last)
  1458. memcpy(areq->result, req_ctx->hw_context,
  1459. crypto_ahash_digestsize(tfm));
  1460. if (req_ctx->psrc)
  1461. talitos_sg_unmap(dev, edesc, req_ctx->psrc, NULL, 0, 0);
  1462. /* When using hashctx-in, must unmap it. */
  1463. if (from_talitos_ptr_len(&desc->ptr[1], is_sec1))
  1464. unmap_single_talitos_ptr(dev, &desc->ptr[1],
  1465. DMA_TO_DEVICE);
  1466. else if (desc->next_desc)
  1467. unmap_single_talitos_ptr(dev, &desc2->ptr[1],
  1468. DMA_TO_DEVICE);
  1469. if (is_sec1 && req_ctx->nbuf)
  1470. unmap_single_talitos_ptr(dev, &desc->ptr[3],
  1471. DMA_TO_DEVICE);
  1472. if (edesc->dma_len)
  1473. dma_unmap_single(dev, edesc->dma_link_tbl, edesc->dma_len,
  1474. DMA_BIDIRECTIONAL);
  1475. if (desc->next_desc)
  1476. dma_unmap_single(dev, be32_to_cpu(desc->next_desc),
  1477. TALITOS_DESC_SIZE, DMA_BIDIRECTIONAL);
  1478. }
  1479. static void ahash_done(struct device *dev,
  1480. struct talitos_desc *desc, void *context,
  1481. int err)
  1482. {
  1483. struct ahash_request *areq = context;
  1484. struct talitos_edesc *edesc =
  1485. container_of(desc, struct talitos_edesc, desc);
  1486. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1487. if (!req_ctx->last && req_ctx->to_hash_later) {
  1488. /* Position any partial block for next update/final/finup */
  1489. req_ctx->buf_idx = (req_ctx->buf_idx + 1) & 1;
  1490. req_ctx->nbuf = req_ctx->to_hash_later;
  1491. }
  1492. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1493. kfree(edesc);
  1494. ahash_request_complete(areq, err);
  1495. }
  1496. /*
  1497. * SEC1 doesn't like hashing of 0 sized message, so we do the padding
  1498. * ourself and submit a padded block
  1499. */
  1500. static void talitos_handle_buggy_hash(struct talitos_ctx *ctx,
  1501. struct talitos_edesc *edesc,
  1502. struct talitos_ptr *ptr)
  1503. {
  1504. static u8 padded_hash[64] = {
  1505. 0x80, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1506. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1507. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1508. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  1509. };
  1510. pr_err_once("Bug in SEC1, padding ourself\n");
  1511. edesc->desc.hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1512. map_single_talitos_ptr(ctx->dev, ptr, sizeof(padded_hash),
  1513. (char *)padded_hash, DMA_TO_DEVICE);
  1514. }
  1515. static int common_nonsnoop_hash(struct talitos_edesc *edesc,
  1516. struct ahash_request *areq, unsigned int length,
  1517. void (*callback) (struct device *dev,
  1518. struct talitos_desc *desc,
  1519. void *context, int error))
  1520. {
  1521. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1522. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1523. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1524. struct device *dev = ctx->dev;
  1525. struct talitos_desc *desc = &edesc->desc;
  1526. int ret;
  1527. bool sync_needed = false;
  1528. struct talitos_private *priv = dev_get_drvdata(dev);
  1529. bool is_sec1 = has_ftr_sec1(priv);
  1530. int sg_count;
  1531. /* first DWORD empty */
  1532. /* hash context in */
  1533. if (!req_ctx->first || req_ctx->swinit) {
  1534. map_single_talitos_ptr_nosync(dev, &desc->ptr[1],
  1535. req_ctx->hw_context_size,
  1536. req_ctx->hw_context,
  1537. DMA_TO_DEVICE);
  1538. req_ctx->swinit = 0;
  1539. }
  1540. /* Indicate next op is not the first. */
  1541. req_ctx->first = 0;
  1542. /* HMAC key */
  1543. if (ctx->keylen)
  1544. to_talitos_ptr(&desc->ptr[2], ctx->dma_key, ctx->keylen,
  1545. is_sec1);
  1546. if (is_sec1 && req_ctx->nbuf)
  1547. length -= req_ctx->nbuf;
  1548. sg_count = edesc->src_nents ?: 1;
  1549. if (is_sec1 && sg_count > 1)
  1550. sg_copy_to_buffer(req_ctx->psrc, sg_count, edesc->buf, length);
  1551. else if (length)
  1552. sg_count = dma_map_sg(dev, req_ctx->psrc, sg_count,
  1553. DMA_TO_DEVICE);
  1554. /*
  1555. * data in
  1556. */
  1557. if (is_sec1 && req_ctx->nbuf) {
  1558. map_single_talitos_ptr(dev, &desc->ptr[3], req_ctx->nbuf,
  1559. req_ctx->buf[req_ctx->buf_idx],
  1560. DMA_TO_DEVICE);
  1561. } else {
  1562. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1563. &desc->ptr[3], sg_count, 0, 0);
  1564. if (sg_count > 1)
  1565. sync_needed = true;
  1566. }
  1567. /* fifth DWORD empty */
  1568. /* hash/HMAC out -or- hash context out */
  1569. if (req_ctx->last)
  1570. map_single_talitos_ptr(dev, &desc->ptr[5],
  1571. crypto_ahash_digestsize(tfm),
  1572. req_ctx->hw_context, DMA_FROM_DEVICE);
  1573. else
  1574. map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
  1575. req_ctx->hw_context_size,
  1576. req_ctx->hw_context,
  1577. DMA_FROM_DEVICE);
  1578. /* last DWORD empty */
  1579. if (is_sec1 && from_talitos_ptr_len(&desc->ptr[3], true) == 0)
  1580. talitos_handle_buggy_hash(ctx, edesc, &desc->ptr[3]);
  1581. if (is_sec1 && req_ctx->nbuf && length) {
  1582. struct talitos_desc *desc2 = (struct talitos_desc *)
  1583. (edesc->buf + edesc->dma_len);
  1584. dma_addr_t next_desc;
  1585. memset(desc2, 0, sizeof(*desc2));
  1586. desc2->hdr = desc->hdr;
  1587. desc2->hdr &= ~DESC_HDR_MODE0_MDEU_INIT;
  1588. desc2->hdr1 = desc2->hdr;
  1589. desc->hdr &= ~DESC_HDR_MODE0_MDEU_PAD;
  1590. desc->hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1591. desc->hdr &= ~DESC_HDR_DONE_NOTIFY;
  1592. if (desc->ptr[1].ptr)
  1593. copy_talitos_ptr(&desc2->ptr[1], &desc->ptr[1],
  1594. is_sec1);
  1595. else
  1596. map_single_talitos_ptr_nosync(dev, &desc2->ptr[1],
  1597. req_ctx->hw_context_size,
  1598. req_ctx->hw_context,
  1599. DMA_TO_DEVICE);
  1600. copy_talitos_ptr(&desc2->ptr[2], &desc->ptr[2], is_sec1);
  1601. sg_count = talitos_sg_map(dev, req_ctx->psrc, length, edesc,
  1602. &desc2->ptr[3], sg_count, 0, 0);
  1603. if (sg_count > 1)
  1604. sync_needed = true;
  1605. copy_talitos_ptr(&desc2->ptr[5], &desc->ptr[5], is_sec1);
  1606. if (req_ctx->last)
  1607. map_single_talitos_ptr_nosync(dev, &desc->ptr[5],
  1608. req_ctx->hw_context_size,
  1609. req_ctx->hw_context,
  1610. DMA_FROM_DEVICE);
  1611. next_desc = dma_map_single(dev, &desc2->hdr1, TALITOS_DESC_SIZE,
  1612. DMA_BIDIRECTIONAL);
  1613. desc->next_desc = cpu_to_be32(next_desc);
  1614. }
  1615. if (sync_needed)
  1616. dma_sync_single_for_device(dev, edesc->dma_link_tbl,
  1617. edesc->dma_len, DMA_BIDIRECTIONAL);
  1618. ret = talitos_submit(dev, ctx->ch, desc, callback, areq);
  1619. if (ret != -EINPROGRESS) {
  1620. common_nonsnoop_hash_unmap(dev, edesc, areq);
  1621. kfree(edesc);
  1622. }
  1623. return ret;
  1624. }
  1625. static struct talitos_edesc *ahash_edesc_alloc(struct ahash_request *areq,
  1626. unsigned int nbytes)
  1627. {
  1628. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1629. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1630. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1631. struct talitos_private *priv = dev_get_drvdata(ctx->dev);
  1632. bool is_sec1 = has_ftr_sec1(priv);
  1633. if (is_sec1)
  1634. nbytes -= req_ctx->nbuf;
  1635. return talitos_edesc_alloc(ctx->dev, req_ctx->psrc, NULL, NULL, 0,
  1636. nbytes, 0, 0, 0, areq->base.flags, false);
  1637. }
  1638. static int ahash_init(struct ahash_request *areq)
  1639. {
  1640. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1641. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1642. struct device *dev = ctx->dev;
  1643. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1644. unsigned int size;
  1645. dma_addr_t dma;
  1646. /* Initialize the context */
  1647. req_ctx->buf_idx = 0;
  1648. req_ctx->nbuf = 0;
  1649. req_ctx->first = 1; /* first indicates h/w must init its context */
  1650. req_ctx->swinit = 0; /* assume h/w init of context */
  1651. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1652. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1653. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1654. req_ctx->hw_context_size = size;
  1655. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1656. DMA_TO_DEVICE);
  1657. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);
  1658. return 0;
  1659. }
  1660. /*
  1661. * on h/w without explicit sha224 support, we initialize h/w context
  1662. * manually with sha224 constants, and tell it to run sha256.
  1663. */
  1664. static int ahash_init_sha224_swinit(struct ahash_request *areq)
  1665. {
  1666. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1667. req_ctx->hw_context[0] = SHA224_H0;
  1668. req_ctx->hw_context[1] = SHA224_H1;
  1669. req_ctx->hw_context[2] = SHA224_H2;
  1670. req_ctx->hw_context[3] = SHA224_H3;
  1671. req_ctx->hw_context[4] = SHA224_H4;
  1672. req_ctx->hw_context[5] = SHA224_H5;
  1673. req_ctx->hw_context[6] = SHA224_H6;
  1674. req_ctx->hw_context[7] = SHA224_H7;
  1675. /* init 64-bit count */
  1676. req_ctx->hw_context[8] = 0;
  1677. req_ctx->hw_context[9] = 0;
  1678. ahash_init(areq);
  1679. req_ctx->swinit = 1;/* prevent h/w initting context with sha256 values*/
  1680. return 0;
  1681. }
  1682. static int ahash_process_req(struct ahash_request *areq, unsigned int nbytes)
  1683. {
  1684. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1685. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1686. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1687. struct talitos_edesc *edesc;
  1688. unsigned int blocksize =
  1689. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1690. unsigned int nbytes_to_hash;
  1691. unsigned int to_hash_later;
  1692. unsigned int nsg;
  1693. int nents;
  1694. struct device *dev = ctx->dev;
  1695. struct talitos_private *priv = dev_get_drvdata(dev);
  1696. bool is_sec1 = has_ftr_sec1(priv);
  1697. u8 *ctx_buf = req_ctx->buf[req_ctx->buf_idx];
  1698. if (!req_ctx->last && (nbytes + req_ctx->nbuf <= blocksize)) {
  1699. /* Buffer up to one whole block */
  1700. nents = sg_nents_for_len(areq->src, nbytes);
  1701. if (nents < 0) {
  1702. dev_err(dev, "Invalid number of src SG.\n");
  1703. return nents;
  1704. }
  1705. sg_copy_to_buffer(areq->src, nents,
  1706. ctx_buf + req_ctx->nbuf, nbytes);
  1707. req_ctx->nbuf += nbytes;
  1708. return 0;
  1709. }
  1710. /* At least (blocksize + 1) bytes are available to hash */
  1711. nbytes_to_hash = nbytes + req_ctx->nbuf;
  1712. to_hash_later = nbytes_to_hash & (blocksize - 1);
  1713. if (req_ctx->last)
  1714. to_hash_later = 0;
  1715. else if (to_hash_later)
  1716. /* There is a partial block. Hash the full block(s) now */
  1717. nbytes_to_hash -= to_hash_later;
  1718. else {
  1719. /* Keep one block buffered */
  1720. nbytes_to_hash -= blocksize;
  1721. to_hash_later = blocksize;
  1722. }
  1723. /* Chain in any previously buffered data */
  1724. if (!is_sec1 && req_ctx->nbuf) {
  1725. nsg = (req_ctx->nbuf < nbytes_to_hash) ? 2 : 1;
  1726. sg_init_table(req_ctx->bufsl, nsg);
  1727. sg_set_buf(req_ctx->bufsl, ctx_buf, req_ctx->nbuf);
  1728. if (nsg > 1)
  1729. sg_chain(req_ctx->bufsl, 2, areq->src);
  1730. req_ctx->psrc = req_ctx->bufsl;
  1731. } else if (is_sec1 && req_ctx->nbuf && req_ctx->nbuf < blocksize) {
  1732. int offset;
  1733. if (nbytes_to_hash > blocksize)
  1734. offset = blocksize - req_ctx->nbuf;
  1735. else
  1736. offset = nbytes_to_hash - req_ctx->nbuf;
  1737. nents = sg_nents_for_len(areq->src, offset);
  1738. if (nents < 0) {
  1739. dev_err(dev, "Invalid number of src SG.\n");
  1740. return nents;
  1741. }
  1742. sg_copy_to_buffer(areq->src, nents,
  1743. ctx_buf + req_ctx->nbuf, offset);
  1744. req_ctx->nbuf += offset;
  1745. req_ctx->psrc = scatterwalk_ffwd(req_ctx->bufsl, areq->src,
  1746. offset);
  1747. } else
  1748. req_ctx->psrc = areq->src;
  1749. if (to_hash_later) {
  1750. nents = sg_nents_for_len(areq->src, nbytes);
  1751. if (nents < 0) {
  1752. dev_err(dev, "Invalid number of src SG.\n");
  1753. return nents;
  1754. }
  1755. sg_pcopy_to_buffer(areq->src, nents,
  1756. req_ctx->buf[(req_ctx->buf_idx + 1) & 1],
  1757. to_hash_later,
  1758. nbytes - to_hash_later);
  1759. }
  1760. req_ctx->to_hash_later = to_hash_later;
  1761. /* Allocate extended descriptor */
  1762. edesc = ahash_edesc_alloc(areq, nbytes_to_hash);
  1763. if (IS_ERR(edesc))
  1764. return PTR_ERR(edesc);
  1765. edesc->desc.hdr = ctx->desc_hdr_template;
  1766. /* On last one, request SEC to pad; otherwise continue */
  1767. if (req_ctx->last)
  1768. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_PAD;
  1769. else
  1770. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_CONT;
  1771. /* request SEC to INIT hash. */
  1772. if (req_ctx->first && !req_ctx->swinit)
  1773. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_INIT;
  1774. /* When the tfm context has a keylen, it's an HMAC.
  1775. * A first or last (ie. not middle) descriptor must request HMAC.
  1776. */
  1777. if (ctx->keylen && (req_ctx->first || req_ctx->last))
  1778. edesc->desc.hdr |= DESC_HDR_MODE0_MDEU_HMAC;
  1779. return common_nonsnoop_hash(edesc, areq, nbytes_to_hash, ahash_done);
  1780. }
  1781. static int ahash_update(struct ahash_request *areq)
  1782. {
  1783. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1784. req_ctx->last = 0;
  1785. return ahash_process_req(areq, areq->nbytes);
  1786. }
  1787. static int ahash_final(struct ahash_request *areq)
  1788. {
  1789. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1790. req_ctx->last = 1;
  1791. return ahash_process_req(areq, 0);
  1792. }
  1793. static int ahash_finup(struct ahash_request *areq)
  1794. {
  1795. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1796. req_ctx->last = 1;
  1797. return ahash_process_req(areq, areq->nbytes);
  1798. }
  1799. static int ahash_digest(struct ahash_request *areq)
  1800. {
  1801. ahash_init(areq);
  1802. return ahash_finup(areq);
  1803. }
  1804. static int ahash_digest_sha224_swinit(struct ahash_request *areq)
  1805. {
  1806. ahash_init_sha224_swinit(areq);
  1807. return ahash_finup(areq);
  1808. }
  1809. static int ahash_export(struct ahash_request *areq, void *out)
  1810. {
  1811. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1812. struct talitos_export_state *export = out;
  1813. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1814. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1815. struct device *dev = ctx->dev;
  1816. dma_addr_t dma;
  1817. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1818. DMA_FROM_DEVICE);
  1819. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_FROM_DEVICE);
  1820. memcpy(export->hw_context, req_ctx->hw_context,
  1821. req_ctx->hw_context_size);
  1822. memcpy(export->buf, req_ctx->buf[req_ctx->buf_idx], req_ctx->nbuf);
  1823. export->swinit = req_ctx->swinit;
  1824. export->first = req_ctx->first;
  1825. export->last = req_ctx->last;
  1826. export->to_hash_later = req_ctx->to_hash_later;
  1827. export->nbuf = req_ctx->nbuf;
  1828. return 0;
  1829. }
  1830. static int ahash_import(struct ahash_request *areq, const void *in)
  1831. {
  1832. struct talitos_ahash_req_ctx *req_ctx = ahash_request_ctx(areq);
  1833. struct crypto_ahash *tfm = crypto_ahash_reqtfm(areq);
  1834. struct talitos_ctx *ctx = crypto_ahash_ctx(tfm);
  1835. struct device *dev = ctx->dev;
  1836. const struct talitos_export_state *export = in;
  1837. unsigned int size;
  1838. dma_addr_t dma;
  1839. memset(req_ctx, 0, sizeof(*req_ctx));
  1840. size = (crypto_ahash_digestsize(tfm) <= SHA256_DIGEST_SIZE)
  1841. ? TALITOS_MDEU_CONTEXT_SIZE_MD5_SHA1_SHA256
  1842. : TALITOS_MDEU_CONTEXT_SIZE_SHA384_SHA512;
  1843. req_ctx->hw_context_size = size;
  1844. memcpy(req_ctx->hw_context, export->hw_context, size);
  1845. memcpy(req_ctx->buf[0], export->buf, export->nbuf);
  1846. req_ctx->swinit = export->swinit;
  1847. req_ctx->first = export->first;
  1848. req_ctx->last = export->last;
  1849. req_ctx->to_hash_later = export->to_hash_later;
  1850. req_ctx->nbuf = export->nbuf;
  1851. dma = dma_map_single(dev, req_ctx->hw_context, req_ctx->hw_context_size,
  1852. DMA_TO_DEVICE);
  1853. dma_unmap_single(dev, dma, req_ctx->hw_context_size, DMA_TO_DEVICE);
  1854. return 0;
  1855. }
  1856. static int keyhash(struct crypto_ahash *tfm, const u8 *key, unsigned int keylen,
  1857. u8 *hash)
  1858. {
  1859. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1860. struct scatterlist sg[1];
  1861. struct ahash_request *req;
  1862. struct crypto_wait wait;
  1863. int ret;
  1864. crypto_init_wait(&wait);
  1865. req = ahash_request_alloc(tfm, GFP_KERNEL);
  1866. if (!req)
  1867. return -ENOMEM;
  1868. /* Keep tfm keylen == 0 during hash of the long key */
  1869. ctx->keylen = 0;
  1870. ahash_request_set_callback(req, CRYPTO_TFM_REQ_MAY_BACKLOG,
  1871. crypto_req_done, &wait);
  1872. sg_init_one(&sg[0], key, keylen);
  1873. ahash_request_set_crypt(req, sg, hash, keylen);
  1874. ret = crypto_wait_req(crypto_ahash_digest(req), &wait);
  1875. ahash_request_free(req);
  1876. return ret;
  1877. }
  1878. static int ahash_setkey(struct crypto_ahash *tfm, const u8 *key,
  1879. unsigned int keylen)
  1880. {
  1881. struct talitos_ctx *ctx = crypto_tfm_ctx(crypto_ahash_tfm(tfm));
  1882. struct device *dev = ctx->dev;
  1883. unsigned int blocksize =
  1884. crypto_tfm_alg_blocksize(crypto_ahash_tfm(tfm));
  1885. unsigned int digestsize = crypto_ahash_digestsize(tfm);
  1886. unsigned int keysize = keylen;
  1887. u8 hash[SHA512_DIGEST_SIZE];
  1888. int ret;
  1889. if (keylen <= blocksize)
  1890. memcpy(ctx->key, key, keysize);
  1891. else {
  1892. /* Must get the hash of the long key */
  1893. ret = keyhash(tfm, key, keylen, hash);
  1894. if (ret)
  1895. return -EINVAL;
  1896. keysize = digestsize;
  1897. memcpy(ctx->key, hash, digestsize);
  1898. }
  1899. if (ctx->keylen)
  1900. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  1901. ctx->keylen = keysize;
  1902. ctx->dma_key = dma_map_single(dev, ctx->key, keysize, DMA_TO_DEVICE);
  1903. return 0;
  1904. }
  1905. struct talitos_alg_template {
  1906. u32 type;
  1907. u32 priority;
  1908. union {
  1909. struct skcipher_alg skcipher;
  1910. struct ahash_alg hash;
  1911. struct aead_alg aead;
  1912. } alg;
  1913. __be32 desc_hdr_template;
  1914. };
  1915. static struct talitos_alg_template driver_algs[] = {
  1916. /* AEAD algorithms. These use a single-pass ipsec_esp descriptor */
  1917. { .type = CRYPTO_ALG_TYPE_AEAD,
  1918. .alg.aead = {
  1919. .base = {
  1920. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1921. .cra_driver_name = "authenc-hmac-sha1-"
  1922. "cbc-aes-talitos",
  1923. .cra_blocksize = AES_BLOCK_SIZE,
  1924. .cra_flags = CRYPTO_ALG_ASYNC |
  1925. CRYPTO_ALG_ALLOCATES_MEMORY,
  1926. },
  1927. .ivsize = AES_BLOCK_SIZE,
  1928. .maxauthsize = SHA1_DIGEST_SIZE,
  1929. },
  1930. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1931. DESC_HDR_SEL0_AESU |
  1932. DESC_HDR_MODE0_AESU_CBC |
  1933. DESC_HDR_SEL1_MDEUA |
  1934. DESC_HDR_MODE1_MDEU_INIT |
  1935. DESC_HDR_MODE1_MDEU_PAD |
  1936. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1937. },
  1938. { .type = CRYPTO_ALG_TYPE_AEAD,
  1939. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1940. .alg.aead = {
  1941. .base = {
  1942. .cra_name = "authenc(hmac(sha1),cbc(aes))",
  1943. .cra_driver_name = "authenc-hmac-sha1-"
  1944. "cbc-aes-talitos-hsna",
  1945. .cra_blocksize = AES_BLOCK_SIZE,
  1946. .cra_flags = CRYPTO_ALG_ASYNC |
  1947. CRYPTO_ALG_ALLOCATES_MEMORY,
  1948. },
  1949. .ivsize = AES_BLOCK_SIZE,
  1950. .maxauthsize = SHA1_DIGEST_SIZE,
  1951. },
  1952. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  1953. DESC_HDR_SEL0_AESU |
  1954. DESC_HDR_MODE0_AESU_CBC |
  1955. DESC_HDR_SEL1_MDEUA |
  1956. DESC_HDR_MODE1_MDEU_INIT |
  1957. DESC_HDR_MODE1_MDEU_PAD |
  1958. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1959. },
  1960. { .type = CRYPTO_ALG_TYPE_AEAD,
  1961. .alg.aead = {
  1962. .base = {
  1963. .cra_name = "authenc(hmac(sha1),"
  1964. "cbc(des3_ede))",
  1965. .cra_driver_name = "authenc-hmac-sha1-"
  1966. "cbc-3des-talitos",
  1967. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1968. .cra_flags = CRYPTO_ALG_ASYNC |
  1969. CRYPTO_ALG_ALLOCATES_MEMORY,
  1970. },
  1971. .ivsize = DES3_EDE_BLOCK_SIZE,
  1972. .maxauthsize = SHA1_DIGEST_SIZE,
  1973. .setkey = aead_des3_setkey,
  1974. },
  1975. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  1976. DESC_HDR_SEL0_DEU |
  1977. DESC_HDR_MODE0_DEU_CBC |
  1978. DESC_HDR_MODE0_DEU_3DES |
  1979. DESC_HDR_SEL1_MDEUA |
  1980. DESC_HDR_MODE1_MDEU_INIT |
  1981. DESC_HDR_MODE1_MDEU_PAD |
  1982. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  1983. },
  1984. { .type = CRYPTO_ALG_TYPE_AEAD,
  1985. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  1986. .alg.aead = {
  1987. .base = {
  1988. .cra_name = "authenc(hmac(sha1),"
  1989. "cbc(des3_ede))",
  1990. .cra_driver_name = "authenc-hmac-sha1-"
  1991. "cbc-3des-talitos-hsna",
  1992. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  1993. .cra_flags = CRYPTO_ALG_ASYNC |
  1994. CRYPTO_ALG_ALLOCATES_MEMORY,
  1995. },
  1996. .ivsize = DES3_EDE_BLOCK_SIZE,
  1997. .maxauthsize = SHA1_DIGEST_SIZE,
  1998. .setkey = aead_des3_setkey,
  1999. },
  2000. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2001. DESC_HDR_SEL0_DEU |
  2002. DESC_HDR_MODE0_DEU_CBC |
  2003. DESC_HDR_MODE0_DEU_3DES |
  2004. DESC_HDR_SEL1_MDEUA |
  2005. DESC_HDR_MODE1_MDEU_INIT |
  2006. DESC_HDR_MODE1_MDEU_PAD |
  2007. DESC_HDR_MODE1_MDEU_SHA1_HMAC,
  2008. },
  2009. { .type = CRYPTO_ALG_TYPE_AEAD,
  2010. .alg.aead = {
  2011. .base = {
  2012. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2013. .cra_driver_name = "authenc-hmac-sha224-"
  2014. "cbc-aes-talitos",
  2015. .cra_blocksize = AES_BLOCK_SIZE,
  2016. .cra_flags = CRYPTO_ALG_ASYNC |
  2017. CRYPTO_ALG_ALLOCATES_MEMORY,
  2018. },
  2019. .ivsize = AES_BLOCK_SIZE,
  2020. .maxauthsize = SHA224_DIGEST_SIZE,
  2021. },
  2022. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2023. DESC_HDR_SEL0_AESU |
  2024. DESC_HDR_MODE0_AESU_CBC |
  2025. DESC_HDR_SEL1_MDEUA |
  2026. DESC_HDR_MODE1_MDEU_INIT |
  2027. DESC_HDR_MODE1_MDEU_PAD |
  2028. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2029. },
  2030. { .type = CRYPTO_ALG_TYPE_AEAD,
  2031. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2032. .alg.aead = {
  2033. .base = {
  2034. .cra_name = "authenc(hmac(sha224),cbc(aes))",
  2035. .cra_driver_name = "authenc-hmac-sha224-"
  2036. "cbc-aes-talitos-hsna",
  2037. .cra_blocksize = AES_BLOCK_SIZE,
  2038. .cra_flags = CRYPTO_ALG_ASYNC |
  2039. CRYPTO_ALG_ALLOCATES_MEMORY,
  2040. },
  2041. .ivsize = AES_BLOCK_SIZE,
  2042. .maxauthsize = SHA224_DIGEST_SIZE,
  2043. },
  2044. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2045. DESC_HDR_SEL0_AESU |
  2046. DESC_HDR_MODE0_AESU_CBC |
  2047. DESC_HDR_SEL1_MDEUA |
  2048. DESC_HDR_MODE1_MDEU_INIT |
  2049. DESC_HDR_MODE1_MDEU_PAD |
  2050. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2051. },
  2052. { .type = CRYPTO_ALG_TYPE_AEAD,
  2053. .alg.aead = {
  2054. .base = {
  2055. .cra_name = "authenc(hmac(sha224),"
  2056. "cbc(des3_ede))",
  2057. .cra_driver_name = "authenc-hmac-sha224-"
  2058. "cbc-3des-talitos",
  2059. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2060. .cra_flags = CRYPTO_ALG_ASYNC |
  2061. CRYPTO_ALG_ALLOCATES_MEMORY,
  2062. },
  2063. .ivsize = DES3_EDE_BLOCK_SIZE,
  2064. .maxauthsize = SHA224_DIGEST_SIZE,
  2065. .setkey = aead_des3_setkey,
  2066. },
  2067. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2068. DESC_HDR_SEL0_DEU |
  2069. DESC_HDR_MODE0_DEU_CBC |
  2070. DESC_HDR_MODE0_DEU_3DES |
  2071. DESC_HDR_SEL1_MDEUA |
  2072. DESC_HDR_MODE1_MDEU_INIT |
  2073. DESC_HDR_MODE1_MDEU_PAD |
  2074. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2075. },
  2076. { .type = CRYPTO_ALG_TYPE_AEAD,
  2077. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2078. .alg.aead = {
  2079. .base = {
  2080. .cra_name = "authenc(hmac(sha224),"
  2081. "cbc(des3_ede))",
  2082. .cra_driver_name = "authenc-hmac-sha224-"
  2083. "cbc-3des-talitos-hsna",
  2084. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2085. .cra_flags = CRYPTO_ALG_ASYNC |
  2086. CRYPTO_ALG_ALLOCATES_MEMORY,
  2087. },
  2088. .ivsize = DES3_EDE_BLOCK_SIZE,
  2089. .maxauthsize = SHA224_DIGEST_SIZE,
  2090. .setkey = aead_des3_setkey,
  2091. },
  2092. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2093. DESC_HDR_SEL0_DEU |
  2094. DESC_HDR_MODE0_DEU_CBC |
  2095. DESC_HDR_MODE0_DEU_3DES |
  2096. DESC_HDR_SEL1_MDEUA |
  2097. DESC_HDR_MODE1_MDEU_INIT |
  2098. DESC_HDR_MODE1_MDEU_PAD |
  2099. DESC_HDR_MODE1_MDEU_SHA224_HMAC,
  2100. },
  2101. { .type = CRYPTO_ALG_TYPE_AEAD,
  2102. .alg.aead = {
  2103. .base = {
  2104. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2105. .cra_driver_name = "authenc-hmac-sha256-"
  2106. "cbc-aes-talitos",
  2107. .cra_blocksize = AES_BLOCK_SIZE,
  2108. .cra_flags = CRYPTO_ALG_ASYNC |
  2109. CRYPTO_ALG_ALLOCATES_MEMORY,
  2110. },
  2111. .ivsize = AES_BLOCK_SIZE,
  2112. .maxauthsize = SHA256_DIGEST_SIZE,
  2113. },
  2114. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2115. DESC_HDR_SEL0_AESU |
  2116. DESC_HDR_MODE0_AESU_CBC |
  2117. DESC_HDR_SEL1_MDEUA |
  2118. DESC_HDR_MODE1_MDEU_INIT |
  2119. DESC_HDR_MODE1_MDEU_PAD |
  2120. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2121. },
  2122. { .type = CRYPTO_ALG_TYPE_AEAD,
  2123. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2124. .alg.aead = {
  2125. .base = {
  2126. .cra_name = "authenc(hmac(sha256),cbc(aes))",
  2127. .cra_driver_name = "authenc-hmac-sha256-"
  2128. "cbc-aes-talitos-hsna",
  2129. .cra_blocksize = AES_BLOCK_SIZE,
  2130. .cra_flags = CRYPTO_ALG_ASYNC |
  2131. CRYPTO_ALG_ALLOCATES_MEMORY,
  2132. },
  2133. .ivsize = AES_BLOCK_SIZE,
  2134. .maxauthsize = SHA256_DIGEST_SIZE,
  2135. },
  2136. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2137. DESC_HDR_SEL0_AESU |
  2138. DESC_HDR_MODE0_AESU_CBC |
  2139. DESC_HDR_SEL1_MDEUA |
  2140. DESC_HDR_MODE1_MDEU_INIT |
  2141. DESC_HDR_MODE1_MDEU_PAD |
  2142. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2143. },
  2144. { .type = CRYPTO_ALG_TYPE_AEAD,
  2145. .alg.aead = {
  2146. .base = {
  2147. .cra_name = "authenc(hmac(sha256),"
  2148. "cbc(des3_ede))",
  2149. .cra_driver_name = "authenc-hmac-sha256-"
  2150. "cbc-3des-talitos",
  2151. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2152. .cra_flags = CRYPTO_ALG_ASYNC |
  2153. CRYPTO_ALG_ALLOCATES_MEMORY,
  2154. },
  2155. .ivsize = DES3_EDE_BLOCK_SIZE,
  2156. .maxauthsize = SHA256_DIGEST_SIZE,
  2157. .setkey = aead_des3_setkey,
  2158. },
  2159. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2160. DESC_HDR_SEL0_DEU |
  2161. DESC_HDR_MODE0_DEU_CBC |
  2162. DESC_HDR_MODE0_DEU_3DES |
  2163. DESC_HDR_SEL1_MDEUA |
  2164. DESC_HDR_MODE1_MDEU_INIT |
  2165. DESC_HDR_MODE1_MDEU_PAD |
  2166. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2167. },
  2168. { .type = CRYPTO_ALG_TYPE_AEAD,
  2169. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2170. .alg.aead = {
  2171. .base = {
  2172. .cra_name = "authenc(hmac(sha256),"
  2173. "cbc(des3_ede))",
  2174. .cra_driver_name = "authenc-hmac-sha256-"
  2175. "cbc-3des-talitos-hsna",
  2176. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2177. .cra_flags = CRYPTO_ALG_ASYNC |
  2178. CRYPTO_ALG_ALLOCATES_MEMORY,
  2179. },
  2180. .ivsize = DES3_EDE_BLOCK_SIZE,
  2181. .maxauthsize = SHA256_DIGEST_SIZE,
  2182. .setkey = aead_des3_setkey,
  2183. },
  2184. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2185. DESC_HDR_SEL0_DEU |
  2186. DESC_HDR_MODE0_DEU_CBC |
  2187. DESC_HDR_MODE0_DEU_3DES |
  2188. DESC_HDR_SEL1_MDEUA |
  2189. DESC_HDR_MODE1_MDEU_INIT |
  2190. DESC_HDR_MODE1_MDEU_PAD |
  2191. DESC_HDR_MODE1_MDEU_SHA256_HMAC,
  2192. },
  2193. { .type = CRYPTO_ALG_TYPE_AEAD,
  2194. .alg.aead = {
  2195. .base = {
  2196. .cra_name = "authenc(hmac(sha384),cbc(aes))",
  2197. .cra_driver_name = "authenc-hmac-sha384-"
  2198. "cbc-aes-talitos",
  2199. .cra_blocksize = AES_BLOCK_SIZE,
  2200. .cra_flags = CRYPTO_ALG_ASYNC |
  2201. CRYPTO_ALG_ALLOCATES_MEMORY,
  2202. },
  2203. .ivsize = AES_BLOCK_SIZE,
  2204. .maxauthsize = SHA384_DIGEST_SIZE,
  2205. },
  2206. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2207. DESC_HDR_SEL0_AESU |
  2208. DESC_HDR_MODE0_AESU_CBC |
  2209. DESC_HDR_SEL1_MDEUB |
  2210. DESC_HDR_MODE1_MDEU_INIT |
  2211. DESC_HDR_MODE1_MDEU_PAD |
  2212. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2213. },
  2214. { .type = CRYPTO_ALG_TYPE_AEAD,
  2215. .alg.aead = {
  2216. .base = {
  2217. .cra_name = "authenc(hmac(sha384),"
  2218. "cbc(des3_ede))",
  2219. .cra_driver_name = "authenc-hmac-sha384-"
  2220. "cbc-3des-talitos",
  2221. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2222. .cra_flags = CRYPTO_ALG_ASYNC |
  2223. CRYPTO_ALG_ALLOCATES_MEMORY,
  2224. },
  2225. .ivsize = DES3_EDE_BLOCK_SIZE,
  2226. .maxauthsize = SHA384_DIGEST_SIZE,
  2227. .setkey = aead_des3_setkey,
  2228. },
  2229. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2230. DESC_HDR_SEL0_DEU |
  2231. DESC_HDR_MODE0_DEU_CBC |
  2232. DESC_HDR_MODE0_DEU_3DES |
  2233. DESC_HDR_SEL1_MDEUB |
  2234. DESC_HDR_MODE1_MDEU_INIT |
  2235. DESC_HDR_MODE1_MDEU_PAD |
  2236. DESC_HDR_MODE1_MDEUB_SHA384_HMAC,
  2237. },
  2238. { .type = CRYPTO_ALG_TYPE_AEAD,
  2239. .alg.aead = {
  2240. .base = {
  2241. .cra_name = "authenc(hmac(sha512),cbc(aes))",
  2242. .cra_driver_name = "authenc-hmac-sha512-"
  2243. "cbc-aes-talitos",
  2244. .cra_blocksize = AES_BLOCK_SIZE,
  2245. .cra_flags = CRYPTO_ALG_ASYNC |
  2246. CRYPTO_ALG_ALLOCATES_MEMORY,
  2247. },
  2248. .ivsize = AES_BLOCK_SIZE,
  2249. .maxauthsize = SHA512_DIGEST_SIZE,
  2250. },
  2251. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2252. DESC_HDR_SEL0_AESU |
  2253. DESC_HDR_MODE0_AESU_CBC |
  2254. DESC_HDR_SEL1_MDEUB |
  2255. DESC_HDR_MODE1_MDEU_INIT |
  2256. DESC_HDR_MODE1_MDEU_PAD |
  2257. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2258. },
  2259. { .type = CRYPTO_ALG_TYPE_AEAD,
  2260. .alg.aead = {
  2261. .base = {
  2262. .cra_name = "authenc(hmac(sha512),"
  2263. "cbc(des3_ede))",
  2264. .cra_driver_name = "authenc-hmac-sha512-"
  2265. "cbc-3des-talitos",
  2266. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2267. .cra_flags = CRYPTO_ALG_ASYNC |
  2268. CRYPTO_ALG_ALLOCATES_MEMORY,
  2269. },
  2270. .ivsize = DES3_EDE_BLOCK_SIZE,
  2271. .maxauthsize = SHA512_DIGEST_SIZE,
  2272. .setkey = aead_des3_setkey,
  2273. },
  2274. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2275. DESC_HDR_SEL0_DEU |
  2276. DESC_HDR_MODE0_DEU_CBC |
  2277. DESC_HDR_MODE0_DEU_3DES |
  2278. DESC_HDR_SEL1_MDEUB |
  2279. DESC_HDR_MODE1_MDEU_INIT |
  2280. DESC_HDR_MODE1_MDEU_PAD |
  2281. DESC_HDR_MODE1_MDEUB_SHA512_HMAC,
  2282. },
  2283. { .type = CRYPTO_ALG_TYPE_AEAD,
  2284. .alg.aead = {
  2285. .base = {
  2286. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2287. .cra_driver_name = "authenc-hmac-md5-"
  2288. "cbc-aes-talitos",
  2289. .cra_blocksize = AES_BLOCK_SIZE,
  2290. .cra_flags = CRYPTO_ALG_ASYNC |
  2291. CRYPTO_ALG_ALLOCATES_MEMORY,
  2292. },
  2293. .ivsize = AES_BLOCK_SIZE,
  2294. .maxauthsize = MD5_DIGEST_SIZE,
  2295. },
  2296. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2297. DESC_HDR_SEL0_AESU |
  2298. DESC_HDR_MODE0_AESU_CBC |
  2299. DESC_HDR_SEL1_MDEUA |
  2300. DESC_HDR_MODE1_MDEU_INIT |
  2301. DESC_HDR_MODE1_MDEU_PAD |
  2302. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2303. },
  2304. { .type = CRYPTO_ALG_TYPE_AEAD,
  2305. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2306. .alg.aead = {
  2307. .base = {
  2308. .cra_name = "authenc(hmac(md5),cbc(aes))",
  2309. .cra_driver_name = "authenc-hmac-md5-"
  2310. "cbc-aes-talitos-hsna",
  2311. .cra_blocksize = AES_BLOCK_SIZE,
  2312. .cra_flags = CRYPTO_ALG_ASYNC |
  2313. CRYPTO_ALG_ALLOCATES_MEMORY,
  2314. },
  2315. .ivsize = AES_BLOCK_SIZE,
  2316. .maxauthsize = MD5_DIGEST_SIZE,
  2317. },
  2318. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2319. DESC_HDR_SEL0_AESU |
  2320. DESC_HDR_MODE0_AESU_CBC |
  2321. DESC_HDR_SEL1_MDEUA |
  2322. DESC_HDR_MODE1_MDEU_INIT |
  2323. DESC_HDR_MODE1_MDEU_PAD |
  2324. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2325. },
  2326. { .type = CRYPTO_ALG_TYPE_AEAD,
  2327. .alg.aead = {
  2328. .base = {
  2329. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2330. .cra_driver_name = "authenc-hmac-md5-"
  2331. "cbc-3des-talitos",
  2332. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2333. .cra_flags = CRYPTO_ALG_ASYNC |
  2334. CRYPTO_ALG_ALLOCATES_MEMORY,
  2335. },
  2336. .ivsize = DES3_EDE_BLOCK_SIZE,
  2337. .maxauthsize = MD5_DIGEST_SIZE,
  2338. .setkey = aead_des3_setkey,
  2339. },
  2340. .desc_hdr_template = DESC_HDR_TYPE_IPSEC_ESP |
  2341. DESC_HDR_SEL0_DEU |
  2342. DESC_HDR_MODE0_DEU_CBC |
  2343. DESC_HDR_MODE0_DEU_3DES |
  2344. DESC_HDR_SEL1_MDEUA |
  2345. DESC_HDR_MODE1_MDEU_INIT |
  2346. DESC_HDR_MODE1_MDEU_PAD |
  2347. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2348. },
  2349. { .type = CRYPTO_ALG_TYPE_AEAD,
  2350. .priority = TALITOS_CRA_PRIORITY_AEAD_HSNA,
  2351. .alg.aead = {
  2352. .base = {
  2353. .cra_name = "authenc(hmac(md5),cbc(des3_ede))",
  2354. .cra_driver_name = "authenc-hmac-md5-"
  2355. "cbc-3des-talitos-hsna",
  2356. .cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2357. .cra_flags = CRYPTO_ALG_ASYNC |
  2358. CRYPTO_ALG_ALLOCATES_MEMORY,
  2359. },
  2360. .ivsize = DES3_EDE_BLOCK_SIZE,
  2361. .maxauthsize = MD5_DIGEST_SIZE,
  2362. .setkey = aead_des3_setkey,
  2363. },
  2364. .desc_hdr_template = DESC_HDR_TYPE_HMAC_SNOOP_NO_AFEU |
  2365. DESC_HDR_SEL0_DEU |
  2366. DESC_HDR_MODE0_DEU_CBC |
  2367. DESC_HDR_MODE0_DEU_3DES |
  2368. DESC_HDR_SEL1_MDEUA |
  2369. DESC_HDR_MODE1_MDEU_INIT |
  2370. DESC_HDR_MODE1_MDEU_PAD |
  2371. DESC_HDR_MODE1_MDEU_MD5_HMAC,
  2372. },
  2373. /* SKCIPHER algorithms. */
  2374. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2375. .alg.skcipher = {
  2376. .base.cra_name = "ecb(aes)",
  2377. .base.cra_driver_name = "ecb-aes-talitos",
  2378. .base.cra_blocksize = AES_BLOCK_SIZE,
  2379. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2380. CRYPTO_ALG_ALLOCATES_MEMORY,
  2381. .min_keysize = AES_MIN_KEY_SIZE,
  2382. .max_keysize = AES_MAX_KEY_SIZE,
  2383. .setkey = skcipher_aes_setkey,
  2384. },
  2385. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2386. DESC_HDR_SEL0_AESU,
  2387. },
  2388. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2389. .alg.skcipher = {
  2390. .base.cra_name = "cbc(aes)",
  2391. .base.cra_driver_name = "cbc-aes-talitos",
  2392. .base.cra_blocksize = AES_BLOCK_SIZE,
  2393. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2394. CRYPTO_ALG_ALLOCATES_MEMORY,
  2395. .min_keysize = AES_MIN_KEY_SIZE,
  2396. .max_keysize = AES_MAX_KEY_SIZE,
  2397. .ivsize = AES_BLOCK_SIZE,
  2398. .setkey = skcipher_aes_setkey,
  2399. },
  2400. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2401. DESC_HDR_SEL0_AESU |
  2402. DESC_HDR_MODE0_AESU_CBC,
  2403. },
  2404. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2405. .alg.skcipher = {
  2406. .base.cra_name = "ctr(aes)",
  2407. .base.cra_driver_name = "ctr-aes-talitos",
  2408. .base.cra_blocksize = 1,
  2409. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2410. CRYPTO_ALG_ALLOCATES_MEMORY,
  2411. .min_keysize = AES_MIN_KEY_SIZE,
  2412. .max_keysize = AES_MAX_KEY_SIZE,
  2413. .ivsize = AES_BLOCK_SIZE,
  2414. .setkey = skcipher_aes_setkey,
  2415. },
  2416. .desc_hdr_template = DESC_HDR_TYPE_AESU_CTR_NONSNOOP |
  2417. DESC_HDR_SEL0_AESU |
  2418. DESC_HDR_MODE0_AESU_CTR,
  2419. },
  2420. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2421. .alg.skcipher = {
  2422. .base.cra_name = "ctr(aes)",
  2423. .base.cra_driver_name = "ctr-aes-talitos",
  2424. .base.cra_blocksize = 1,
  2425. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2426. CRYPTO_ALG_ALLOCATES_MEMORY,
  2427. .min_keysize = AES_MIN_KEY_SIZE,
  2428. .max_keysize = AES_MAX_KEY_SIZE,
  2429. .ivsize = AES_BLOCK_SIZE,
  2430. .setkey = skcipher_aes_setkey,
  2431. },
  2432. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2433. DESC_HDR_SEL0_AESU |
  2434. DESC_HDR_MODE0_AESU_CTR,
  2435. },
  2436. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2437. .alg.skcipher = {
  2438. .base.cra_name = "ecb(des)",
  2439. .base.cra_driver_name = "ecb-des-talitos",
  2440. .base.cra_blocksize = DES_BLOCK_SIZE,
  2441. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2442. CRYPTO_ALG_ALLOCATES_MEMORY,
  2443. .min_keysize = DES_KEY_SIZE,
  2444. .max_keysize = DES_KEY_SIZE,
  2445. .setkey = skcipher_des_setkey,
  2446. },
  2447. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2448. DESC_HDR_SEL0_DEU,
  2449. },
  2450. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2451. .alg.skcipher = {
  2452. .base.cra_name = "cbc(des)",
  2453. .base.cra_driver_name = "cbc-des-talitos",
  2454. .base.cra_blocksize = DES_BLOCK_SIZE,
  2455. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2456. CRYPTO_ALG_ALLOCATES_MEMORY,
  2457. .min_keysize = DES_KEY_SIZE,
  2458. .max_keysize = DES_KEY_SIZE,
  2459. .ivsize = DES_BLOCK_SIZE,
  2460. .setkey = skcipher_des_setkey,
  2461. },
  2462. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2463. DESC_HDR_SEL0_DEU |
  2464. DESC_HDR_MODE0_DEU_CBC,
  2465. },
  2466. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2467. .alg.skcipher = {
  2468. .base.cra_name = "ecb(des3_ede)",
  2469. .base.cra_driver_name = "ecb-3des-talitos",
  2470. .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2471. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2472. CRYPTO_ALG_ALLOCATES_MEMORY,
  2473. .min_keysize = DES3_EDE_KEY_SIZE,
  2474. .max_keysize = DES3_EDE_KEY_SIZE,
  2475. .setkey = skcipher_des3_setkey,
  2476. },
  2477. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2478. DESC_HDR_SEL0_DEU |
  2479. DESC_HDR_MODE0_DEU_3DES,
  2480. },
  2481. { .type = CRYPTO_ALG_TYPE_SKCIPHER,
  2482. .alg.skcipher = {
  2483. .base.cra_name = "cbc(des3_ede)",
  2484. .base.cra_driver_name = "cbc-3des-talitos",
  2485. .base.cra_blocksize = DES3_EDE_BLOCK_SIZE,
  2486. .base.cra_flags = CRYPTO_ALG_ASYNC |
  2487. CRYPTO_ALG_ALLOCATES_MEMORY,
  2488. .min_keysize = DES3_EDE_KEY_SIZE,
  2489. .max_keysize = DES3_EDE_KEY_SIZE,
  2490. .ivsize = DES3_EDE_BLOCK_SIZE,
  2491. .setkey = skcipher_des3_setkey,
  2492. },
  2493. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2494. DESC_HDR_SEL0_DEU |
  2495. DESC_HDR_MODE0_DEU_CBC |
  2496. DESC_HDR_MODE0_DEU_3DES,
  2497. },
  2498. /* AHASH algorithms. */
  2499. { .type = CRYPTO_ALG_TYPE_AHASH,
  2500. .alg.hash = {
  2501. .halg.digestsize = MD5_DIGEST_SIZE,
  2502. .halg.statesize = sizeof(struct talitos_export_state),
  2503. .halg.base = {
  2504. .cra_name = "md5",
  2505. .cra_driver_name = "md5-talitos",
  2506. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2507. .cra_flags = CRYPTO_ALG_ASYNC |
  2508. CRYPTO_ALG_ALLOCATES_MEMORY,
  2509. }
  2510. },
  2511. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2512. DESC_HDR_SEL0_MDEUA |
  2513. DESC_HDR_MODE0_MDEU_MD5,
  2514. },
  2515. { .type = CRYPTO_ALG_TYPE_AHASH,
  2516. .alg.hash = {
  2517. .halg.digestsize = SHA1_DIGEST_SIZE,
  2518. .halg.statesize = sizeof(struct talitos_export_state),
  2519. .halg.base = {
  2520. .cra_name = "sha1",
  2521. .cra_driver_name = "sha1-talitos",
  2522. .cra_blocksize = SHA1_BLOCK_SIZE,
  2523. .cra_flags = CRYPTO_ALG_ASYNC |
  2524. CRYPTO_ALG_ALLOCATES_MEMORY,
  2525. }
  2526. },
  2527. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2528. DESC_HDR_SEL0_MDEUA |
  2529. DESC_HDR_MODE0_MDEU_SHA1,
  2530. },
  2531. { .type = CRYPTO_ALG_TYPE_AHASH,
  2532. .alg.hash = {
  2533. .halg.digestsize = SHA224_DIGEST_SIZE,
  2534. .halg.statesize = sizeof(struct talitos_export_state),
  2535. .halg.base = {
  2536. .cra_name = "sha224",
  2537. .cra_driver_name = "sha224-talitos",
  2538. .cra_blocksize = SHA224_BLOCK_SIZE,
  2539. .cra_flags = CRYPTO_ALG_ASYNC |
  2540. CRYPTO_ALG_ALLOCATES_MEMORY,
  2541. }
  2542. },
  2543. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2544. DESC_HDR_SEL0_MDEUA |
  2545. DESC_HDR_MODE0_MDEU_SHA224,
  2546. },
  2547. { .type = CRYPTO_ALG_TYPE_AHASH,
  2548. .alg.hash = {
  2549. .halg.digestsize = SHA256_DIGEST_SIZE,
  2550. .halg.statesize = sizeof(struct talitos_export_state),
  2551. .halg.base = {
  2552. .cra_name = "sha256",
  2553. .cra_driver_name = "sha256-talitos",
  2554. .cra_blocksize = SHA256_BLOCK_SIZE,
  2555. .cra_flags = CRYPTO_ALG_ASYNC |
  2556. CRYPTO_ALG_ALLOCATES_MEMORY,
  2557. }
  2558. },
  2559. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2560. DESC_HDR_SEL0_MDEUA |
  2561. DESC_HDR_MODE0_MDEU_SHA256,
  2562. },
  2563. { .type = CRYPTO_ALG_TYPE_AHASH,
  2564. .alg.hash = {
  2565. .halg.digestsize = SHA384_DIGEST_SIZE,
  2566. .halg.statesize = sizeof(struct talitos_export_state),
  2567. .halg.base = {
  2568. .cra_name = "sha384",
  2569. .cra_driver_name = "sha384-talitos",
  2570. .cra_blocksize = SHA384_BLOCK_SIZE,
  2571. .cra_flags = CRYPTO_ALG_ASYNC |
  2572. CRYPTO_ALG_ALLOCATES_MEMORY,
  2573. }
  2574. },
  2575. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2576. DESC_HDR_SEL0_MDEUB |
  2577. DESC_HDR_MODE0_MDEUB_SHA384,
  2578. },
  2579. { .type = CRYPTO_ALG_TYPE_AHASH,
  2580. .alg.hash = {
  2581. .halg.digestsize = SHA512_DIGEST_SIZE,
  2582. .halg.statesize = sizeof(struct talitos_export_state),
  2583. .halg.base = {
  2584. .cra_name = "sha512",
  2585. .cra_driver_name = "sha512-talitos",
  2586. .cra_blocksize = SHA512_BLOCK_SIZE,
  2587. .cra_flags = CRYPTO_ALG_ASYNC |
  2588. CRYPTO_ALG_ALLOCATES_MEMORY,
  2589. }
  2590. },
  2591. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2592. DESC_HDR_SEL0_MDEUB |
  2593. DESC_HDR_MODE0_MDEUB_SHA512,
  2594. },
  2595. { .type = CRYPTO_ALG_TYPE_AHASH,
  2596. .alg.hash = {
  2597. .halg.digestsize = MD5_DIGEST_SIZE,
  2598. .halg.statesize = sizeof(struct talitos_export_state),
  2599. .halg.base = {
  2600. .cra_name = "hmac(md5)",
  2601. .cra_driver_name = "hmac-md5-talitos",
  2602. .cra_blocksize = MD5_HMAC_BLOCK_SIZE,
  2603. .cra_flags = CRYPTO_ALG_ASYNC |
  2604. CRYPTO_ALG_ALLOCATES_MEMORY,
  2605. }
  2606. },
  2607. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2608. DESC_HDR_SEL0_MDEUA |
  2609. DESC_HDR_MODE0_MDEU_MD5,
  2610. },
  2611. { .type = CRYPTO_ALG_TYPE_AHASH,
  2612. .alg.hash = {
  2613. .halg.digestsize = SHA1_DIGEST_SIZE,
  2614. .halg.statesize = sizeof(struct talitos_export_state),
  2615. .halg.base = {
  2616. .cra_name = "hmac(sha1)",
  2617. .cra_driver_name = "hmac-sha1-talitos",
  2618. .cra_blocksize = SHA1_BLOCK_SIZE,
  2619. .cra_flags = CRYPTO_ALG_ASYNC |
  2620. CRYPTO_ALG_ALLOCATES_MEMORY,
  2621. }
  2622. },
  2623. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2624. DESC_HDR_SEL0_MDEUA |
  2625. DESC_HDR_MODE0_MDEU_SHA1,
  2626. },
  2627. { .type = CRYPTO_ALG_TYPE_AHASH,
  2628. .alg.hash = {
  2629. .halg.digestsize = SHA224_DIGEST_SIZE,
  2630. .halg.statesize = sizeof(struct talitos_export_state),
  2631. .halg.base = {
  2632. .cra_name = "hmac(sha224)",
  2633. .cra_driver_name = "hmac-sha224-talitos",
  2634. .cra_blocksize = SHA224_BLOCK_SIZE,
  2635. .cra_flags = CRYPTO_ALG_ASYNC |
  2636. CRYPTO_ALG_ALLOCATES_MEMORY,
  2637. }
  2638. },
  2639. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2640. DESC_HDR_SEL0_MDEUA |
  2641. DESC_HDR_MODE0_MDEU_SHA224,
  2642. },
  2643. { .type = CRYPTO_ALG_TYPE_AHASH,
  2644. .alg.hash = {
  2645. .halg.digestsize = SHA256_DIGEST_SIZE,
  2646. .halg.statesize = sizeof(struct talitos_export_state),
  2647. .halg.base = {
  2648. .cra_name = "hmac(sha256)",
  2649. .cra_driver_name = "hmac-sha256-talitos",
  2650. .cra_blocksize = SHA256_BLOCK_SIZE,
  2651. .cra_flags = CRYPTO_ALG_ASYNC |
  2652. CRYPTO_ALG_ALLOCATES_MEMORY,
  2653. }
  2654. },
  2655. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2656. DESC_HDR_SEL0_MDEUA |
  2657. DESC_HDR_MODE0_MDEU_SHA256,
  2658. },
  2659. { .type = CRYPTO_ALG_TYPE_AHASH,
  2660. .alg.hash = {
  2661. .halg.digestsize = SHA384_DIGEST_SIZE,
  2662. .halg.statesize = sizeof(struct talitos_export_state),
  2663. .halg.base = {
  2664. .cra_name = "hmac(sha384)",
  2665. .cra_driver_name = "hmac-sha384-talitos",
  2666. .cra_blocksize = SHA384_BLOCK_SIZE,
  2667. .cra_flags = CRYPTO_ALG_ASYNC |
  2668. CRYPTO_ALG_ALLOCATES_MEMORY,
  2669. }
  2670. },
  2671. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2672. DESC_HDR_SEL0_MDEUB |
  2673. DESC_HDR_MODE0_MDEUB_SHA384,
  2674. },
  2675. { .type = CRYPTO_ALG_TYPE_AHASH,
  2676. .alg.hash = {
  2677. .halg.digestsize = SHA512_DIGEST_SIZE,
  2678. .halg.statesize = sizeof(struct talitos_export_state),
  2679. .halg.base = {
  2680. .cra_name = "hmac(sha512)",
  2681. .cra_driver_name = "hmac-sha512-talitos",
  2682. .cra_blocksize = SHA512_BLOCK_SIZE,
  2683. .cra_flags = CRYPTO_ALG_ASYNC |
  2684. CRYPTO_ALG_ALLOCATES_MEMORY,
  2685. }
  2686. },
  2687. .desc_hdr_template = DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2688. DESC_HDR_SEL0_MDEUB |
  2689. DESC_HDR_MODE0_MDEUB_SHA512,
  2690. }
  2691. };
  2692. struct talitos_crypto_alg {
  2693. struct list_head entry;
  2694. struct device *dev;
  2695. struct talitos_alg_template algt;
  2696. };
  2697. static int talitos_init_common(struct talitos_ctx *ctx,
  2698. struct talitos_crypto_alg *talitos_alg)
  2699. {
  2700. struct talitos_private *priv;
  2701. /* update context with ptr to dev */
  2702. ctx->dev = talitos_alg->dev;
  2703. /* assign SEC channel to tfm in round-robin fashion */
  2704. priv = dev_get_drvdata(ctx->dev);
  2705. ctx->ch = atomic_inc_return(&priv->last_chan) &
  2706. (priv->num_channels - 1);
  2707. /* copy descriptor header template value */
  2708. ctx->desc_hdr_template = talitos_alg->algt.desc_hdr_template;
  2709. /* select done notification */
  2710. ctx->desc_hdr_template |= DESC_HDR_DONE_NOTIFY;
  2711. return 0;
  2712. }
  2713. static int talitos_cra_init_aead(struct crypto_aead *tfm)
  2714. {
  2715. struct aead_alg *alg = crypto_aead_alg(tfm);
  2716. struct talitos_crypto_alg *talitos_alg;
  2717. struct talitos_ctx *ctx = crypto_aead_ctx(tfm);
  2718. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2719. algt.alg.aead);
  2720. return talitos_init_common(ctx, talitos_alg);
  2721. }
  2722. static int talitos_cra_init_skcipher(struct crypto_skcipher *tfm)
  2723. {
  2724. struct skcipher_alg *alg = crypto_skcipher_alg(tfm);
  2725. struct talitos_crypto_alg *talitos_alg;
  2726. struct talitos_ctx *ctx = crypto_skcipher_ctx(tfm);
  2727. talitos_alg = container_of(alg, struct talitos_crypto_alg,
  2728. algt.alg.skcipher);
  2729. return talitos_init_common(ctx, talitos_alg);
  2730. }
  2731. static int talitos_cra_init_ahash(struct crypto_tfm *tfm)
  2732. {
  2733. struct crypto_alg *alg = tfm->__crt_alg;
  2734. struct talitos_crypto_alg *talitos_alg;
  2735. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2736. talitos_alg = container_of(__crypto_ahash_alg(alg),
  2737. struct talitos_crypto_alg,
  2738. algt.alg.hash);
  2739. ctx->keylen = 0;
  2740. crypto_ahash_set_reqsize(__crypto_ahash_cast(tfm),
  2741. sizeof(struct talitos_ahash_req_ctx));
  2742. return talitos_init_common(ctx, talitos_alg);
  2743. }
  2744. static void talitos_cra_exit(struct crypto_tfm *tfm)
  2745. {
  2746. struct talitos_ctx *ctx = crypto_tfm_ctx(tfm);
  2747. struct device *dev = ctx->dev;
  2748. if (ctx->keylen)
  2749. dma_unmap_single(dev, ctx->dma_key, ctx->keylen, DMA_TO_DEVICE);
  2750. }
  2751. /*
  2752. * given the alg's descriptor header template, determine whether descriptor
  2753. * type and primary/secondary execution units required match the hw
  2754. * capabilities description provided in the device tree node.
  2755. */
  2756. static int hw_supports(struct device *dev, __be32 desc_hdr_template)
  2757. {
  2758. struct talitos_private *priv = dev_get_drvdata(dev);
  2759. int ret;
  2760. ret = (1 << DESC_TYPE(desc_hdr_template) & priv->desc_types) &&
  2761. (1 << PRIMARY_EU(desc_hdr_template) & priv->exec_units);
  2762. if (SECONDARY_EU(desc_hdr_template))
  2763. ret = ret && (1 << SECONDARY_EU(desc_hdr_template)
  2764. & priv->exec_units);
  2765. return ret;
  2766. }
  2767. static void talitos_remove(struct platform_device *ofdev)
  2768. {
  2769. struct device *dev = &ofdev->dev;
  2770. struct talitos_private *priv = dev_get_drvdata(dev);
  2771. struct talitos_crypto_alg *t_alg, *n;
  2772. int i;
  2773. list_for_each_entry_safe(t_alg, n, &priv->alg_list, entry) {
  2774. switch (t_alg->algt.type) {
  2775. case CRYPTO_ALG_TYPE_SKCIPHER:
  2776. crypto_unregister_skcipher(&t_alg->algt.alg.skcipher);
  2777. break;
  2778. case CRYPTO_ALG_TYPE_AEAD:
  2779. crypto_unregister_aead(&t_alg->algt.alg.aead);
  2780. break;
  2781. case CRYPTO_ALG_TYPE_AHASH:
  2782. crypto_unregister_ahash(&t_alg->algt.alg.hash);
  2783. break;
  2784. }
  2785. list_del(&t_alg->entry);
  2786. }
  2787. if (hw_supports(dev, DESC_HDR_SEL0_RNG))
  2788. talitos_unregister_rng(dev);
  2789. for (i = 0; i < 2; i++)
  2790. if (priv->irq[i]) {
  2791. free_irq(priv->irq[i], dev);
  2792. irq_dispose_mapping(priv->irq[i]);
  2793. }
  2794. tasklet_kill(&priv->done_task[0]);
  2795. if (priv->irq[1])
  2796. tasklet_kill(&priv->done_task[1]);
  2797. }
  2798. static struct talitos_crypto_alg *talitos_alg_alloc(struct device *dev,
  2799. struct talitos_alg_template
  2800. *template)
  2801. {
  2802. struct talitos_private *priv = dev_get_drvdata(dev);
  2803. struct talitos_crypto_alg *t_alg;
  2804. struct crypto_alg *alg;
  2805. t_alg = devm_kzalloc(dev, sizeof(struct talitos_crypto_alg),
  2806. GFP_KERNEL);
  2807. if (!t_alg)
  2808. return ERR_PTR(-ENOMEM);
  2809. t_alg->algt = *template;
  2810. switch (t_alg->algt.type) {
  2811. case CRYPTO_ALG_TYPE_SKCIPHER:
  2812. alg = &t_alg->algt.alg.skcipher.base;
  2813. alg->cra_exit = talitos_cra_exit;
  2814. t_alg->algt.alg.skcipher.init = talitos_cra_init_skcipher;
  2815. t_alg->algt.alg.skcipher.setkey =
  2816. t_alg->algt.alg.skcipher.setkey ?: skcipher_setkey;
  2817. t_alg->algt.alg.skcipher.encrypt = skcipher_encrypt;
  2818. t_alg->algt.alg.skcipher.decrypt = skcipher_decrypt;
  2819. if (!strcmp(alg->cra_name, "ctr(aes)") && !has_ftr_sec1(priv) &&
  2820. DESC_TYPE(t_alg->algt.desc_hdr_template) !=
  2821. DESC_TYPE(DESC_HDR_TYPE_AESU_CTR_NONSNOOP)) {
  2822. devm_kfree(dev, t_alg);
  2823. return ERR_PTR(-ENOTSUPP);
  2824. }
  2825. break;
  2826. case CRYPTO_ALG_TYPE_AEAD:
  2827. alg = &t_alg->algt.alg.aead.base;
  2828. alg->cra_exit = talitos_cra_exit;
  2829. t_alg->algt.alg.aead.init = talitos_cra_init_aead;
  2830. t_alg->algt.alg.aead.setkey = t_alg->algt.alg.aead.setkey ?:
  2831. aead_setkey;
  2832. t_alg->algt.alg.aead.encrypt = aead_encrypt;
  2833. t_alg->algt.alg.aead.decrypt = aead_decrypt;
  2834. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2835. !strncmp(alg->cra_name, "authenc(hmac(sha224)", 20)) {
  2836. devm_kfree(dev, t_alg);
  2837. return ERR_PTR(-ENOTSUPP);
  2838. }
  2839. break;
  2840. case CRYPTO_ALG_TYPE_AHASH:
  2841. alg = &t_alg->algt.alg.hash.halg.base;
  2842. alg->cra_init = talitos_cra_init_ahash;
  2843. alg->cra_exit = talitos_cra_exit;
  2844. t_alg->algt.alg.hash.init = ahash_init;
  2845. t_alg->algt.alg.hash.update = ahash_update;
  2846. t_alg->algt.alg.hash.final = ahash_final;
  2847. t_alg->algt.alg.hash.finup = ahash_finup;
  2848. t_alg->algt.alg.hash.digest = ahash_digest;
  2849. if (!strncmp(alg->cra_name, "hmac", 4))
  2850. t_alg->algt.alg.hash.setkey = ahash_setkey;
  2851. t_alg->algt.alg.hash.import = ahash_import;
  2852. t_alg->algt.alg.hash.export = ahash_export;
  2853. if (!(priv->features & TALITOS_FTR_HMAC_OK) &&
  2854. !strncmp(alg->cra_name, "hmac", 4)) {
  2855. devm_kfree(dev, t_alg);
  2856. return ERR_PTR(-ENOTSUPP);
  2857. }
  2858. if (!(priv->features & TALITOS_FTR_SHA224_HWINIT) &&
  2859. (!strcmp(alg->cra_name, "sha224") ||
  2860. !strcmp(alg->cra_name, "hmac(sha224)"))) {
  2861. t_alg->algt.alg.hash.init = ahash_init_sha224_swinit;
  2862. t_alg->algt.alg.hash.digest =
  2863. ahash_digest_sha224_swinit;
  2864. t_alg->algt.desc_hdr_template =
  2865. DESC_HDR_TYPE_COMMON_NONSNOOP_NO_AFEU |
  2866. DESC_HDR_SEL0_MDEUA |
  2867. DESC_HDR_MODE0_MDEU_SHA256;
  2868. }
  2869. break;
  2870. default:
  2871. dev_err(dev, "unknown algorithm type %d\n", t_alg->algt.type);
  2872. devm_kfree(dev, t_alg);
  2873. return ERR_PTR(-EINVAL);
  2874. }
  2875. alg->cra_module = THIS_MODULE;
  2876. if (t_alg->algt.priority)
  2877. alg->cra_priority = t_alg->algt.priority;
  2878. else
  2879. alg->cra_priority = TALITOS_CRA_PRIORITY;
  2880. if (has_ftr_sec1(priv) && t_alg->algt.type != CRYPTO_ALG_TYPE_AHASH)
  2881. alg->cra_alignmask = 3;
  2882. else
  2883. alg->cra_alignmask = 0;
  2884. alg->cra_ctxsize = sizeof(struct talitos_ctx);
  2885. alg->cra_flags |= CRYPTO_ALG_KERN_DRIVER_ONLY;
  2886. t_alg->dev = dev;
  2887. return t_alg;
  2888. }
  2889. static int talitos_probe_irq(struct platform_device *ofdev)
  2890. {
  2891. struct device *dev = &ofdev->dev;
  2892. struct device_node *np = ofdev->dev.of_node;
  2893. struct talitos_private *priv = dev_get_drvdata(dev);
  2894. int err;
  2895. bool is_sec1 = has_ftr_sec1(priv);
  2896. priv->irq[0] = irq_of_parse_and_map(np, 0);
  2897. if (!priv->irq[0]) {
  2898. dev_err(dev, "failed to map irq\n");
  2899. return -EINVAL;
  2900. }
  2901. if (is_sec1) {
  2902. err = request_irq(priv->irq[0], talitos1_interrupt_4ch, 0,
  2903. dev_driver_string(dev), dev);
  2904. goto primary_out;
  2905. }
  2906. priv->irq[1] = irq_of_parse_and_map(np, 1);
  2907. /* get the primary irq line */
  2908. if (!priv->irq[1]) {
  2909. err = request_irq(priv->irq[0], talitos2_interrupt_4ch, 0,
  2910. dev_driver_string(dev), dev);
  2911. goto primary_out;
  2912. }
  2913. err = request_irq(priv->irq[0], talitos2_interrupt_ch0_2, 0,
  2914. dev_driver_string(dev), dev);
  2915. if (err)
  2916. goto primary_out;
  2917. /* get the secondary irq line */
  2918. err = request_irq(priv->irq[1], talitos2_interrupt_ch1_3, 0,
  2919. dev_driver_string(dev), dev);
  2920. if (err) {
  2921. dev_err(dev, "failed to request secondary irq\n");
  2922. irq_dispose_mapping(priv->irq[1]);
  2923. priv->irq[1] = 0;
  2924. }
  2925. return err;
  2926. primary_out:
  2927. if (err) {
  2928. dev_err(dev, "failed to request primary irq\n");
  2929. irq_dispose_mapping(priv->irq[0]);
  2930. priv->irq[0] = 0;
  2931. }
  2932. return err;
  2933. }
  2934. static int talitos_probe(struct platform_device *ofdev)
  2935. {
  2936. struct device *dev = &ofdev->dev;
  2937. struct device_node *np = ofdev->dev.of_node;
  2938. struct talitos_private *priv;
  2939. int i, err;
  2940. int stride;
  2941. struct resource *res;
  2942. priv = devm_kzalloc(dev, sizeof(struct talitos_private), GFP_KERNEL);
  2943. if (!priv)
  2944. return -ENOMEM;
  2945. INIT_LIST_HEAD(&priv->alg_list);
  2946. dev_set_drvdata(dev, priv);
  2947. priv->ofdev = ofdev;
  2948. spin_lock_init(&priv->reg_lock);
  2949. res = platform_get_resource(ofdev, IORESOURCE_MEM, 0);
  2950. if (!res)
  2951. return -ENXIO;
  2952. priv->reg = devm_ioremap(dev, res->start, resource_size(res));
  2953. if (!priv->reg) {
  2954. dev_err(dev, "failed to of_iomap\n");
  2955. err = -ENOMEM;
  2956. goto err_out;
  2957. }
  2958. /* get SEC version capabilities from device tree */
  2959. of_property_read_u32(np, "fsl,num-channels", &priv->num_channels);
  2960. of_property_read_u32(np, "fsl,channel-fifo-len", &priv->chfifo_len);
  2961. of_property_read_u32(np, "fsl,exec-units-mask", &priv->exec_units);
  2962. of_property_read_u32(np, "fsl,descriptor-types-mask",
  2963. &priv->desc_types);
  2964. if (!is_power_of_2(priv->num_channels) || !priv->chfifo_len ||
  2965. !priv->exec_units || !priv->desc_types) {
  2966. dev_err(dev, "invalid property data in device tree node\n");
  2967. err = -EINVAL;
  2968. goto err_out;
  2969. }
  2970. if (of_device_is_compatible(np, "fsl,sec3.0"))
  2971. priv->features |= TALITOS_FTR_SRC_LINK_TBL_LEN_INCLUDES_EXTENT;
  2972. if (of_device_is_compatible(np, "fsl,sec2.1"))
  2973. priv->features |= TALITOS_FTR_HW_AUTH_CHECK |
  2974. TALITOS_FTR_SHA224_HWINIT |
  2975. TALITOS_FTR_HMAC_OK;
  2976. if (of_device_is_compatible(np, "fsl,sec1.0"))
  2977. priv->features |= TALITOS_FTR_SEC1;
  2978. if (of_device_is_compatible(np, "fsl,sec1.2")) {
  2979. priv->reg_deu = priv->reg + TALITOS12_DEU;
  2980. priv->reg_aesu = priv->reg + TALITOS12_AESU;
  2981. priv->reg_mdeu = priv->reg + TALITOS12_MDEU;
  2982. stride = TALITOS1_CH_STRIDE;
  2983. } else if (of_device_is_compatible(np, "fsl,sec1.0")) {
  2984. priv->reg_deu = priv->reg + TALITOS10_DEU;
  2985. priv->reg_aesu = priv->reg + TALITOS10_AESU;
  2986. priv->reg_mdeu = priv->reg + TALITOS10_MDEU;
  2987. priv->reg_afeu = priv->reg + TALITOS10_AFEU;
  2988. priv->reg_rngu = priv->reg + TALITOS10_RNGU;
  2989. priv->reg_pkeu = priv->reg + TALITOS10_PKEU;
  2990. stride = TALITOS1_CH_STRIDE;
  2991. } else {
  2992. priv->reg_deu = priv->reg + TALITOS2_DEU;
  2993. priv->reg_aesu = priv->reg + TALITOS2_AESU;
  2994. priv->reg_mdeu = priv->reg + TALITOS2_MDEU;
  2995. priv->reg_afeu = priv->reg + TALITOS2_AFEU;
  2996. priv->reg_rngu = priv->reg + TALITOS2_RNGU;
  2997. priv->reg_pkeu = priv->reg + TALITOS2_PKEU;
  2998. priv->reg_keu = priv->reg + TALITOS2_KEU;
  2999. priv->reg_crcu = priv->reg + TALITOS2_CRCU;
  3000. stride = TALITOS2_CH_STRIDE;
  3001. }
  3002. err = talitos_probe_irq(ofdev);
  3003. if (err)
  3004. goto err_out;
  3005. if (has_ftr_sec1(priv)) {
  3006. if (priv->num_channels == 1)
  3007. tasklet_init(&priv->done_task[0], talitos1_done_ch0,
  3008. (unsigned long)dev);
  3009. else
  3010. tasklet_init(&priv->done_task[0], talitos1_done_4ch,
  3011. (unsigned long)dev);
  3012. } else {
  3013. if (priv->irq[1]) {
  3014. tasklet_init(&priv->done_task[0], talitos2_done_ch0_2,
  3015. (unsigned long)dev);
  3016. tasklet_init(&priv->done_task[1], talitos2_done_ch1_3,
  3017. (unsigned long)dev);
  3018. } else if (priv->num_channels == 1) {
  3019. tasklet_init(&priv->done_task[0], talitos2_done_ch0,
  3020. (unsigned long)dev);
  3021. } else {
  3022. tasklet_init(&priv->done_task[0], talitos2_done_4ch,
  3023. (unsigned long)dev);
  3024. }
  3025. }
  3026. priv->chan = devm_kcalloc(dev,
  3027. priv->num_channels,
  3028. sizeof(struct talitos_channel),
  3029. GFP_KERNEL);
  3030. if (!priv->chan) {
  3031. dev_err(dev, "failed to allocate channel management space\n");
  3032. err = -ENOMEM;
  3033. goto err_out;
  3034. }
  3035. priv->fifo_len = roundup_pow_of_two(priv->chfifo_len);
  3036. for (i = 0; i < priv->num_channels; i++) {
  3037. priv->chan[i].reg = priv->reg + stride * (i + 1);
  3038. if (!priv->irq[1] || !(i & 1))
  3039. priv->chan[i].reg += TALITOS_CH_BASE_OFFSET;
  3040. spin_lock_init(&priv->chan[i].head_lock);
  3041. spin_lock_init(&priv->chan[i].tail_lock);
  3042. priv->chan[i].fifo = devm_kcalloc(dev,
  3043. priv->fifo_len,
  3044. sizeof(struct talitos_request),
  3045. GFP_KERNEL);
  3046. if (!priv->chan[i].fifo) {
  3047. dev_err(dev, "failed to allocate request fifo %d\n", i);
  3048. err = -ENOMEM;
  3049. goto err_out;
  3050. }
  3051. atomic_set(&priv->chan[i].submit_count,
  3052. -(priv->chfifo_len - 1));
  3053. }
  3054. dma_set_mask(dev, DMA_BIT_MASK(36));
  3055. /* reset and initialize the h/w */
  3056. err = init_device(dev);
  3057. if (err) {
  3058. dev_err(dev, "failed to initialize device\n");
  3059. goto err_out;
  3060. }
  3061. /* register the RNG, if available */
  3062. if (hw_supports(dev, DESC_HDR_SEL0_RNG)) {
  3063. err = talitos_register_rng(dev);
  3064. if (err) {
  3065. dev_err(dev, "failed to register hwrng: %d\n", err);
  3066. goto err_out;
  3067. } else
  3068. dev_info(dev, "hwrng\n");
  3069. }
  3070. /* register crypto algorithms the device supports */
  3071. for (i = 0; i < ARRAY_SIZE(driver_algs); i++) {
  3072. if (hw_supports(dev, driver_algs[i].desc_hdr_template)) {
  3073. struct talitos_crypto_alg *t_alg;
  3074. struct crypto_alg *alg = NULL;
  3075. t_alg = talitos_alg_alloc(dev, &driver_algs[i]);
  3076. if (IS_ERR(t_alg)) {
  3077. err = PTR_ERR(t_alg);
  3078. if (err == -ENOTSUPP)
  3079. continue;
  3080. goto err_out;
  3081. }
  3082. switch (t_alg->algt.type) {
  3083. case CRYPTO_ALG_TYPE_SKCIPHER:
  3084. err = crypto_register_skcipher(
  3085. &t_alg->algt.alg.skcipher);
  3086. alg = &t_alg->algt.alg.skcipher.base;
  3087. break;
  3088. case CRYPTO_ALG_TYPE_AEAD:
  3089. err = crypto_register_aead(
  3090. &t_alg->algt.alg.aead);
  3091. alg = &t_alg->algt.alg.aead.base;
  3092. break;
  3093. case CRYPTO_ALG_TYPE_AHASH:
  3094. err = crypto_register_ahash(
  3095. &t_alg->algt.alg.hash);
  3096. alg = &t_alg->algt.alg.hash.halg.base;
  3097. break;
  3098. }
  3099. if (err) {
  3100. dev_err(dev, "%s alg registration failed\n",
  3101. alg->cra_driver_name);
  3102. devm_kfree(dev, t_alg);
  3103. } else
  3104. list_add_tail(&t_alg->entry, &priv->alg_list);
  3105. }
  3106. }
  3107. if (!list_empty(&priv->alg_list))
  3108. dev_info(dev, "%s algorithms registered in /proc/crypto\n",
  3109. (char *)of_get_property(np, "compatible", NULL));
  3110. return 0;
  3111. err_out:
  3112. talitos_remove(ofdev);
  3113. return err;
  3114. }
  3115. static const struct of_device_id talitos_match[] = {
  3116. #ifdef CONFIG_CRYPTO_DEV_TALITOS1
  3117. {
  3118. .compatible = "fsl,sec1.0",
  3119. },
  3120. #endif
  3121. #ifdef CONFIG_CRYPTO_DEV_TALITOS2
  3122. {
  3123. .compatible = "fsl,sec2.0",
  3124. },
  3125. #endif
  3126. {},
  3127. };
  3128. MODULE_DEVICE_TABLE(of, talitos_match);
  3129. static struct platform_driver talitos_driver = {
  3130. .driver = {
  3131. .name = "talitos",
  3132. .of_match_table = talitos_match,
  3133. },
  3134. .probe = talitos_probe,
  3135. .remove_new = talitos_remove,
  3136. };
  3137. module_platform_driver(talitos_driver);
  3138. MODULE_LICENSE("GPL");
  3139. MODULE_AUTHOR("Kim Phillips <kim.phillips@freescale.com>");
  3140. MODULE_DESCRIPTION("Freescale integrated security engine (SEC) driver");