pmem.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /* Copyright(c) 2021 Intel Corporation. All rights reserved. */
  3. #include <linux/libnvdimm.h>
  4. #include <linux/unaligned.h>
  5. #include <linux/device.h>
  6. #include <linux/module.h>
  7. #include <linux/ndctl.h>
  8. #include <linux/async.h>
  9. #include <linux/slab.h>
  10. #include <linux/nd.h>
  11. #include "cxlmem.h"
  12. #include "cxl.h"
  13. static __read_mostly DECLARE_BITMAP(exclusive_cmds, CXL_MEM_COMMAND_ID_MAX);
  14. static void clear_exclusive(void *mds)
  15. {
  16. clear_exclusive_cxl_commands(mds, exclusive_cmds);
  17. }
  18. static void unregister_nvdimm(void *nvdimm)
  19. {
  20. nvdimm_delete(nvdimm);
  21. }
  22. static ssize_t provider_show(struct device *dev, struct device_attribute *attr, char *buf)
  23. {
  24. struct nvdimm *nvdimm = to_nvdimm(dev);
  25. struct cxl_nvdimm *cxl_nvd = nvdimm_provider_data(nvdimm);
  26. return sysfs_emit(buf, "%s\n", dev_name(&cxl_nvd->dev));
  27. }
  28. static DEVICE_ATTR_RO(provider);
  29. static ssize_t id_show(struct device *dev, struct device_attribute *attr, char *buf)
  30. {
  31. struct nvdimm *nvdimm = to_nvdimm(dev);
  32. struct cxl_nvdimm *cxl_nvd = nvdimm_provider_data(nvdimm);
  33. struct cxl_dev_state *cxlds = cxl_nvd->cxlmd->cxlds;
  34. return sysfs_emit(buf, "%lld\n", cxlds->serial);
  35. }
  36. static DEVICE_ATTR_RO(id);
  37. static struct attribute *cxl_dimm_attributes[] = {
  38. &dev_attr_id.attr,
  39. &dev_attr_provider.attr,
  40. NULL
  41. };
  42. static const struct attribute_group cxl_dimm_attribute_group = {
  43. .name = "cxl",
  44. .attrs = cxl_dimm_attributes,
  45. };
  46. static const struct attribute_group *cxl_dimm_attribute_groups[] = {
  47. &cxl_dimm_attribute_group,
  48. NULL
  49. };
  50. static int cxl_nvdimm_probe(struct device *dev)
  51. {
  52. struct cxl_nvdimm *cxl_nvd = to_cxl_nvdimm(dev);
  53. struct cxl_memdev *cxlmd = cxl_nvd->cxlmd;
  54. struct cxl_nvdimm_bridge *cxl_nvb = cxlmd->cxl_nvb;
  55. struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlmd->cxlds);
  56. unsigned long flags = 0, cmd_mask = 0;
  57. struct nvdimm *nvdimm;
  58. int rc;
  59. set_exclusive_cxl_commands(mds, exclusive_cmds);
  60. rc = devm_add_action_or_reset(dev, clear_exclusive, mds);
  61. if (rc)
  62. return rc;
  63. set_bit(NDD_LABELING, &flags);
  64. set_bit(NDD_REGISTER_SYNC, &flags);
  65. set_bit(ND_CMD_GET_CONFIG_SIZE, &cmd_mask);
  66. set_bit(ND_CMD_GET_CONFIG_DATA, &cmd_mask);
  67. set_bit(ND_CMD_SET_CONFIG_DATA, &cmd_mask);
  68. nvdimm = __nvdimm_create(cxl_nvb->nvdimm_bus, cxl_nvd,
  69. cxl_dimm_attribute_groups, flags,
  70. cmd_mask, 0, NULL, cxl_nvd->dev_id,
  71. cxl_security_ops, NULL);
  72. if (!nvdimm)
  73. return -ENOMEM;
  74. dev_set_drvdata(dev, nvdimm);
  75. return devm_add_action_or_reset(dev, unregister_nvdimm, nvdimm);
  76. }
  77. static struct cxl_driver cxl_nvdimm_driver = {
  78. .name = "cxl_nvdimm",
  79. .probe = cxl_nvdimm_probe,
  80. .id = CXL_DEVICE_NVDIMM,
  81. .drv = {
  82. .suppress_bind_attrs = true,
  83. },
  84. };
  85. static int cxl_pmem_get_config_size(struct cxl_memdev_state *mds,
  86. struct nd_cmd_get_config_size *cmd,
  87. unsigned int buf_len)
  88. {
  89. struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox;
  90. if (sizeof(*cmd) > buf_len)
  91. return -EINVAL;
  92. *cmd = (struct nd_cmd_get_config_size){
  93. .config_size = mds->lsa_size,
  94. .max_xfer =
  95. cxl_mbox->payload_size - sizeof(struct cxl_mbox_set_lsa),
  96. };
  97. return 0;
  98. }
  99. static int cxl_pmem_get_config_data(struct cxl_memdev_state *mds,
  100. struct nd_cmd_get_config_data_hdr *cmd,
  101. unsigned int buf_len)
  102. {
  103. struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox;
  104. struct cxl_mbox_get_lsa get_lsa;
  105. struct cxl_mbox_cmd mbox_cmd;
  106. int rc;
  107. if (sizeof(*cmd) > buf_len)
  108. return -EINVAL;
  109. if (struct_size(cmd, out_buf, cmd->in_length) > buf_len)
  110. return -EINVAL;
  111. get_lsa = (struct cxl_mbox_get_lsa) {
  112. .offset = cpu_to_le32(cmd->in_offset),
  113. .length = cpu_to_le32(cmd->in_length),
  114. };
  115. mbox_cmd = (struct cxl_mbox_cmd) {
  116. .opcode = CXL_MBOX_OP_GET_LSA,
  117. .payload_in = &get_lsa,
  118. .size_in = sizeof(get_lsa),
  119. .size_out = cmd->in_length,
  120. .payload_out = cmd->out_buf,
  121. };
  122. rc = cxl_internal_send_cmd(cxl_mbox, &mbox_cmd);
  123. cmd->status = 0;
  124. return rc;
  125. }
  126. static int cxl_pmem_set_config_data(struct cxl_memdev_state *mds,
  127. struct nd_cmd_set_config_hdr *cmd,
  128. unsigned int buf_len)
  129. {
  130. struct cxl_mailbox *cxl_mbox = &mds->cxlds.cxl_mbox;
  131. struct cxl_mbox_set_lsa *set_lsa;
  132. struct cxl_mbox_cmd mbox_cmd;
  133. int rc;
  134. if (sizeof(*cmd) > buf_len)
  135. return -EINVAL;
  136. /* 4-byte status follows the input data in the payload */
  137. if (size_add(struct_size(cmd, in_buf, cmd->in_length), 4) > buf_len)
  138. return -EINVAL;
  139. set_lsa =
  140. kvzalloc(struct_size(set_lsa, data, cmd->in_length), GFP_KERNEL);
  141. if (!set_lsa)
  142. return -ENOMEM;
  143. *set_lsa = (struct cxl_mbox_set_lsa) {
  144. .offset = cpu_to_le32(cmd->in_offset),
  145. };
  146. memcpy(set_lsa->data, cmd->in_buf, cmd->in_length);
  147. mbox_cmd = (struct cxl_mbox_cmd) {
  148. .opcode = CXL_MBOX_OP_SET_LSA,
  149. .payload_in = set_lsa,
  150. .size_in = struct_size(set_lsa, data, cmd->in_length),
  151. };
  152. rc = cxl_internal_send_cmd(cxl_mbox, &mbox_cmd);
  153. /*
  154. * Set "firmware" status (4-packed bytes at the end of the input
  155. * payload.
  156. */
  157. put_unaligned(0, (u32 *) &cmd->in_buf[cmd->in_length]);
  158. kvfree(set_lsa);
  159. return rc;
  160. }
  161. static int cxl_pmem_nvdimm_ctl(struct nvdimm *nvdimm, unsigned int cmd,
  162. void *buf, unsigned int buf_len)
  163. {
  164. struct cxl_nvdimm *cxl_nvd = nvdimm_provider_data(nvdimm);
  165. unsigned long cmd_mask = nvdimm_cmd_mask(nvdimm);
  166. struct cxl_memdev *cxlmd = cxl_nvd->cxlmd;
  167. struct cxl_memdev_state *mds = to_cxl_memdev_state(cxlmd->cxlds);
  168. if (!test_bit(cmd, &cmd_mask))
  169. return -ENOTTY;
  170. switch (cmd) {
  171. case ND_CMD_GET_CONFIG_SIZE:
  172. return cxl_pmem_get_config_size(mds, buf, buf_len);
  173. case ND_CMD_GET_CONFIG_DATA:
  174. return cxl_pmem_get_config_data(mds, buf, buf_len);
  175. case ND_CMD_SET_CONFIG_DATA:
  176. return cxl_pmem_set_config_data(mds, buf, buf_len);
  177. default:
  178. return -ENOTTY;
  179. }
  180. }
  181. static int cxl_pmem_ctl(struct nvdimm_bus_descriptor *nd_desc,
  182. struct nvdimm *nvdimm, unsigned int cmd, void *buf,
  183. unsigned int buf_len, int *cmd_rc)
  184. {
  185. /*
  186. * No firmware response to translate, let the transport error
  187. * code take precedence.
  188. */
  189. *cmd_rc = 0;
  190. if (!nvdimm)
  191. return -ENOTTY;
  192. return cxl_pmem_nvdimm_ctl(nvdimm, cmd, buf, buf_len);
  193. }
  194. static int detach_nvdimm(struct device *dev, void *data)
  195. {
  196. struct cxl_nvdimm *cxl_nvd;
  197. bool release = false;
  198. if (!is_cxl_nvdimm(dev))
  199. return 0;
  200. scoped_guard(device, dev) {
  201. if (dev->driver) {
  202. cxl_nvd = to_cxl_nvdimm(dev);
  203. if (cxl_nvd->cxlmd && cxl_nvd->cxlmd->cxl_nvb == data)
  204. release = true;
  205. }
  206. }
  207. if (release)
  208. device_release_driver(dev);
  209. return 0;
  210. }
  211. static void unregister_nvdimm_bus(void *_cxl_nvb)
  212. {
  213. struct cxl_nvdimm_bridge *cxl_nvb = _cxl_nvb;
  214. struct nvdimm_bus *nvdimm_bus = cxl_nvb->nvdimm_bus;
  215. bus_for_each_dev(&cxl_bus_type, NULL, cxl_nvb, detach_nvdimm);
  216. cxl_nvb->nvdimm_bus = NULL;
  217. nvdimm_bus_unregister(nvdimm_bus);
  218. }
  219. static int cxl_nvdimm_bridge_probe(struct device *dev)
  220. {
  221. struct cxl_nvdimm_bridge *cxl_nvb = to_cxl_nvdimm_bridge(dev);
  222. cxl_nvb->nd_desc = (struct nvdimm_bus_descriptor) {
  223. .provider_name = "CXL",
  224. .module = THIS_MODULE,
  225. .ndctl = cxl_pmem_ctl,
  226. };
  227. cxl_nvb->nvdimm_bus =
  228. nvdimm_bus_register(&cxl_nvb->dev, &cxl_nvb->nd_desc);
  229. if (!cxl_nvb->nvdimm_bus)
  230. return -ENOMEM;
  231. return devm_add_action_or_reset(dev, unregister_nvdimm_bus, cxl_nvb);
  232. }
  233. static struct cxl_driver cxl_nvdimm_bridge_driver = {
  234. .name = "cxl_nvdimm_bridge",
  235. .probe = cxl_nvdimm_bridge_probe,
  236. .id = CXL_DEVICE_NVDIMM_BRIDGE,
  237. .drv = {
  238. .suppress_bind_attrs = true,
  239. },
  240. };
  241. static void unregister_nvdimm_region(void *nd_region)
  242. {
  243. nvdimm_region_delete(nd_region);
  244. }
  245. static void cxlr_pmem_remove_resource(void *res)
  246. {
  247. remove_resource(res);
  248. }
  249. struct cxl_pmem_region_info {
  250. u64 offset;
  251. u64 serial;
  252. };
  253. static int cxl_pmem_region_probe(struct device *dev)
  254. {
  255. struct nd_mapping_desc mappings[CXL_DECODER_MAX_INTERLEAVE];
  256. struct cxl_pmem_region *cxlr_pmem = to_cxl_pmem_region(dev);
  257. struct cxl_region *cxlr = cxlr_pmem->cxlr;
  258. struct cxl_nvdimm_bridge *cxl_nvb = cxlr->cxl_nvb;
  259. struct cxl_pmem_region_info *info = NULL;
  260. struct nd_interleave_set *nd_set;
  261. struct nd_region_desc ndr_desc;
  262. struct cxl_nvdimm *cxl_nvd;
  263. struct nvdimm *nvdimm;
  264. struct resource *res;
  265. int rc, i = 0;
  266. memset(&mappings, 0, sizeof(mappings));
  267. memset(&ndr_desc, 0, sizeof(ndr_desc));
  268. res = devm_kzalloc(dev, sizeof(*res), GFP_KERNEL);
  269. if (!res)
  270. return -ENOMEM;
  271. res->name = "Persistent Memory";
  272. res->start = cxlr_pmem->hpa_range.start;
  273. res->end = cxlr_pmem->hpa_range.end;
  274. res->flags = IORESOURCE_MEM;
  275. res->desc = IORES_DESC_PERSISTENT_MEMORY;
  276. rc = insert_resource(&iomem_resource, res);
  277. if (rc)
  278. return rc;
  279. rc = devm_add_action_or_reset(dev, cxlr_pmem_remove_resource, res);
  280. if (rc)
  281. return rc;
  282. ndr_desc.res = res;
  283. ndr_desc.provider_data = cxlr_pmem;
  284. ndr_desc.numa_node = memory_add_physaddr_to_nid(res->start);
  285. ndr_desc.target_node = phys_to_target_node(res->start);
  286. if (ndr_desc.target_node == NUMA_NO_NODE) {
  287. ndr_desc.target_node = ndr_desc.numa_node;
  288. dev_dbg(&cxlr->dev, "changing target node from %d to %d",
  289. NUMA_NO_NODE, ndr_desc.target_node);
  290. }
  291. nd_set = devm_kzalloc(dev, sizeof(*nd_set), GFP_KERNEL);
  292. if (!nd_set)
  293. return -ENOMEM;
  294. ndr_desc.memregion = cxlr->id;
  295. set_bit(ND_REGION_CXL, &ndr_desc.flags);
  296. set_bit(ND_REGION_PERSIST_MEMCTRL, &ndr_desc.flags);
  297. info = kmalloc_array(cxlr_pmem->nr_mappings, sizeof(*info), GFP_KERNEL);
  298. if (!info)
  299. return -ENOMEM;
  300. for (i = 0; i < cxlr_pmem->nr_mappings; i++) {
  301. struct cxl_pmem_region_mapping *m = &cxlr_pmem->mapping[i];
  302. struct cxl_memdev *cxlmd = m->cxlmd;
  303. struct cxl_dev_state *cxlds = cxlmd->cxlds;
  304. cxl_nvd = cxlmd->cxl_nvd;
  305. nvdimm = dev_get_drvdata(&cxl_nvd->dev);
  306. if (!nvdimm) {
  307. dev_dbg(dev, "[%d]: %s: no nvdimm found\n", i,
  308. dev_name(&cxlmd->dev));
  309. rc = -ENODEV;
  310. goto out_nvd;
  311. }
  312. m->cxl_nvd = cxl_nvd;
  313. mappings[i] = (struct nd_mapping_desc) {
  314. .nvdimm = nvdimm,
  315. .start = m->start,
  316. .size = m->size,
  317. .position = i,
  318. };
  319. info[i].offset = m->start;
  320. info[i].serial = cxlds->serial;
  321. }
  322. ndr_desc.num_mappings = cxlr_pmem->nr_mappings;
  323. ndr_desc.mapping = mappings;
  324. /*
  325. * TODO enable CXL labels which skip the need for 'interleave-set cookie'
  326. */
  327. nd_set->cookie1 =
  328. nd_fletcher64(info, sizeof(*info) * cxlr_pmem->nr_mappings, 0);
  329. nd_set->cookie2 = nd_set->cookie1;
  330. ndr_desc.nd_set = nd_set;
  331. cxlr_pmem->nd_region =
  332. nvdimm_pmem_region_create(cxl_nvb->nvdimm_bus, &ndr_desc);
  333. if (!cxlr_pmem->nd_region) {
  334. rc = -ENOMEM;
  335. goto out_nvd;
  336. }
  337. rc = devm_add_action_or_reset(dev, unregister_nvdimm_region,
  338. cxlr_pmem->nd_region);
  339. out_nvd:
  340. kfree(info);
  341. return rc;
  342. }
  343. static struct cxl_driver cxl_pmem_region_driver = {
  344. .name = "cxl_pmem_region",
  345. .probe = cxl_pmem_region_probe,
  346. .id = CXL_DEVICE_PMEM_REGION,
  347. .drv = {
  348. .suppress_bind_attrs = true,
  349. },
  350. };
  351. static __init int cxl_pmem_init(void)
  352. {
  353. int rc;
  354. set_bit(CXL_MEM_COMMAND_ID_SET_SHUTDOWN_STATE, exclusive_cmds);
  355. set_bit(CXL_MEM_COMMAND_ID_SET_LSA, exclusive_cmds);
  356. rc = cxl_driver_register(&cxl_nvdimm_bridge_driver);
  357. if (rc)
  358. return rc;
  359. rc = cxl_driver_register(&cxl_nvdimm_driver);
  360. if (rc)
  361. goto err_nvdimm;
  362. rc = cxl_driver_register(&cxl_pmem_region_driver);
  363. if (rc)
  364. goto err_region;
  365. return 0;
  366. err_region:
  367. cxl_driver_unregister(&cxl_nvdimm_driver);
  368. err_nvdimm:
  369. cxl_driver_unregister(&cxl_nvdimm_bridge_driver);
  370. return rc;
  371. }
  372. static __exit void cxl_pmem_exit(void)
  373. {
  374. cxl_driver_unregister(&cxl_pmem_region_driver);
  375. cxl_driver_unregister(&cxl_nvdimm_driver);
  376. cxl_driver_unregister(&cxl_nvdimm_bridge_driver);
  377. }
  378. MODULE_DESCRIPTION("CXL PMEM: Persistent Memory Support");
  379. MODULE_LICENSE("GPL v2");
  380. module_init(cxl_pmem_init);
  381. module_exit(cxl_pmem_exit);
  382. MODULE_IMPORT_NS(CXL);
  383. MODULE_ALIAS_CXL(CXL_DEVICE_NVDIMM_BRIDGE);
  384. MODULE_ALIAS_CXL(CXL_DEVICE_NVDIMM);
  385. MODULE_ALIAS_CXL(CXL_DEVICE_PMEM_REGION);