altera_edac.c 60 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835183618371838183918401841184218431844184518461847184818491850185118521853185418551856185718581859186018611862186318641865186618671868186918701871187218731874187518761877187818791880188118821883188418851886188718881889189018911892189318941895189618971898189919001901190219031904190519061907190819091910191119121913191419151916191719181919192019211922192319241925192619271928192919301931193219331934193519361937193819391940194119421943194419451946194719481949195019511952195319541955195619571958195919601961196219631964196519661967196819691970197119721973197419751976197719781979198019811982198319841985198619871988198919901991199219931994199519961997199819992000200120022003200420052006200720082009201020112012201320142015201620172018201920202021202220232024202520262027202820292030203120322033203420352036203720382039204020412042204320442045204620472048204920502051205220532054205520562057205820592060206120622063206420652066206720682069207020712072207320742075207620772078207920802081208220832084208520862087208820892090209120922093209420952096209720982099210021012102210321042105210621072108210921102111211221132114211521162117211821192120212121222123212421252126212721282129213021312132213321342135213621372138213921402141214221432144214521462147214821492150215121522153215421552156215721582159216021612162216321642165216621672168216921702171217221732174217521762177217821792180218121822183218421852186218721882189219021912192219321942195219621972198219922002201220222032204220522062207220822092210221122122213221422152216
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2017-2018, Intel Corporation. All rights reserved
  4. * Copyright Altera Corporation (C) 2014-2016. All rights reserved.
  5. * Copyright 2011-2012 Calxeda, Inc.
  6. */
  7. #include <asm/cacheflush.h>
  8. #include <linux/ctype.h>
  9. #include <linux/delay.h>
  10. #include <linux/edac.h>
  11. #include <linux/firmware/intel/stratix10-smc.h>
  12. #include <linux/genalloc.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/irqchip/chained_irq.h>
  15. #include <linux/kernel.h>
  16. #include <linux/mfd/altera-sysmgr.h>
  17. #include <linux/mfd/syscon.h>
  18. #include <linux/notifier.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_irq.h>
  21. #include <linux/of_platform.h>
  22. #include <linux/panic_notifier.h>
  23. #include <linux/platform_device.h>
  24. #include <linux/property.h>
  25. #include <linux/regmap.h>
  26. #include <linux/types.h>
  27. #include <linux/uaccess.h>
  28. #include "altera_edac.h"
  29. #include "edac_module.h"
  30. #define EDAC_MOD_STR "altera_edac"
  31. #define EDAC_DEVICE "Altera"
  32. #ifdef CONFIG_EDAC_ALTERA_SDRAM
  33. static const struct altr_sdram_prv_data c5_data = {
  34. .ecc_ctrl_offset = CV_CTLCFG_OFST,
  35. .ecc_ctl_en_mask = CV_CTLCFG_ECC_AUTO_EN,
  36. .ecc_stat_offset = CV_DRAMSTS_OFST,
  37. .ecc_stat_ce_mask = CV_DRAMSTS_SBEERR,
  38. .ecc_stat_ue_mask = CV_DRAMSTS_DBEERR,
  39. .ecc_saddr_offset = CV_ERRADDR_OFST,
  40. .ecc_daddr_offset = CV_ERRADDR_OFST,
  41. .ecc_cecnt_offset = CV_SBECOUNT_OFST,
  42. .ecc_uecnt_offset = CV_DBECOUNT_OFST,
  43. .ecc_irq_en_offset = CV_DRAMINTR_OFST,
  44. .ecc_irq_en_mask = CV_DRAMINTR_INTREN,
  45. .ecc_irq_clr_offset = CV_DRAMINTR_OFST,
  46. .ecc_irq_clr_mask = (CV_DRAMINTR_INTRCLR | CV_DRAMINTR_INTREN),
  47. .ecc_cnt_rst_offset = CV_DRAMINTR_OFST,
  48. .ecc_cnt_rst_mask = CV_DRAMINTR_INTRCLR,
  49. .ce_ue_trgr_offset = CV_CTLCFG_OFST,
  50. .ce_set_mask = CV_CTLCFG_GEN_SB_ERR,
  51. .ue_set_mask = CV_CTLCFG_GEN_DB_ERR,
  52. };
  53. static const struct altr_sdram_prv_data a10_data = {
  54. .ecc_ctrl_offset = A10_ECCCTRL1_OFST,
  55. .ecc_ctl_en_mask = A10_ECCCTRL1_ECC_EN,
  56. .ecc_stat_offset = A10_INTSTAT_OFST,
  57. .ecc_stat_ce_mask = A10_INTSTAT_SBEERR,
  58. .ecc_stat_ue_mask = A10_INTSTAT_DBEERR,
  59. .ecc_saddr_offset = A10_SERRADDR_OFST,
  60. .ecc_daddr_offset = A10_DERRADDR_OFST,
  61. .ecc_irq_en_offset = A10_ERRINTEN_OFST,
  62. .ecc_irq_en_mask = A10_ECC_IRQ_EN_MASK,
  63. .ecc_irq_clr_offset = A10_INTSTAT_OFST,
  64. .ecc_irq_clr_mask = (A10_INTSTAT_SBEERR | A10_INTSTAT_DBEERR),
  65. .ecc_cnt_rst_offset = A10_ECCCTRL1_OFST,
  66. .ecc_cnt_rst_mask = A10_ECC_CNT_RESET_MASK,
  67. .ce_ue_trgr_offset = A10_DIAGINTTEST_OFST,
  68. .ce_set_mask = A10_DIAGINT_TSERRA_MASK,
  69. .ue_set_mask = A10_DIAGINT_TDERRA_MASK,
  70. };
  71. /*********************** EDAC Memory Controller Functions ****************/
  72. /* The SDRAM controller uses the EDAC Memory Controller framework. */
  73. static irqreturn_t altr_sdram_mc_err_handler(int irq, void *dev_id)
  74. {
  75. struct mem_ctl_info *mci = dev_id;
  76. struct altr_sdram_mc_data *drvdata = mci->pvt_info;
  77. const struct altr_sdram_prv_data *priv = drvdata->data;
  78. u32 status, err_count = 1, err_addr;
  79. regmap_read(drvdata->mc_vbase, priv->ecc_stat_offset, &status);
  80. if (status & priv->ecc_stat_ue_mask) {
  81. regmap_read(drvdata->mc_vbase, priv->ecc_daddr_offset,
  82. &err_addr);
  83. if (priv->ecc_uecnt_offset)
  84. regmap_read(drvdata->mc_vbase, priv->ecc_uecnt_offset,
  85. &err_count);
  86. panic("\nEDAC: [%d Uncorrectable errors @ 0x%08X]\n",
  87. err_count, err_addr);
  88. }
  89. if (status & priv->ecc_stat_ce_mask) {
  90. regmap_read(drvdata->mc_vbase, priv->ecc_saddr_offset,
  91. &err_addr);
  92. if (priv->ecc_uecnt_offset)
  93. regmap_read(drvdata->mc_vbase, priv->ecc_cecnt_offset,
  94. &err_count);
  95. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, err_count,
  96. err_addr >> PAGE_SHIFT,
  97. err_addr & ~PAGE_MASK, 0,
  98. 0, 0, -1, mci->ctl_name, "");
  99. /* Clear IRQ to resume */
  100. regmap_write(drvdata->mc_vbase, priv->ecc_irq_clr_offset,
  101. priv->ecc_irq_clr_mask);
  102. return IRQ_HANDLED;
  103. }
  104. return IRQ_NONE;
  105. }
  106. static ssize_t altr_sdr_mc_err_inject_write(struct file *file,
  107. const char __user *data,
  108. size_t count, loff_t *ppos)
  109. {
  110. struct mem_ctl_info *mci = file->private_data;
  111. struct altr_sdram_mc_data *drvdata = mci->pvt_info;
  112. const struct altr_sdram_prv_data *priv = drvdata->data;
  113. u32 *ptemp;
  114. dma_addr_t dma_handle;
  115. u32 reg, read_reg;
  116. ptemp = dma_alloc_coherent(mci->pdev, 16, &dma_handle, GFP_KERNEL);
  117. if (!ptemp) {
  118. dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
  119. edac_printk(KERN_ERR, EDAC_MC,
  120. "Inject: Buffer Allocation error\n");
  121. return -ENOMEM;
  122. }
  123. regmap_read(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
  124. &read_reg);
  125. read_reg &= ~(priv->ce_set_mask | priv->ue_set_mask);
  126. /* Error are injected by writing a word while the SBE or DBE
  127. * bit in the CTLCFG register is set. Reading the word will
  128. * trigger the SBE or DBE error and the corresponding IRQ.
  129. */
  130. if (count == 3) {
  131. edac_printk(KERN_ALERT, EDAC_MC,
  132. "Inject Double bit error\n");
  133. local_irq_disable();
  134. regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
  135. (read_reg | priv->ue_set_mask));
  136. local_irq_enable();
  137. } else {
  138. edac_printk(KERN_ALERT, EDAC_MC,
  139. "Inject Single bit error\n");
  140. local_irq_disable();
  141. regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset,
  142. (read_reg | priv->ce_set_mask));
  143. local_irq_enable();
  144. }
  145. ptemp[0] = 0x5A5A5A5A;
  146. ptemp[1] = 0xA5A5A5A5;
  147. /* Clear the error injection bits */
  148. regmap_write(drvdata->mc_vbase, priv->ce_ue_trgr_offset, read_reg);
  149. /* Ensure it has been written out */
  150. wmb();
  151. /*
  152. * To trigger the error, we need to read the data back
  153. * (the data was written with errors above).
  154. * The READ_ONCE macros and printk are used to prevent the
  155. * the compiler optimizing these reads out.
  156. */
  157. reg = READ_ONCE(ptemp[0]);
  158. read_reg = READ_ONCE(ptemp[1]);
  159. /* Force Read */
  160. rmb();
  161. edac_printk(KERN_ALERT, EDAC_MC, "Read Data [0x%X, 0x%X]\n",
  162. reg, read_reg);
  163. dma_free_coherent(mci->pdev, 16, ptemp, dma_handle);
  164. return count;
  165. }
  166. static const struct file_operations altr_sdr_mc_debug_inject_fops = {
  167. .open = simple_open,
  168. .write = altr_sdr_mc_err_inject_write,
  169. .llseek = generic_file_llseek,
  170. };
  171. static void altr_sdr_mc_create_debugfs_nodes(struct mem_ctl_info *mci)
  172. {
  173. if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
  174. return;
  175. if (!mci->debugfs)
  176. return;
  177. edac_debugfs_create_file("altr_trigger", S_IWUSR, mci->debugfs, mci,
  178. &altr_sdr_mc_debug_inject_fops);
  179. }
  180. /* Get total memory size from Open Firmware DTB */
  181. static unsigned long get_total_mem(void)
  182. {
  183. struct device_node *np = NULL;
  184. struct resource res;
  185. int ret;
  186. unsigned long total_mem = 0;
  187. for_each_node_by_type(np, "memory") {
  188. ret = of_address_to_resource(np, 0, &res);
  189. if (ret)
  190. continue;
  191. total_mem += resource_size(&res);
  192. }
  193. edac_dbg(0, "total_mem 0x%lx\n", total_mem);
  194. return total_mem;
  195. }
  196. static const struct of_device_id altr_sdram_ctrl_of_match[] = {
  197. { .compatible = "altr,sdram-edac", .data = &c5_data},
  198. { .compatible = "altr,sdram-edac-a10", .data = &a10_data},
  199. {},
  200. };
  201. MODULE_DEVICE_TABLE(of, altr_sdram_ctrl_of_match);
  202. static int a10_init(struct regmap *mc_vbase)
  203. {
  204. if (regmap_update_bits(mc_vbase, A10_INTMODE_OFST,
  205. A10_INTMODE_SB_INT, A10_INTMODE_SB_INT)) {
  206. edac_printk(KERN_ERR, EDAC_MC,
  207. "Error setting SB IRQ mode\n");
  208. return -ENODEV;
  209. }
  210. if (regmap_write(mc_vbase, A10_SERRCNTREG_OFST, 1)) {
  211. edac_printk(KERN_ERR, EDAC_MC,
  212. "Error setting trigger count\n");
  213. return -ENODEV;
  214. }
  215. return 0;
  216. }
  217. static int a10_unmask_irq(struct platform_device *pdev, u32 mask)
  218. {
  219. void __iomem *sm_base;
  220. int ret = 0;
  221. if (!request_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32),
  222. dev_name(&pdev->dev))) {
  223. edac_printk(KERN_ERR, EDAC_MC,
  224. "Unable to request mem region\n");
  225. return -EBUSY;
  226. }
  227. sm_base = ioremap(A10_SYMAN_INTMASK_CLR, sizeof(u32));
  228. if (!sm_base) {
  229. edac_printk(KERN_ERR, EDAC_MC,
  230. "Unable to ioremap device\n");
  231. ret = -ENOMEM;
  232. goto release;
  233. }
  234. iowrite32(mask, sm_base);
  235. iounmap(sm_base);
  236. release:
  237. release_mem_region(A10_SYMAN_INTMASK_CLR, sizeof(u32));
  238. return ret;
  239. }
  240. static int altr_sdram_probe(struct platform_device *pdev)
  241. {
  242. struct edac_mc_layer layers[2];
  243. struct mem_ctl_info *mci;
  244. struct altr_sdram_mc_data *drvdata;
  245. const struct altr_sdram_prv_data *priv;
  246. struct regmap *mc_vbase;
  247. struct dimm_info *dimm;
  248. u32 read_reg;
  249. int irq, irq2, res = 0;
  250. unsigned long mem_size, irqflags = 0;
  251. /* Grab the register range from the sdr controller in device tree */
  252. mc_vbase = syscon_regmap_lookup_by_phandle(pdev->dev.of_node,
  253. "altr,sdr-syscon");
  254. if (IS_ERR(mc_vbase)) {
  255. edac_printk(KERN_ERR, EDAC_MC,
  256. "regmap for altr,sdr-syscon lookup failed.\n");
  257. return -ENODEV;
  258. }
  259. /* Check specific dependencies for the module */
  260. priv = device_get_match_data(&pdev->dev);
  261. /* Validate the SDRAM controller has ECC enabled */
  262. if (regmap_read(mc_vbase, priv->ecc_ctrl_offset, &read_reg) ||
  263. ((read_reg & priv->ecc_ctl_en_mask) != priv->ecc_ctl_en_mask)) {
  264. edac_printk(KERN_ERR, EDAC_MC,
  265. "No ECC/ECC disabled [0x%08X]\n", read_reg);
  266. return -ENODEV;
  267. }
  268. /* Grab memory size from device tree. */
  269. mem_size = get_total_mem();
  270. if (!mem_size) {
  271. edac_printk(KERN_ERR, EDAC_MC, "Unable to calculate memory size\n");
  272. return -ENODEV;
  273. }
  274. /* Ensure the SDRAM Interrupt is disabled */
  275. if (regmap_update_bits(mc_vbase, priv->ecc_irq_en_offset,
  276. priv->ecc_irq_en_mask, 0)) {
  277. edac_printk(KERN_ERR, EDAC_MC,
  278. "Error disabling SDRAM ECC IRQ\n");
  279. return -ENODEV;
  280. }
  281. /* Toggle to clear the SDRAM Error count */
  282. if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
  283. priv->ecc_cnt_rst_mask,
  284. priv->ecc_cnt_rst_mask)) {
  285. edac_printk(KERN_ERR, EDAC_MC,
  286. "Error clearing SDRAM ECC count\n");
  287. return -ENODEV;
  288. }
  289. if (regmap_update_bits(mc_vbase, priv->ecc_cnt_rst_offset,
  290. priv->ecc_cnt_rst_mask, 0)) {
  291. edac_printk(KERN_ERR, EDAC_MC,
  292. "Error clearing SDRAM ECC count\n");
  293. return -ENODEV;
  294. }
  295. irq = platform_get_irq(pdev, 0);
  296. if (irq < 0) {
  297. edac_printk(KERN_ERR, EDAC_MC,
  298. "No irq %d in DT\n", irq);
  299. return irq;
  300. }
  301. /* Arria10 has a 2nd IRQ */
  302. irq2 = platform_get_irq(pdev, 1);
  303. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  304. layers[0].size = 1;
  305. layers[0].is_virt_csrow = true;
  306. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  307. layers[1].size = 1;
  308. layers[1].is_virt_csrow = false;
  309. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
  310. sizeof(struct altr_sdram_mc_data));
  311. if (!mci)
  312. return -ENOMEM;
  313. mci->pdev = &pdev->dev;
  314. drvdata = mci->pvt_info;
  315. drvdata->mc_vbase = mc_vbase;
  316. drvdata->data = priv;
  317. platform_set_drvdata(pdev, mci);
  318. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
  319. edac_printk(KERN_ERR, EDAC_MC,
  320. "Unable to get managed device resource\n");
  321. res = -ENOMEM;
  322. goto free;
  323. }
  324. mci->mtype_cap = MEM_FLAG_DDR3;
  325. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  326. mci->edac_cap = EDAC_FLAG_SECDED;
  327. mci->mod_name = EDAC_MOD_STR;
  328. mci->ctl_name = dev_name(&pdev->dev);
  329. mci->scrub_mode = SCRUB_SW_SRC;
  330. mci->dev_name = dev_name(&pdev->dev);
  331. dimm = *mci->dimms;
  332. dimm->nr_pages = ((mem_size - 1) >> PAGE_SHIFT) + 1;
  333. dimm->grain = 8;
  334. dimm->dtype = DEV_X8;
  335. dimm->mtype = MEM_DDR3;
  336. dimm->edac_mode = EDAC_SECDED;
  337. res = edac_mc_add_mc(mci);
  338. if (res < 0)
  339. goto err;
  340. /* Only the Arria10 has separate IRQs */
  341. if (of_machine_is_compatible("altr,socfpga-arria10")) {
  342. /* Arria10 specific initialization */
  343. res = a10_init(mc_vbase);
  344. if (res < 0)
  345. goto err2;
  346. res = devm_request_irq(&pdev->dev, irq2,
  347. altr_sdram_mc_err_handler,
  348. IRQF_SHARED, dev_name(&pdev->dev), mci);
  349. if (res < 0) {
  350. edac_mc_printk(mci, KERN_ERR,
  351. "Unable to request irq %d\n", irq2);
  352. res = -ENODEV;
  353. goto err2;
  354. }
  355. res = a10_unmask_irq(pdev, A10_DDR0_IRQ_MASK);
  356. if (res < 0)
  357. goto err2;
  358. irqflags = IRQF_SHARED;
  359. }
  360. res = devm_request_irq(&pdev->dev, irq, altr_sdram_mc_err_handler,
  361. irqflags, dev_name(&pdev->dev), mci);
  362. if (res < 0) {
  363. edac_mc_printk(mci, KERN_ERR,
  364. "Unable to request irq %d\n", irq);
  365. res = -ENODEV;
  366. goto err2;
  367. }
  368. /* Infrastructure ready - enable the IRQ */
  369. if (regmap_update_bits(drvdata->mc_vbase, priv->ecc_irq_en_offset,
  370. priv->ecc_irq_en_mask, priv->ecc_irq_en_mask)) {
  371. edac_mc_printk(mci, KERN_ERR,
  372. "Error enabling SDRAM ECC IRQ\n");
  373. res = -ENODEV;
  374. goto err2;
  375. }
  376. altr_sdr_mc_create_debugfs_nodes(mci);
  377. devres_close_group(&pdev->dev, NULL);
  378. return 0;
  379. err2:
  380. edac_mc_del_mc(&pdev->dev);
  381. err:
  382. devres_release_group(&pdev->dev, NULL);
  383. free:
  384. edac_mc_free(mci);
  385. edac_printk(KERN_ERR, EDAC_MC,
  386. "EDAC Probe Failed; Error %d\n", res);
  387. return res;
  388. }
  389. static void altr_sdram_remove(struct platform_device *pdev)
  390. {
  391. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  392. edac_mc_del_mc(&pdev->dev);
  393. edac_mc_free(mci);
  394. platform_set_drvdata(pdev, NULL);
  395. }
  396. /*
  397. * If you want to suspend, need to disable EDAC by removing it
  398. * from the device tree or defconfig.
  399. */
  400. #ifdef CONFIG_PM
  401. static int altr_sdram_prepare(struct device *dev)
  402. {
  403. pr_err("Suspend not allowed when EDAC is enabled.\n");
  404. return -EPERM;
  405. }
  406. static const struct dev_pm_ops altr_sdram_pm_ops = {
  407. .prepare = altr_sdram_prepare,
  408. };
  409. #endif
  410. static struct platform_driver altr_sdram_edac_driver = {
  411. .probe = altr_sdram_probe,
  412. .remove_new = altr_sdram_remove,
  413. .driver = {
  414. .name = "altr_sdram_edac",
  415. #ifdef CONFIG_PM
  416. .pm = &altr_sdram_pm_ops,
  417. #endif
  418. .of_match_table = altr_sdram_ctrl_of_match,
  419. },
  420. };
  421. module_platform_driver(altr_sdram_edac_driver);
  422. #endif /* CONFIG_EDAC_ALTERA_SDRAM */
  423. /************************* EDAC Parent Probe *************************/
  424. static const struct of_device_id altr_edac_device_of_match[];
  425. static const struct of_device_id altr_edac_of_match[] = {
  426. { .compatible = "altr,socfpga-ecc-manager" },
  427. {},
  428. };
  429. MODULE_DEVICE_TABLE(of, altr_edac_of_match);
  430. static int altr_edac_probe(struct platform_device *pdev)
  431. {
  432. of_platform_populate(pdev->dev.of_node, altr_edac_device_of_match,
  433. NULL, &pdev->dev);
  434. return 0;
  435. }
  436. static struct platform_driver altr_edac_driver = {
  437. .probe = altr_edac_probe,
  438. .driver = {
  439. .name = "socfpga_ecc_manager",
  440. .of_match_table = altr_edac_of_match,
  441. },
  442. };
  443. module_platform_driver(altr_edac_driver);
  444. /************************* EDAC Device Functions *************************/
  445. /*
  446. * EDAC Device Functions (shared between various IPs).
  447. * The discrete memories use the EDAC Device framework. The probe
  448. * and error handling functions are very similar between memories
  449. * so they are shared. The memory allocation and freeing for EDAC
  450. * trigger testing are different for each memory.
  451. */
  452. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  453. static const struct edac_device_prv_data ocramecc_data;
  454. #endif
  455. #ifdef CONFIG_EDAC_ALTERA_L2C
  456. static const struct edac_device_prv_data l2ecc_data;
  457. #endif
  458. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  459. static const struct edac_device_prv_data a10_ocramecc_data;
  460. #endif
  461. #ifdef CONFIG_EDAC_ALTERA_L2C
  462. static const struct edac_device_prv_data a10_l2ecc_data;
  463. #endif
  464. static irqreturn_t altr_edac_device_handler(int irq, void *dev_id)
  465. {
  466. irqreturn_t ret_value = IRQ_NONE;
  467. struct edac_device_ctl_info *dci = dev_id;
  468. struct altr_edac_device_dev *drvdata = dci->pvt_info;
  469. const struct edac_device_prv_data *priv = drvdata->data;
  470. if (irq == drvdata->sb_irq) {
  471. if (priv->ce_clear_mask)
  472. writel(priv->ce_clear_mask, drvdata->base);
  473. edac_device_handle_ce(dci, 0, 0, drvdata->edac_dev_name);
  474. ret_value = IRQ_HANDLED;
  475. } else if (irq == drvdata->db_irq) {
  476. if (priv->ue_clear_mask)
  477. writel(priv->ue_clear_mask, drvdata->base);
  478. edac_device_handle_ue(dci, 0, 0, drvdata->edac_dev_name);
  479. panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
  480. ret_value = IRQ_HANDLED;
  481. } else {
  482. WARN_ON(1);
  483. }
  484. return ret_value;
  485. }
  486. static ssize_t __maybe_unused
  487. altr_edac_device_trig(struct file *file, const char __user *user_buf,
  488. size_t count, loff_t *ppos)
  489. {
  490. u32 *ptemp, i, error_mask;
  491. int result = 0;
  492. u8 trig_type;
  493. unsigned long flags;
  494. struct edac_device_ctl_info *edac_dci = file->private_data;
  495. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  496. const struct edac_device_prv_data *priv = drvdata->data;
  497. void *generic_ptr = edac_dci->dev;
  498. if (!user_buf || get_user(trig_type, user_buf))
  499. return -EFAULT;
  500. if (!priv->alloc_mem)
  501. return -ENOMEM;
  502. /*
  503. * Note that generic_ptr is initialized to the device * but in
  504. * some alloc_functions, this is overridden and returns data.
  505. */
  506. ptemp = priv->alloc_mem(priv->trig_alloc_sz, &generic_ptr);
  507. if (!ptemp) {
  508. edac_printk(KERN_ERR, EDAC_DEVICE,
  509. "Inject: Buffer Allocation error\n");
  510. return -ENOMEM;
  511. }
  512. if (trig_type == ALTR_UE_TRIGGER_CHAR)
  513. error_mask = priv->ue_set_mask;
  514. else
  515. error_mask = priv->ce_set_mask;
  516. edac_printk(KERN_ALERT, EDAC_DEVICE,
  517. "Trigger Error Mask (0x%X)\n", error_mask);
  518. local_irq_save(flags);
  519. /* write ECC corrupted data out. */
  520. for (i = 0; i < (priv->trig_alloc_sz / sizeof(*ptemp)); i++) {
  521. /* Read data so we're in the correct state */
  522. rmb();
  523. if (READ_ONCE(ptemp[i]))
  524. result = -1;
  525. /* Toggle Error bit (it is latched), leave ECC enabled */
  526. writel(error_mask, (drvdata->base + priv->set_err_ofst));
  527. writel(priv->ecc_enable_mask, (drvdata->base +
  528. priv->set_err_ofst));
  529. ptemp[i] = i;
  530. }
  531. /* Ensure it has been written out */
  532. wmb();
  533. local_irq_restore(flags);
  534. if (result)
  535. edac_printk(KERN_ERR, EDAC_DEVICE, "Mem Not Cleared\n");
  536. /* Read out written data. ECC error caused here */
  537. for (i = 0; i < ALTR_TRIGGER_READ_WRD_CNT; i++)
  538. if (READ_ONCE(ptemp[i]) != i)
  539. edac_printk(KERN_ERR, EDAC_DEVICE,
  540. "Read doesn't match written data\n");
  541. if (priv->free_mem)
  542. priv->free_mem(ptemp, priv->trig_alloc_sz, generic_ptr);
  543. return count;
  544. }
  545. static const struct file_operations altr_edac_device_inject_fops __maybe_unused = {
  546. .open = simple_open,
  547. .write = altr_edac_device_trig,
  548. .llseek = generic_file_llseek,
  549. };
  550. static ssize_t __maybe_unused
  551. altr_edac_a10_device_trig(struct file *file, const char __user *user_buf,
  552. size_t count, loff_t *ppos);
  553. static const struct file_operations altr_edac_a10_device_inject_fops __maybe_unused = {
  554. .open = simple_open,
  555. .write = altr_edac_a10_device_trig,
  556. .llseek = generic_file_llseek,
  557. };
  558. static ssize_t __maybe_unused
  559. altr_edac_a10_device_trig2(struct file *file, const char __user *user_buf,
  560. size_t count, loff_t *ppos);
  561. static const struct file_operations altr_edac_a10_device_inject2_fops __maybe_unused = {
  562. .open = simple_open,
  563. .write = altr_edac_a10_device_trig2,
  564. .llseek = generic_file_llseek,
  565. };
  566. static void altr_create_edacdev_dbgfs(struct edac_device_ctl_info *edac_dci,
  567. const struct edac_device_prv_data *priv)
  568. {
  569. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  570. if (!IS_ENABLED(CONFIG_EDAC_DEBUG))
  571. return;
  572. drvdata->debugfs_dir = edac_debugfs_create_dir(drvdata->edac_dev_name);
  573. if (!drvdata->debugfs_dir)
  574. return;
  575. if (!edac_debugfs_create_file("altr_trigger", S_IWUSR,
  576. drvdata->debugfs_dir, edac_dci,
  577. priv->inject_fops))
  578. debugfs_remove_recursive(drvdata->debugfs_dir);
  579. }
  580. static const struct of_device_id altr_edac_device_of_match[] = {
  581. #ifdef CONFIG_EDAC_ALTERA_L2C
  582. { .compatible = "altr,socfpga-l2-ecc", .data = &l2ecc_data },
  583. #endif
  584. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  585. { .compatible = "altr,socfpga-ocram-ecc", .data = &ocramecc_data },
  586. #endif
  587. {},
  588. };
  589. MODULE_DEVICE_TABLE(of, altr_edac_device_of_match);
  590. /*
  591. * altr_edac_device_probe()
  592. * This is a generic EDAC device driver that will support
  593. * various Altera memory devices such as the L2 cache ECC and
  594. * OCRAM ECC as well as the memories for other peripherals.
  595. * Module specific initialization is done by passing the
  596. * function index in the device tree.
  597. */
  598. static int altr_edac_device_probe(struct platform_device *pdev)
  599. {
  600. struct edac_device_ctl_info *dci;
  601. struct altr_edac_device_dev *drvdata;
  602. struct resource *r;
  603. int res = 0;
  604. struct device_node *np = pdev->dev.of_node;
  605. char *ecc_name = (char *)np->name;
  606. static int dev_instance;
  607. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
  608. edac_printk(KERN_ERR, EDAC_DEVICE,
  609. "Unable to open devm\n");
  610. return -ENOMEM;
  611. }
  612. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  613. if (!r) {
  614. edac_printk(KERN_ERR, EDAC_DEVICE,
  615. "Unable to get mem resource\n");
  616. res = -ENODEV;
  617. goto fail;
  618. }
  619. if (!devm_request_mem_region(&pdev->dev, r->start, resource_size(r),
  620. dev_name(&pdev->dev))) {
  621. edac_printk(KERN_ERR, EDAC_DEVICE,
  622. "%s:Error requesting mem region\n", ecc_name);
  623. res = -EBUSY;
  624. goto fail;
  625. }
  626. dci = edac_device_alloc_ctl_info(sizeof(*drvdata), ecc_name,
  627. 1, ecc_name, 1, 0, dev_instance++);
  628. if (!dci) {
  629. edac_printk(KERN_ERR, EDAC_DEVICE,
  630. "%s: Unable to allocate EDAC device\n", ecc_name);
  631. res = -ENOMEM;
  632. goto fail;
  633. }
  634. drvdata = dci->pvt_info;
  635. dci->dev = &pdev->dev;
  636. platform_set_drvdata(pdev, dci);
  637. drvdata->edac_dev_name = ecc_name;
  638. drvdata->base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
  639. if (!drvdata->base) {
  640. res = -ENOMEM;
  641. goto fail1;
  642. }
  643. /* Get driver specific data for this EDAC device */
  644. drvdata->data = of_match_node(altr_edac_device_of_match, np)->data;
  645. /* Check specific dependencies for the module */
  646. if (drvdata->data->setup) {
  647. res = drvdata->data->setup(drvdata);
  648. if (res)
  649. goto fail1;
  650. }
  651. drvdata->sb_irq = platform_get_irq(pdev, 0);
  652. res = devm_request_irq(&pdev->dev, drvdata->sb_irq,
  653. altr_edac_device_handler,
  654. 0, dev_name(&pdev->dev), dci);
  655. if (res)
  656. goto fail1;
  657. drvdata->db_irq = platform_get_irq(pdev, 1);
  658. res = devm_request_irq(&pdev->dev, drvdata->db_irq,
  659. altr_edac_device_handler,
  660. 0, dev_name(&pdev->dev), dci);
  661. if (res)
  662. goto fail1;
  663. dci->mod_name = "Altera ECC Manager";
  664. dci->dev_name = drvdata->edac_dev_name;
  665. res = edac_device_add_device(dci);
  666. if (res)
  667. goto fail1;
  668. altr_create_edacdev_dbgfs(dci, drvdata->data);
  669. devres_close_group(&pdev->dev, NULL);
  670. return 0;
  671. fail1:
  672. edac_device_free_ctl_info(dci);
  673. fail:
  674. devres_release_group(&pdev->dev, NULL);
  675. edac_printk(KERN_ERR, EDAC_DEVICE,
  676. "%s:Error setting up EDAC device: %d\n", ecc_name, res);
  677. return res;
  678. }
  679. static void altr_edac_device_remove(struct platform_device *pdev)
  680. {
  681. struct edac_device_ctl_info *dci = platform_get_drvdata(pdev);
  682. struct altr_edac_device_dev *drvdata = dci->pvt_info;
  683. debugfs_remove_recursive(drvdata->debugfs_dir);
  684. edac_device_del_device(&pdev->dev);
  685. edac_device_free_ctl_info(dci);
  686. }
  687. static struct platform_driver altr_edac_device_driver = {
  688. .probe = altr_edac_device_probe,
  689. .remove_new = altr_edac_device_remove,
  690. .driver = {
  691. .name = "altr_edac_device",
  692. .of_match_table = altr_edac_device_of_match,
  693. },
  694. };
  695. module_platform_driver(altr_edac_device_driver);
  696. /******************* Arria10 Device ECC Shared Functions *****************/
  697. /*
  698. * Test for memory's ECC dependencies upon entry because platform specific
  699. * startup should have initialized the memory and enabled the ECC.
  700. * Can't turn on ECC here because accessing un-initialized memory will
  701. * cause CE/UE errors possibly causing an ABORT.
  702. */
  703. static int __maybe_unused
  704. altr_check_ecc_deps(struct altr_edac_device_dev *device)
  705. {
  706. void __iomem *base = device->base;
  707. const struct edac_device_prv_data *prv = device->data;
  708. if (readl(base + prv->ecc_en_ofst) & prv->ecc_enable_mask)
  709. return 0;
  710. edac_printk(KERN_ERR, EDAC_DEVICE,
  711. "%s: No ECC present or ECC disabled.\n",
  712. device->edac_dev_name);
  713. return -ENODEV;
  714. }
  715. static irqreturn_t __maybe_unused altr_edac_a10_ecc_irq(int irq, void *dev_id)
  716. {
  717. struct altr_edac_device_dev *dci = dev_id;
  718. void __iomem *base = dci->base;
  719. if (irq == dci->sb_irq) {
  720. writel(ALTR_A10_ECC_SERRPENA,
  721. base + ALTR_A10_ECC_INTSTAT_OFST);
  722. edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
  723. return IRQ_HANDLED;
  724. } else if (irq == dci->db_irq) {
  725. writel(ALTR_A10_ECC_DERRPENA,
  726. base + ALTR_A10_ECC_INTSTAT_OFST);
  727. edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
  728. if (dci->data->panic)
  729. panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
  730. return IRQ_HANDLED;
  731. }
  732. WARN_ON(1);
  733. return IRQ_NONE;
  734. }
  735. /******************* Arria10 Memory Buffer Functions *********************/
  736. static inline int a10_get_irq_mask(struct device_node *np)
  737. {
  738. int irq;
  739. const u32 *handle = of_get_property(np, "interrupts", NULL);
  740. if (!handle)
  741. return -ENODEV;
  742. irq = be32_to_cpup(handle);
  743. return irq;
  744. }
  745. static inline void ecc_set_bits(u32 bit_mask, void __iomem *ioaddr)
  746. {
  747. u32 value = readl(ioaddr);
  748. value |= bit_mask;
  749. writel(value, ioaddr);
  750. }
  751. static inline void ecc_clear_bits(u32 bit_mask, void __iomem *ioaddr)
  752. {
  753. u32 value = readl(ioaddr);
  754. value &= ~bit_mask;
  755. writel(value, ioaddr);
  756. }
  757. static inline int ecc_test_bits(u32 bit_mask, void __iomem *ioaddr)
  758. {
  759. u32 value = readl(ioaddr);
  760. return (value & bit_mask) ? 1 : 0;
  761. }
  762. /*
  763. * This function uses the memory initialization block in the Arria10 ECC
  764. * controller to initialize/clear the entire memory data and ECC data.
  765. */
  766. static int __maybe_unused altr_init_memory_port(void __iomem *ioaddr, int port)
  767. {
  768. int limit = ALTR_A10_ECC_INIT_WATCHDOG_10US;
  769. u32 init_mask, stat_mask, clear_mask;
  770. int ret = 0;
  771. if (port) {
  772. init_mask = ALTR_A10_ECC_INITB;
  773. stat_mask = ALTR_A10_ECC_INITCOMPLETEB;
  774. clear_mask = ALTR_A10_ECC_ERRPENB_MASK;
  775. } else {
  776. init_mask = ALTR_A10_ECC_INITA;
  777. stat_mask = ALTR_A10_ECC_INITCOMPLETEA;
  778. clear_mask = ALTR_A10_ECC_ERRPENA_MASK;
  779. }
  780. ecc_set_bits(init_mask, (ioaddr + ALTR_A10_ECC_CTRL_OFST));
  781. while (limit--) {
  782. if (ecc_test_bits(stat_mask,
  783. (ioaddr + ALTR_A10_ECC_INITSTAT_OFST)))
  784. break;
  785. udelay(1);
  786. }
  787. if (limit < 0)
  788. ret = -EBUSY;
  789. /* Clear any pending ECC interrupts */
  790. writel(clear_mask, (ioaddr + ALTR_A10_ECC_INTSTAT_OFST));
  791. return ret;
  792. }
  793. static __init int __maybe_unused
  794. altr_init_a10_ecc_block(struct device_node *np, u32 irq_mask,
  795. u32 ecc_ctrl_en_mask, bool dual_port)
  796. {
  797. int ret = 0;
  798. void __iomem *ecc_block_base;
  799. struct regmap *ecc_mgr_map;
  800. char *ecc_name;
  801. struct device_node *np_eccmgr;
  802. ecc_name = (char *)np->name;
  803. /* Get the ECC Manager - parent of the device EDACs */
  804. np_eccmgr = of_get_parent(np);
  805. ecc_mgr_map =
  806. altr_sysmgr_regmap_lookup_by_phandle(np_eccmgr,
  807. "altr,sysmgr-syscon");
  808. of_node_put(np_eccmgr);
  809. if (IS_ERR(ecc_mgr_map)) {
  810. edac_printk(KERN_ERR, EDAC_DEVICE,
  811. "Unable to get syscon altr,sysmgr-syscon\n");
  812. return -ENODEV;
  813. }
  814. /* Map the ECC Block */
  815. ecc_block_base = of_iomap(np, 0);
  816. if (!ecc_block_base) {
  817. edac_printk(KERN_ERR, EDAC_DEVICE,
  818. "Unable to map %s ECC block\n", ecc_name);
  819. return -ENODEV;
  820. }
  821. /* Disable ECC */
  822. regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST, irq_mask);
  823. writel(ALTR_A10_ECC_SERRINTEN,
  824. (ecc_block_base + ALTR_A10_ECC_ERRINTENR_OFST));
  825. ecc_clear_bits(ecc_ctrl_en_mask,
  826. (ecc_block_base + ALTR_A10_ECC_CTRL_OFST));
  827. /* Ensure all writes complete */
  828. wmb();
  829. /* Use HW initialization block to initialize memory for ECC */
  830. ret = altr_init_memory_port(ecc_block_base, 0);
  831. if (ret) {
  832. edac_printk(KERN_ERR, EDAC_DEVICE,
  833. "ECC: cannot init %s PORTA memory\n", ecc_name);
  834. goto out;
  835. }
  836. if (dual_port) {
  837. ret = altr_init_memory_port(ecc_block_base, 1);
  838. if (ret) {
  839. edac_printk(KERN_ERR, EDAC_DEVICE,
  840. "ECC: cannot init %s PORTB memory\n",
  841. ecc_name);
  842. goto out;
  843. }
  844. }
  845. /* Interrupt mode set to every SBERR */
  846. regmap_write(ecc_mgr_map, ALTR_A10_ECC_INTMODE_OFST,
  847. ALTR_A10_ECC_INTMODE);
  848. /* Enable ECC */
  849. ecc_set_bits(ecc_ctrl_en_mask, (ecc_block_base +
  850. ALTR_A10_ECC_CTRL_OFST));
  851. writel(ALTR_A10_ECC_SERRINTEN,
  852. (ecc_block_base + ALTR_A10_ECC_ERRINTENS_OFST));
  853. regmap_write(ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST, irq_mask);
  854. /* Ensure all writes complete */
  855. wmb();
  856. out:
  857. iounmap(ecc_block_base);
  858. return ret;
  859. }
  860. static int validate_parent_available(struct device_node *np);
  861. static const struct of_device_id altr_edac_a10_device_of_match[];
  862. static int __init __maybe_unused altr_init_a10_ecc_device_type(char *compat)
  863. {
  864. int irq;
  865. struct device_node *child, *np;
  866. np = of_find_compatible_node(NULL, NULL,
  867. "altr,socfpga-a10-ecc-manager");
  868. if (!np) {
  869. edac_printk(KERN_ERR, EDAC_DEVICE, "ECC Manager not found\n");
  870. return -ENODEV;
  871. }
  872. for_each_child_of_node(np, child) {
  873. const struct of_device_id *pdev_id;
  874. const struct edac_device_prv_data *prv;
  875. if (!of_device_is_available(child))
  876. continue;
  877. if (!of_device_is_compatible(child, compat))
  878. continue;
  879. if (validate_parent_available(child))
  880. continue;
  881. irq = a10_get_irq_mask(child);
  882. if (irq < 0)
  883. continue;
  884. /* Get matching node and check for valid result */
  885. pdev_id = of_match_node(altr_edac_a10_device_of_match, child);
  886. if (IS_ERR_OR_NULL(pdev_id))
  887. continue;
  888. /* Validate private data pointer before dereferencing */
  889. prv = pdev_id->data;
  890. if (!prv)
  891. continue;
  892. altr_init_a10_ecc_block(child, BIT(irq),
  893. prv->ecc_enable_mask, 0);
  894. }
  895. of_node_put(np);
  896. return 0;
  897. }
  898. /*********************** SDRAM EDAC Device Functions *********************/
  899. #ifdef CONFIG_EDAC_ALTERA_SDRAM
  900. /*
  901. * A legacy U-Boot bug only enabled memory mapped access to the ECC Enable
  902. * register if ECC is enabled. Linux checks the ECC Enable register to
  903. * determine ECC status.
  904. * Use an SMC call (which always works) to determine ECC enablement.
  905. */
  906. static int altr_s10_sdram_check_ecc_deps(struct altr_edac_device_dev *device)
  907. {
  908. const struct edac_device_prv_data *prv = device->data;
  909. unsigned long sdram_ecc_addr;
  910. struct arm_smccc_res result;
  911. struct device_node *np;
  912. phys_addr_t sdram_addr;
  913. u32 read_reg;
  914. int ret;
  915. np = of_find_compatible_node(NULL, NULL, "altr,sdr-ctl");
  916. if (!np)
  917. goto sdram_err;
  918. sdram_addr = of_translate_address(np, of_get_address(np, 0,
  919. NULL, NULL));
  920. of_node_put(np);
  921. sdram_ecc_addr = (unsigned long)sdram_addr + prv->ecc_en_ofst;
  922. arm_smccc_smc(INTEL_SIP_SMC_REG_READ, sdram_ecc_addr,
  923. 0, 0, 0, 0, 0, 0, &result);
  924. read_reg = (unsigned int)result.a1;
  925. ret = (int)result.a0;
  926. if (!ret && (read_reg & prv->ecc_enable_mask))
  927. return 0;
  928. sdram_err:
  929. edac_printk(KERN_ERR, EDAC_DEVICE,
  930. "%s: No ECC present or ECC disabled.\n",
  931. device->edac_dev_name);
  932. return -ENODEV;
  933. }
  934. static const struct edac_device_prv_data s10_sdramecc_data = {
  935. .setup = altr_s10_sdram_check_ecc_deps,
  936. .ce_clear_mask = ALTR_S10_ECC_SERRPENA,
  937. .ue_clear_mask = ALTR_S10_ECC_DERRPENA,
  938. .ecc_enable_mask = ALTR_S10_ECC_EN,
  939. .ecc_en_ofst = ALTR_S10_ECC_CTRL_SDRAM_OFST,
  940. .ce_set_mask = ALTR_S10_ECC_TSERRA,
  941. .ue_set_mask = ALTR_S10_ECC_TDERRA,
  942. .set_err_ofst = ALTR_S10_ECC_INTTEST_OFST,
  943. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  944. .inject_fops = &altr_edac_a10_device_inject_fops,
  945. };
  946. #endif /* CONFIG_EDAC_ALTERA_SDRAM */
  947. /*********************** OCRAM EDAC Device Functions *********************/
  948. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  949. static void *ocram_alloc_mem(size_t size, void **other)
  950. {
  951. struct device_node *np;
  952. struct gen_pool *gp;
  953. void *sram_addr;
  954. np = of_find_compatible_node(NULL, NULL, "altr,socfpga-ocram-ecc");
  955. if (!np)
  956. return NULL;
  957. gp = of_gen_pool_get(np, "iram", 0);
  958. of_node_put(np);
  959. if (!gp)
  960. return NULL;
  961. sram_addr = (void *)gen_pool_alloc(gp, size);
  962. if (!sram_addr)
  963. return NULL;
  964. memset(sram_addr, 0, size);
  965. /* Ensure data is written out */
  966. wmb();
  967. /* Remember this handle for freeing later */
  968. *other = gp;
  969. return sram_addr;
  970. }
  971. static void ocram_free_mem(void *p, size_t size, void *other)
  972. {
  973. gen_pool_free((struct gen_pool *)other, (unsigned long)p, size);
  974. }
  975. static const struct edac_device_prv_data ocramecc_data = {
  976. .setup = altr_check_ecc_deps,
  977. .ce_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_SERR),
  978. .ue_clear_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_DERR),
  979. .alloc_mem = ocram_alloc_mem,
  980. .free_mem = ocram_free_mem,
  981. .ecc_enable_mask = ALTR_OCR_ECC_EN,
  982. .ecc_en_ofst = ALTR_OCR_ECC_REG_OFFSET,
  983. .ce_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJS),
  984. .ue_set_mask = (ALTR_OCR_ECC_EN | ALTR_OCR_ECC_INJD),
  985. .set_err_ofst = ALTR_OCR_ECC_REG_OFFSET,
  986. .trig_alloc_sz = ALTR_TRIG_OCRAM_BYTE_SIZE,
  987. .inject_fops = &altr_edac_device_inject_fops,
  988. };
  989. static int __maybe_unused
  990. altr_check_ocram_deps_init(struct altr_edac_device_dev *device)
  991. {
  992. void __iomem *base = device->base;
  993. int ret;
  994. ret = altr_check_ecc_deps(device);
  995. if (ret)
  996. return ret;
  997. /* Verify OCRAM has been initialized */
  998. if (!ecc_test_bits(ALTR_A10_ECC_INITCOMPLETEA,
  999. (base + ALTR_A10_ECC_INITSTAT_OFST)))
  1000. return -ENODEV;
  1001. /* Enable IRQ on Single Bit Error */
  1002. writel(ALTR_A10_ECC_SERRINTEN, (base + ALTR_A10_ECC_ERRINTENS_OFST));
  1003. /* Ensure all writes complete */
  1004. wmb();
  1005. return 0;
  1006. }
  1007. static const struct edac_device_prv_data a10_ocramecc_data = {
  1008. .setup = altr_check_ocram_deps_init,
  1009. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1010. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1011. .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_OCRAM,
  1012. .ecc_enable_mask = ALTR_A10_OCRAM_ECC_EN_CTL,
  1013. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1014. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1015. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1016. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1017. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1018. .inject_fops = &altr_edac_a10_device_inject2_fops,
  1019. /*
  1020. * OCRAM panic on uncorrectable error because sleep/resume
  1021. * functions and FPGA contents are stored in OCRAM. Prefer
  1022. * a kernel panic over executing/loading corrupted data.
  1023. */
  1024. .panic = true,
  1025. };
  1026. #endif /* CONFIG_EDAC_ALTERA_OCRAM */
  1027. /********************* L2 Cache EDAC Device Functions ********************/
  1028. #ifdef CONFIG_EDAC_ALTERA_L2C
  1029. static void *l2_alloc_mem(size_t size, void **other)
  1030. {
  1031. struct device *dev = *other;
  1032. void *ptemp = devm_kzalloc(dev, size, GFP_KERNEL);
  1033. if (!ptemp)
  1034. return NULL;
  1035. /* Make sure everything is written out */
  1036. wmb();
  1037. /*
  1038. * Clean all cache levels up to LoC (includes L2)
  1039. * This ensures the corrupted data is written into
  1040. * L2 cache for readback test (which causes ECC error).
  1041. */
  1042. flush_cache_all();
  1043. return ptemp;
  1044. }
  1045. static void l2_free_mem(void *p, size_t size, void *other)
  1046. {
  1047. struct device *dev = other;
  1048. if (dev && p)
  1049. devm_kfree(dev, p);
  1050. }
  1051. /*
  1052. * altr_l2_check_deps()
  1053. * Test for L2 cache ECC dependencies upon entry because
  1054. * platform specific startup should have initialized the L2
  1055. * memory and enabled the ECC.
  1056. * Bail if ECC is not enabled.
  1057. * Note that L2 Cache Enable is forced at build time.
  1058. */
  1059. static int altr_l2_check_deps(struct altr_edac_device_dev *device)
  1060. {
  1061. void __iomem *base = device->base;
  1062. const struct edac_device_prv_data *prv = device->data;
  1063. if ((readl(base) & prv->ecc_enable_mask) ==
  1064. prv->ecc_enable_mask)
  1065. return 0;
  1066. edac_printk(KERN_ERR, EDAC_DEVICE,
  1067. "L2: No ECC present, or ECC disabled\n");
  1068. return -ENODEV;
  1069. }
  1070. static irqreturn_t altr_edac_a10_l2_irq(int irq, void *dev_id)
  1071. {
  1072. struct altr_edac_device_dev *dci = dev_id;
  1073. if (irq == dci->sb_irq) {
  1074. regmap_write(dci->edac->ecc_mgr_map,
  1075. A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
  1076. A10_SYSGMR_MPU_CLEAR_L2_ECC_SB);
  1077. edac_device_handle_ce(dci->edac_dev, 0, 0, dci->edac_dev_name);
  1078. return IRQ_HANDLED;
  1079. } else if (irq == dci->db_irq) {
  1080. regmap_write(dci->edac->ecc_mgr_map,
  1081. A10_SYSGMR_MPU_CLEAR_L2_ECC_OFST,
  1082. A10_SYSGMR_MPU_CLEAR_L2_ECC_MB);
  1083. edac_device_handle_ue(dci->edac_dev, 0, 0, dci->edac_dev_name);
  1084. panic("\nEDAC:ECC_DEVICE[Uncorrectable errors]\n");
  1085. return IRQ_HANDLED;
  1086. }
  1087. WARN_ON(1);
  1088. return IRQ_NONE;
  1089. }
  1090. static const struct edac_device_prv_data l2ecc_data = {
  1091. .setup = altr_l2_check_deps,
  1092. .ce_clear_mask = 0,
  1093. .ue_clear_mask = 0,
  1094. .alloc_mem = l2_alloc_mem,
  1095. .free_mem = l2_free_mem,
  1096. .ecc_enable_mask = ALTR_L2_ECC_EN,
  1097. .ce_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJS),
  1098. .ue_set_mask = (ALTR_L2_ECC_EN | ALTR_L2_ECC_INJD),
  1099. .set_err_ofst = ALTR_L2_ECC_REG_OFFSET,
  1100. .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
  1101. .inject_fops = &altr_edac_device_inject_fops,
  1102. };
  1103. static const struct edac_device_prv_data a10_l2ecc_data = {
  1104. .setup = altr_l2_check_deps,
  1105. .ce_clear_mask = ALTR_A10_L2_ECC_SERR_CLR,
  1106. .ue_clear_mask = ALTR_A10_L2_ECC_MERR_CLR,
  1107. .irq_status_mask = A10_SYSMGR_ECC_INTSTAT_L2,
  1108. .alloc_mem = l2_alloc_mem,
  1109. .free_mem = l2_free_mem,
  1110. .ecc_enable_mask = ALTR_A10_L2_ECC_EN_CTL,
  1111. .ce_set_mask = ALTR_A10_L2_ECC_CE_INJ_MASK,
  1112. .ue_set_mask = ALTR_A10_L2_ECC_UE_INJ_MASK,
  1113. .set_err_ofst = ALTR_A10_L2_ECC_INJ_OFST,
  1114. .ecc_irq_handler = altr_edac_a10_l2_irq,
  1115. .trig_alloc_sz = ALTR_TRIG_L2C_BYTE_SIZE,
  1116. .inject_fops = &altr_edac_device_inject_fops,
  1117. };
  1118. #endif /* CONFIG_EDAC_ALTERA_L2C */
  1119. /********************* Ethernet Device Functions ********************/
  1120. #ifdef CONFIG_EDAC_ALTERA_ETHERNET
  1121. static int __init socfpga_init_ethernet_ecc(struct altr_edac_device_dev *dev)
  1122. {
  1123. int ret;
  1124. ret = altr_init_a10_ecc_device_type("altr,socfpga-eth-mac-ecc");
  1125. if (ret)
  1126. return ret;
  1127. return altr_check_ecc_deps(dev);
  1128. }
  1129. static const struct edac_device_prv_data a10_enetecc_data = {
  1130. .setup = socfpga_init_ethernet_ecc,
  1131. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1132. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1133. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1134. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1135. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1136. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1137. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1138. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1139. .inject_fops = &altr_edac_a10_device_inject2_fops,
  1140. };
  1141. #endif /* CONFIG_EDAC_ALTERA_ETHERNET */
  1142. /********************** NAND Device Functions **********************/
  1143. #ifdef CONFIG_EDAC_ALTERA_NAND
  1144. static int __init socfpga_init_nand_ecc(struct altr_edac_device_dev *device)
  1145. {
  1146. int ret;
  1147. ret = altr_init_a10_ecc_device_type("altr,socfpga-nand-ecc");
  1148. if (ret)
  1149. return ret;
  1150. return altr_check_ecc_deps(device);
  1151. }
  1152. static const struct edac_device_prv_data a10_nandecc_data = {
  1153. .setup = socfpga_init_nand_ecc,
  1154. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1155. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1156. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1157. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1158. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1159. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1160. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1161. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1162. .inject_fops = &altr_edac_a10_device_inject_fops,
  1163. };
  1164. #endif /* CONFIG_EDAC_ALTERA_NAND */
  1165. /********************** DMA Device Functions **********************/
  1166. #ifdef CONFIG_EDAC_ALTERA_DMA
  1167. static int __init socfpga_init_dma_ecc(struct altr_edac_device_dev *device)
  1168. {
  1169. int ret;
  1170. ret = altr_init_a10_ecc_device_type("altr,socfpga-dma-ecc");
  1171. if (ret)
  1172. return ret;
  1173. return altr_check_ecc_deps(device);
  1174. }
  1175. static const struct edac_device_prv_data a10_dmaecc_data = {
  1176. .setup = socfpga_init_dma_ecc,
  1177. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1178. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1179. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1180. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1181. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1182. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1183. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1184. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1185. .inject_fops = &altr_edac_a10_device_inject_fops,
  1186. };
  1187. #endif /* CONFIG_EDAC_ALTERA_DMA */
  1188. /********************** USB Device Functions **********************/
  1189. #ifdef CONFIG_EDAC_ALTERA_USB
  1190. static int __init socfpga_init_usb_ecc(struct altr_edac_device_dev *device)
  1191. {
  1192. int ret;
  1193. ret = altr_init_a10_ecc_device_type("altr,socfpga-usb-ecc");
  1194. if (ret)
  1195. return ret;
  1196. return altr_check_ecc_deps(device);
  1197. }
  1198. static const struct edac_device_prv_data a10_usbecc_data = {
  1199. .setup = socfpga_init_usb_ecc,
  1200. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1201. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1202. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1203. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1204. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1205. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1206. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1207. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1208. .inject_fops = &altr_edac_a10_device_inject2_fops,
  1209. };
  1210. #endif /* CONFIG_EDAC_ALTERA_USB */
  1211. /********************** QSPI Device Functions **********************/
  1212. #ifdef CONFIG_EDAC_ALTERA_QSPI
  1213. static int __init socfpga_init_qspi_ecc(struct altr_edac_device_dev *device)
  1214. {
  1215. int ret;
  1216. ret = altr_init_a10_ecc_device_type("altr,socfpga-qspi-ecc");
  1217. if (ret)
  1218. return ret;
  1219. return altr_check_ecc_deps(device);
  1220. }
  1221. static const struct edac_device_prv_data a10_qspiecc_data = {
  1222. .setup = socfpga_init_qspi_ecc,
  1223. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1224. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1225. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1226. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1227. .ce_set_mask = ALTR_A10_ECC_TSERRA,
  1228. .ue_set_mask = ALTR_A10_ECC_TDERRA,
  1229. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1230. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1231. .inject_fops = &altr_edac_a10_device_inject_fops,
  1232. };
  1233. #endif /* CONFIG_EDAC_ALTERA_QSPI */
  1234. /********************* SDMMC Device Functions **********************/
  1235. #ifdef CONFIG_EDAC_ALTERA_SDMMC
  1236. static const struct edac_device_prv_data a10_sdmmceccb_data;
  1237. static int altr_portb_setup(struct altr_edac_device_dev *device)
  1238. {
  1239. struct edac_device_ctl_info *dci;
  1240. struct altr_edac_device_dev *altdev;
  1241. char *ecc_name = "sdmmcb-ecc";
  1242. int edac_idx, rc;
  1243. struct device_node *np;
  1244. const struct edac_device_prv_data *prv = &a10_sdmmceccb_data;
  1245. rc = altr_check_ecc_deps(device);
  1246. if (rc)
  1247. return rc;
  1248. np = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
  1249. if (!np) {
  1250. edac_printk(KERN_WARNING, EDAC_DEVICE, "SDMMC node not found\n");
  1251. return -ENODEV;
  1252. }
  1253. /* Create the PortB EDAC device */
  1254. edac_idx = edac_device_alloc_index();
  1255. dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name, 1,
  1256. ecc_name, 1, 0, edac_idx);
  1257. if (!dci) {
  1258. edac_printk(KERN_ERR, EDAC_DEVICE,
  1259. "%s: Unable to allocate PortB EDAC device\n",
  1260. ecc_name);
  1261. return -ENOMEM;
  1262. }
  1263. /* Initialize the PortB EDAC device structure from PortA structure */
  1264. altdev = dci->pvt_info;
  1265. *altdev = *device;
  1266. if (!devres_open_group(&altdev->ddev, altr_portb_setup, GFP_KERNEL))
  1267. return -ENOMEM;
  1268. /* Update PortB specific values */
  1269. altdev->edac_dev_name = ecc_name;
  1270. altdev->edac_idx = edac_idx;
  1271. altdev->edac_dev = dci;
  1272. altdev->data = prv;
  1273. dci->dev = &altdev->ddev;
  1274. dci->ctl_name = "Altera ECC Manager";
  1275. dci->mod_name = ecc_name;
  1276. dci->dev_name = ecc_name;
  1277. /*
  1278. * Update the PortB IRQs - A10 has 4, S10 has 2, Index accordingly
  1279. *
  1280. * FIXME: Instead of ifdefs with different architectures the driver
  1281. * should properly use compatibles.
  1282. */
  1283. #ifdef CONFIG_64BIT
  1284. altdev->sb_irq = irq_of_parse_and_map(np, 1);
  1285. #else
  1286. altdev->sb_irq = irq_of_parse_and_map(np, 2);
  1287. #endif
  1288. if (!altdev->sb_irq) {
  1289. edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB SBIRQ alloc\n");
  1290. rc = -ENODEV;
  1291. goto err_release_group_1;
  1292. }
  1293. rc = devm_request_irq(&altdev->ddev, altdev->sb_irq,
  1294. prv->ecc_irq_handler,
  1295. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1296. ecc_name, altdev);
  1297. if (rc) {
  1298. edac_printk(KERN_ERR, EDAC_DEVICE, "PortB SBERR IRQ error\n");
  1299. goto err_release_group_1;
  1300. }
  1301. #ifdef CONFIG_64BIT
  1302. /* Use IRQ to determine SError origin instead of assigning IRQ */
  1303. rc = of_property_read_u32_index(np, "interrupts", 1, &altdev->db_irq);
  1304. if (rc) {
  1305. edac_printk(KERN_ERR, EDAC_DEVICE,
  1306. "Error PortB DBIRQ alloc\n");
  1307. goto err_release_group_1;
  1308. }
  1309. #else
  1310. altdev->db_irq = irq_of_parse_and_map(np, 3);
  1311. if (!altdev->db_irq) {
  1312. edac_printk(KERN_ERR, EDAC_DEVICE, "Error PortB DBIRQ alloc\n");
  1313. rc = -ENODEV;
  1314. goto err_release_group_1;
  1315. }
  1316. rc = devm_request_irq(&altdev->ddev, altdev->db_irq,
  1317. prv->ecc_irq_handler,
  1318. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1319. ecc_name, altdev);
  1320. if (rc) {
  1321. edac_printk(KERN_ERR, EDAC_DEVICE, "PortB DBERR IRQ error\n");
  1322. goto err_release_group_1;
  1323. }
  1324. #endif
  1325. rc = edac_device_add_device(dci);
  1326. if (rc) {
  1327. edac_printk(KERN_ERR, EDAC_DEVICE,
  1328. "edac_device_add_device portB failed\n");
  1329. rc = -ENOMEM;
  1330. goto err_release_group_1;
  1331. }
  1332. altr_create_edacdev_dbgfs(dci, prv);
  1333. list_add(&altdev->next, &altdev->edac->a10_ecc_devices);
  1334. devres_remove_group(&altdev->ddev, altr_portb_setup);
  1335. return 0;
  1336. err_release_group_1:
  1337. edac_device_free_ctl_info(dci);
  1338. devres_release_group(&altdev->ddev, altr_portb_setup);
  1339. edac_printk(KERN_ERR, EDAC_DEVICE,
  1340. "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
  1341. return rc;
  1342. }
  1343. static int __init socfpga_init_sdmmc_ecc(struct altr_edac_device_dev *device)
  1344. {
  1345. int rc = -ENODEV;
  1346. struct device_node *child;
  1347. child = of_find_compatible_node(NULL, NULL, "altr,socfpga-sdmmc-ecc");
  1348. if (!child)
  1349. return -ENODEV;
  1350. if (!of_device_is_available(child))
  1351. goto exit;
  1352. if (validate_parent_available(child))
  1353. goto exit;
  1354. /* Init portB */
  1355. rc = altr_init_a10_ecc_block(child, ALTR_A10_SDMMC_IRQ_MASK,
  1356. a10_sdmmceccb_data.ecc_enable_mask, 1);
  1357. if (rc)
  1358. goto exit;
  1359. /* Setup portB */
  1360. return altr_portb_setup(device);
  1361. exit:
  1362. of_node_put(child);
  1363. return rc;
  1364. }
  1365. static irqreturn_t altr_edac_a10_ecc_irq_portb(int irq, void *dev_id)
  1366. {
  1367. struct altr_edac_device_dev *ad = dev_id;
  1368. void __iomem *base = ad->base;
  1369. const struct edac_device_prv_data *priv = ad->data;
  1370. if (irq == ad->sb_irq) {
  1371. writel(priv->ce_clear_mask,
  1372. base + ALTR_A10_ECC_INTSTAT_OFST);
  1373. edac_device_handle_ce(ad->edac_dev, 0, 0, ad->edac_dev_name);
  1374. return IRQ_HANDLED;
  1375. } else if (irq == ad->db_irq) {
  1376. writel(priv->ue_clear_mask,
  1377. base + ALTR_A10_ECC_INTSTAT_OFST);
  1378. edac_device_handle_ue(ad->edac_dev, 0, 0, ad->edac_dev_name);
  1379. return IRQ_HANDLED;
  1380. }
  1381. WARN_ONCE(1, "Unhandled IRQ%d on Port B.", irq);
  1382. return IRQ_NONE;
  1383. }
  1384. static const struct edac_device_prv_data a10_sdmmcecca_data = {
  1385. .setup = socfpga_init_sdmmc_ecc,
  1386. .ce_clear_mask = ALTR_A10_ECC_SERRPENA,
  1387. .ue_clear_mask = ALTR_A10_ECC_DERRPENA,
  1388. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1389. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1390. .ce_set_mask = ALTR_A10_ECC_SERRPENA,
  1391. .ue_set_mask = ALTR_A10_ECC_DERRPENA,
  1392. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1393. .ecc_irq_handler = altr_edac_a10_ecc_irq,
  1394. .inject_fops = &altr_edac_a10_device_inject_fops,
  1395. };
  1396. static const struct edac_device_prv_data a10_sdmmceccb_data = {
  1397. .setup = socfpga_init_sdmmc_ecc,
  1398. .ce_clear_mask = ALTR_A10_ECC_SERRPENB,
  1399. .ue_clear_mask = ALTR_A10_ECC_DERRPENB,
  1400. .ecc_enable_mask = ALTR_A10_COMMON_ECC_EN_CTL,
  1401. .ecc_en_ofst = ALTR_A10_ECC_CTRL_OFST,
  1402. .ce_set_mask = ALTR_A10_ECC_TSERRB,
  1403. .ue_set_mask = ALTR_A10_ECC_TDERRB,
  1404. .set_err_ofst = ALTR_A10_ECC_INTTEST_OFST,
  1405. .ecc_irq_handler = altr_edac_a10_ecc_irq_portb,
  1406. .inject_fops = &altr_edac_a10_device_inject_fops,
  1407. };
  1408. #endif /* CONFIG_EDAC_ALTERA_SDMMC */
  1409. /********************* Arria10 EDAC Device Functions *************************/
  1410. static const struct of_device_id altr_edac_a10_device_of_match[] = {
  1411. #ifdef CONFIG_EDAC_ALTERA_L2C
  1412. { .compatible = "altr,socfpga-a10-l2-ecc", .data = &a10_l2ecc_data },
  1413. #endif
  1414. #ifdef CONFIG_EDAC_ALTERA_OCRAM
  1415. { .compatible = "altr,socfpga-a10-ocram-ecc",
  1416. .data = &a10_ocramecc_data },
  1417. #endif
  1418. #ifdef CONFIG_EDAC_ALTERA_ETHERNET
  1419. { .compatible = "altr,socfpga-eth-mac-ecc",
  1420. .data = &a10_enetecc_data },
  1421. #endif
  1422. #ifdef CONFIG_EDAC_ALTERA_NAND
  1423. { .compatible = "altr,socfpga-nand-ecc", .data = &a10_nandecc_data },
  1424. #endif
  1425. #ifdef CONFIG_EDAC_ALTERA_DMA
  1426. { .compatible = "altr,socfpga-dma-ecc", .data = &a10_dmaecc_data },
  1427. #endif
  1428. #ifdef CONFIG_EDAC_ALTERA_USB
  1429. { .compatible = "altr,socfpga-usb-ecc", .data = &a10_usbecc_data },
  1430. #endif
  1431. #ifdef CONFIG_EDAC_ALTERA_QSPI
  1432. { .compatible = "altr,socfpga-qspi-ecc", .data = &a10_qspiecc_data },
  1433. #endif
  1434. #ifdef CONFIG_EDAC_ALTERA_SDMMC
  1435. { .compatible = "altr,socfpga-sdmmc-ecc", .data = &a10_sdmmcecca_data },
  1436. #endif
  1437. #ifdef CONFIG_EDAC_ALTERA_SDRAM
  1438. { .compatible = "altr,sdram-edac-s10", .data = &s10_sdramecc_data },
  1439. #endif
  1440. {},
  1441. };
  1442. MODULE_DEVICE_TABLE(of, altr_edac_a10_device_of_match);
  1443. /*
  1444. * The Arria10 EDAC Device Functions differ from the Cyclone5/Arria5
  1445. * because 2 IRQs are shared among the all ECC peripherals. The ECC
  1446. * manager manages the IRQs and the children.
  1447. * Based on xgene_edac.c peripheral code.
  1448. */
  1449. static ssize_t __maybe_unused
  1450. altr_edac_a10_device_trig(struct file *file, const char __user *user_buf,
  1451. size_t count, loff_t *ppos)
  1452. {
  1453. struct edac_device_ctl_info *edac_dci = file->private_data;
  1454. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  1455. const struct edac_device_prv_data *priv = drvdata->data;
  1456. void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
  1457. unsigned long flags;
  1458. u8 trig_type;
  1459. if (!user_buf || get_user(trig_type, user_buf))
  1460. return -EFAULT;
  1461. local_irq_save(flags);
  1462. if (trig_type == ALTR_UE_TRIGGER_CHAR)
  1463. writel(priv->ue_set_mask, set_addr);
  1464. else
  1465. writel(priv->ce_set_mask, set_addr);
  1466. /* Ensure the interrupt test bits are set */
  1467. wmb();
  1468. local_irq_restore(flags);
  1469. return count;
  1470. }
  1471. /*
  1472. * The Stratix10 EDAC Error Injection Functions differ from Arria10
  1473. * slightly. A few Arria10 peripherals can use this injection function.
  1474. * Inject the error into the memory and then readback to trigger the IRQ.
  1475. */
  1476. static ssize_t __maybe_unused
  1477. altr_edac_a10_device_trig2(struct file *file, const char __user *user_buf,
  1478. size_t count, loff_t *ppos)
  1479. {
  1480. struct edac_device_ctl_info *edac_dci = file->private_data;
  1481. struct altr_edac_device_dev *drvdata = edac_dci->pvt_info;
  1482. const struct edac_device_prv_data *priv = drvdata->data;
  1483. void __iomem *set_addr = (drvdata->base + priv->set_err_ofst);
  1484. unsigned long flags;
  1485. u8 trig_type;
  1486. if (!user_buf || get_user(trig_type, user_buf))
  1487. return -EFAULT;
  1488. local_irq_save(flags);
  1489. if (trig_type == ALTR_UE_TRIGGER_CHAR) {
  1490. writel(priv->ue_set_mask, set_addr);
  1491. } else {
  1492. /* Setup read/write of 4 bytes */
  1493. writel(ECC_WORD_WRITE, drvdata->base + ECC_BLK_DBYTECTRL_OFST);
  1494. /* Setup Address to 0 */
  1495. writel(0, drvdata->base + ECC_BLK_ADDRESS_OFST);
  1496. /* Setup accctrl to read & ecc & data override */
  1497. writel(ECC_READ_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
  1498. /* Kick it. */
  1499. writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
  1500. /* Setup write for single bit change */
  1501. writel(readl(drvdata->base + ECC_BLK_RDATA0_OFST) ^ 0x1,
  1502. drvdata->base + ECC_BLK_WDATA0_OFST);
  1503. writel(readl(drvdata->base + ECC_BLK_RDATA1_OFST),
  1504. drvdata->base + ECC_BLK_WDATA1_OFST);
  1505. writel(readl(drvdata->base + ECC_BLK_RDATA2_OFST),
  1506. drvdata->base + ECC_BLK_WDATA2_OFST);
  1507. writel(readl(drvdata->base + ECC_BLK_RDATA3_OFST),
  1508. drvdata->base + ECC_BLK_WDATA3_OFST);
  1509. /* Copy Read ECC to Write ECC */
  1510. writel(readl(drvdata->base + ECC_BLK_RECC0_OFST),
  1511. drvdata->base + ECC_BLK_WECC0_OFST);
  1512. writel(readl(drvdata->base + ECC_BLK_RECC1_OFST),
  1513. drvdata->base + ECC_BLK_WECC1_OFST);
  1514. /* Setup accctrl to write & ecc override & data override */
  1515. writel(ECC_WRITE_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
  1516. /* Kick it. */
  1517. writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
  1518. /* Setup accctrl to read & ecc overwrite & data overwrite */
  1519. writel(ECC_READ_EDOVR, drvdata->base + ECC_BLK_ACCCTRL_OFST);
  1520. /* Kick it. */
  1521. writel(ECC_XACT_KICK, drvdata->base + ECC_BLK_STARTACC_OFST);
  1522. }
  1523. /* Ensure the interrupt test bits are set */
  1524. wmb();
  1525. local_irq_restore(flags);
  1526. return count;
  1527. }
  1528. static void altr_edac_a10_irq_handler(struct irq_desc *desc)
  1529. {
  1530. int dberr, bit, sm_offset, irq_status;
  1531. struct altr_arria10_edac *edac = irq_desc_get_handler_data(desc);
  1532. struct irq_chip *chip = irq_desc_get_chip(desc);
  1533. int irq = irq_desc_get_irq(desc);
  1534. unsigned long bits;
  1535. dberr = (irq == edac->db_irq) ? 1 : 0;
  1536. sm_offset = dberr ? A10_SYSMGR_ECC_INTSTAT_DERR_OFST :
  1537. A10_SYSMGR_ECC_INTSTAT_SERR_OFST;
  1538. chained_irq_enter(chip, desc);
  1539. regmap_read(edac->ecc_mgr_map, sm_offset, &irq_status);
  1540. bits = irq_status;
  1541. for_each_set_bit(bit, &bits, 32)
  1542. generic_handle_domain_irq(edac->domain, dberr * 32 + bit);
  1543. chained_irq_exit(chip, desc);
  1544. }
  1545. static int validate_parent_available(struct device_node *np)
  1546. {
  1547. struct device_node *parent;
  1548. int ret = 0;
  1549. /* SDRAM must be present for Linux (implied parent) */
  1550. if (of_device_is_compatible(np, "altr,sdram-edac-s10"))
  1551. return 0;
  1552. /* Ensure parent device is enabled if parent node exists */
  1553. parent = of_parse_phandle(np, "altr,ecc-parent", 0);
  1554. if (parent && !of_device_is_available(parent))
  1555. ret = -ENODEV;
  1556. of_node_put(parent);
  1557. return ret;
  1558. }
  1559. static int get_s10_sdram_edac_resource(struct device_node *np,
  1560. struct resource *res)
  1561. {
  1562. struct device_node *parent;
  1563. int ret;
  1564. parent = of_parse_phandle(np, "altr,sdr-syscon", 0);
  1565. if (!parent)
  1566. return -ENODEV;
  1567. ret = of_address_to_resource(parent, 0, res);
  1568. of_node_put(parent);
  1569. return ret;
  1570. }
  1571. static int altr_edac_a10_device_add(struct altr_arria10_edac *edac,
  1572. struct device_node *np)
  1573. {
  1574. struct edac_device_ctl_info *dci;
  1575. struct altr_edac_device_dev *altdev;
  1576. char *ecc_name = (char *)np->name;
  1577. struct resource res;
  1578. int edac_idx;
  1579. int rc = 0;
  1580. const struct edac_device_prv_data *prv;
  1581. /* Get matching node and check for valid result */
  1582. const struct of_device_id *pdev_id =
  1583. of_match_node(altr_edac_a10_device_of_match, np);
  1584. if (IS_ERR_OR_NULL(pdev_id))
  1585. return -ENODEV;
  1586. /* Get driver specific data for this EDAC device */
  1587. prv = pdev_id->data;
  1588. if (IS_ERR_OR_NULL(prv))
  1589. return -ENODEV;
  1590. if (validate_parent_available(np))
  1591. return -ENODEV;
  1592. if (!devres_open_group(edac->dev, altr_edac_a10_device_add, GFP_KERNEL))
  1593. return -ENOMEM;
  1594. if (of_device_is_compatible(np, "altr,sdram-edac-s10"))
  1595. rc = get_s10_sdram_edac_resource(np, &res);
  1596. else
  1597. rc = of_address_to_resource(np, 0, &res);
  1598. if (rc < 0) {
  1599. edac_printk(KERN_ERR, EDAC_DEVICE,
  1600. "%s: no resource address\n", ecc_name);
  1601. goto err_release_group;
  1602. }
  1603. edac_idx = edac_device_alloc_index();
  1604. dci = edac_device_alloc_ctl_info(sizeof(*altdev), ecc_name,
  1605. 1, ecc_name, 1, 0, edac_idx);
  1606. if (!dci) {
  1607. edac_printk(KERN_ERR, EDAC_DEVICE,
  1608. "%s: Unable to allocate EDAC device\n", ecc_name);
  1609. rc = -ENOMEM;
  1610. goto err_release_group;
  1611. }
  1612. altdev = dci->pvt_info;
  1613. dci->dev = edac->dev;
  1614. altdev->edac_dev_name = ecc_name;
  1615. altdev->edac_idx = edac_idx;
  1616. altdev->edac = edac;
  1617. altdev->edac_dev = dci;
  1618. altdev->data = prv;
  1619. altdev->ddev = *edac->dev;
  1620. dci->dev = &altdev->ddev;
  1621. dci->ctl_name = "Altera ECC Manager";
  1622. dci->mod_name = ecc_name;
  1623. dci->dev_name = ecc_name;
  1624. altdev->base = devm_ioremap_resource(edac->dev, &res);
  1625. if (IS_ERR(altdev->base)) {
  1626. rc = PTR_ERR(altdev->base);
  1627. goto err_release_group1;
  1628. }
  1629. /* Check specific dependencies for the module */
  1630. if (altdev->data->setup) {
  1631. rc = altdev->data->setup(altdev);
  1632. if (rc)
  1633. goto err_release_group1;
  1634. }
  1635. altdev->sb_irq = irq_of_parse_and_map(np, 0);
  1636. if (!altdev->sb_irq) {
  1637. edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating SBIRQ\n");
  1638. rc = -ENODEV;
  1639. goto err_release_group1;
  1640. }
  1641. rc = devm_request_irq(edac->dev, altdev->sb_irq, prv->ecc_irq_handler,
  1642. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1643. ecc_name, altdev);
  1644. if (rc) {
  1645. edac_printk(KERN_ERR, EDAC_DEVICE, "No SBERR IRQ resource\n");
  1646. goto err_release_group1;
  1647. }
  1648. #ifdef CONFIG_64BIT
  1649. /* Use IRQ to determine SError origin instead of assigning IRQ */
  1650. rc = of_property_read_u32_index(np, "interrupts", 0, &altdev->db_irq);
  1651. if (rc) {
  1652. edac_printk(KERN_ERR, EDAC_DEVICE,
  1653. "Unable to parse DB IRQ index\n");
  1654. goto err_release_group1;
  1655. }
  1656. #else
  1657. altdev->db_irq = irq_of_parse_and_map(np, 1);
  1658. if (!altdev->db_irq) {
  1659. edac_printk(KERN_ERR, EDAC_DEVICE, "Error allocating DBIRQ\n");
  1660. rc = -ENODEV;
  1661. goto err_release_group1;
  1662. }
  1663. rc = devm_request_irq(edac->dev, altdev->db_irq, prv->ecc_irq_handler,
  1664. IRQF_ONESHOT | IRQF_TRIGGER_HIGH,
  1665. ecc_name, altdev);
  1666. if (rc) {
  1667. edac_printk(KERN_ERR, EDAC_DEVICE, "No DBERR IRQ resource\n");
  1668. goto err_release_group1;
  1669. }
  1670. #endif
  1671. rc = edac_device_add_device(dci);
  1672. if (rc) {
  1673. dev_err(edac->dev, "edac_device_add_device failed\n");
  1674. rc = -ENOMEM;
  1675. goto err_release_group1;
  1676. }
  1677. altr_create_edacdev_dbgfs(dci, prv);
  1678. list_add(&altdev->next, &edac->a10_ecc_devices);
  1679. devres_remove_group(edac->dev, altr_edac_a10_device_add);
  1680. return 0;
  1681. err_release_group1:
  1682. edac_device_free_ctl_info(dci);
  1683. err_release_group:
  1684. devres_release_group(edac->dev, NULL);
  1685. edac_printk(KERN_ERR, EDAC_DEVICE,
  1686. "%s:Error setting up EDAC device: %d\n", ecc_name, rc);
  1687. return rc;
  1688. }
  1689. static void a10_eccmgr_irq_mask(struct irq_data *d)
  1690. {
  1691. struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
  1692. regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_SET_OFST,
  1693. BIT(d->hwirq));
  1694. }
  1695. static void a10_eccmgr_irq_unmask(struct irq_data *d)
  1696. {
  1697. struct altr_arria10_edac *edac = irq_data_get_irq_chip_data(d);
  1698. regmap_write(edac->ecc_mgr_map, A10_SYSMGR_ECC_INTMASK_CLR_OFST,
  1699. BIT(d->hwirq));
  1700. }
  1701. static int a10_eccmgr_irqdomain_map(struct irq_domain *d, unsigned int irq,
  1702. irq_hw_number_t hwirq)
  1703. {
  1704. struct altr_arria10_edac *edac = d->host_data;
  1705. irq_set_chip_and_handler(irq, &edac->irq_chip, handle_simple_irq);
  1706. irq_set_chip_data(irq, edac);
  1707. irq_set_noprobe(irq);
  1708. return 0;
  1709. }
  1710. static const struct irq_domain_ops a10_eccmgr_ic_ops = {
  1711. .map = a10_eccmgr_irqdomain_map,
  1712. .xlate = irq_domain_xlate_twocell,
  1713. };
  1714. /************** Stratix 10 EDAC Double Bit Error Handler ************/
  1715. #define to_a10edac(p, m) container_of(p, struct altr_arria10_edac, m)
  1716. #ifdef CONFIG_64BIT
  1717. /* panic routine issues reboot on non-zero panic_timeout */
  1718. extern int panic_timeout;
  1719. /*
  1720. * The double bit error is handled through SError which is fatal. This is
  1721. * called as a panic notifier to printout ECC error info as part of the panic.
  1722. */
  1723. static int s10_edac_dberr_handler(struct notifier_block *this,
  1724. unsigned long event, void *ptr)
  1725. {
  1726. struct altr_arria10_edac *edac = to_a10edac(this, panic_notifier);
  1727. int err_addr, dberror;
  1728. regmap_read(edac->ecc_mgr_map, S10_SYSMGR_ECC_INTSTAT_DERR_OFST,
  1729. &dberror);
  1730. regmap_write(edac->ecc_mgr_map, S10_SYSMGR_UE_VAL_OFST, dberror);
  1731. if (dberror & S10_DBE_IRQ_MASK) {
  1732. struct list_head *position;
  1733. struct altr_edac_device_dev *ed;
  1734. struct arm_smccc_res result;
  1735. /* Find the matching DBE in the list of devices */
  1736. list_for_each(position, &edac->a10_ecc_devices) {
  1737. ed = list_entry(position, struct altr_edac_device_dev,
  1738. next);
  1739. if (!(BIT(ed->db_irq) & dberror))
  1740. continue;
  1741. writel(ALTR_A10_ECC_DERRPENA,
  1742. ed->base + ALTR_A10_ECC_INTSTAT_OFST);
  1743. err_addr = readl(ed->base + ALTR_S10_DERR_ADDRA_OFST);
  1744. regmap_write(edac->ecc_mgr_map,
  1745. S10_SYSMGR_UE_ADDR_OFST, err_addr);
  1746. edac_printk(KERN_ERR, EDAC_DEVICE,
  1747. "EDAC: [Fatal DBE on %s @ 0x%08X]\n",
  1748. ed->edac_dev_name, err_addr);
  1749. break;
  1750. }
  1751. /* Notify the System through SMC. Reboot delay = 1 second */
  1752. panic_timeout = 1;
  1753. arm_smccc_smc(INTEL_SIP_SMC_ECC_DBE, dberror, 0, 0, 0, 0,
  1754. 0, 0, &result);
  1755. }
  1756. return NOTIFY_DONE;
  1757. }
  1758. #endif
  1759. /****************** Arria 10 EDAC Probe Function *********************/
  1760. static int altr_edac_a10_probe(struct platform_device *pdev)
  1761. {
  1762. struct altr_arria10_edac *edac;
  1763. struct device_node *child;
  1764. edac = devm_kzalloc(&pdev->dev, sizeof(*edac), GFP_KERNEL);
  1765. if (!edac)
  1766. return -ENOMEM;
  1767. edac->dev = &pdev->dev;
  1768. platform_set_drvdata(pdev, edac);
  1769. INIT_LIST_HEAD(&edac->a10_ecc_devices);
  1770. edac->ecc_mgr_map =
  1771. altr_sysmgr_regmap_lookup_by_phandle(pdev->dev.of_node,
  1772. "altr,sysmgr-syscon");
  1773. if (IS_ERR(edac->ecc_mgr_map)) {
  1774. edac_printk(KERN_ERR, EDAC_DEVICE,
  1775. "Unable to get syscon altr,sysmgr-syscon\n");
  1776. return PTR_ERR(edac->ecc_mgr_map);
  1777. }
  1778. edac->irq_chip.name = pdev->dev.of_node->name;
  1779. edac->irq_chip.irq_mask = a10_eccmgr_irq_mask;
  1780. edac->irq_chip.irq_unmask = a10_eccmgr_irq_unmask;
  1781. edac->domain = irq_domain_add_linear(pdev->dev.of_node, 64,
  1782. &a10_eccmgr_ic_ops, edac);
  1783. if (!edac->domain) {
  1784. dev_err(&pdev->dev, "Error adding IRQ domain\n");
  1785. return -ENOMEM;
  1786. }
  1787. edac->sb_irq = platform_get_irq(pdev, 0);
  1788. if (edac->sb_irq < 0)
  1789. return edac->sb_irq;
  1790. irq_set_chained_handler_and_data(edac->sb_irq,
  1791. altr_edac_a10_irq_handler,
  1792. edac);
  1793. #ifdef CONFIG_64BIT
  1794. {
  1795. int dberror, err_addr;
  1796. edac->panic_notifier.notifier_call = s10_edac_dberr_handler;
  1797. atomic_notifier_chain_register(&panic_notifier_list,
  1798. &edac->panic_notifier);
  1799. /* Printout a message if uncorrectable error previously. */
  1800. regmap_read(edac->ecc_mgr_map, S10_SYSMGR_UE_VAL_OFST,
  1801. &dberror);
  1802. if (dberror) {
  1803. regmap_read(edac->ecc_mgr_map, S10_SYSMGR_UE_ADDR_OFST,
  1804. &err_addr);
  1805. edac_printk(KERN_ERR, EDAC_DEVICE,
  1806. "Previous Boot UE detected[0x%X] @ 0x%X\n",
  1807. dberror, err_addr);
  1808. /* Reset the sticky registers */
  1809. regmap_write(edac->ecc_mgr_map,
  1810. S10_SYSMGR_UE_VAL_OFST, 0);
  1811. regmap_write(edac->ecc_mgr_map,
  1812. S10_SYSMGR_UE_ADDR_OFST, 0);
  1813. }
  1814. }
  1815. #else
  1816. edac->db_irq = platform_get_irq(pdev, 1);
  1817. if (edac->db_irq < 0)
  1818. return edac->db_irq;
  1819. irq_set_chained_handler_and_data(edac->db_irq,
  1820. altr_edac_a10_irq_handler, edac);
  1821. #endif
  1822. for_each_child_of_node(pdev->dev.of_node, child) {
  1823. if (!of_device_is_available(child))
  1824. continue;
  1825. if (of_match_node(altr_edac_a10_device_of_match, child))
  1826. altr_edac_a10_device_add(edac, child);
  1827. #ifdef CONFIG_EDAC_ALTERA_SDRAM
  1828. else if (of_device_is_compatible(child, "altr,sdram-edac-a10"))
  1829. of_platform_populate(pdev->dev.of_node,
  1830. altr_sdram_ctrl_of_match,
  1831. NULL, &pdev->dev);
  1832. #endif
  1833. }
  1834. return 0;
  1835. }
  1836. static const struct of_device_id altr_edac_a10_of_match[] = {
  1837. { .compatible = "altr,socfpga-a10-ecc-manager" },
  1838. { .compatible = "altr,socfpga-s10-ecc-manager" },
  1839. {},
  1840. };
  1841. MODULE_DEVICE_TABLE(of, altr_edac_a10_of_match);
  1842. static struct platform_driver altr_edac_a10_driver = {
  1843. .probe = altr_edac_a10_probe,
  1844. .driver = {
  1845. .name = "socfpga_a10_ecc_manager",
  1846. .of_match_table = altr_edac_a10_of_match,
  1847. },
  1848. };
  1849. module_platform_driver(altr_edac_a10_driver);
  1850. MODULE_AUTHOR("Thor Thayer");
  1851. MODULE_DESCRIPTION("EDAC Driver for Altera Memories");