highbank_mc_edac.c 6.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright 2011-2012 Calxeda, Inc.
  4. */
  5. #include <linux/types.h>
  6. #include <linux/kernel.h>
  7. #include <linux/ctype.h>
  8. #include <linux/edac.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/platform_device.h>
  13. #include <linux/uaccess.h>
  14. #include "edac_module.h"
  15. /* DDR Ctrlr Error Registers */
  16. #define HB_DDR_ECC_ERR_BASE 0x128
  17. #define MW_DDR_ECC_ERR_BASE 0x1b4
  18. #define HB_DDR_ECC_OPT 0x00
  19. #define HB_DDR_ECC_U_ERR_ADDR 0x08
  20. #define HB_DDR_ECC_U_ERR_STAT 0x0c
  21. #define HB_DDR_ECC_U_ERR_DATAL 0x10
  22. #define HB_DDR_ECC_U_ERR_DATAH 0x14
  23. #define HB_DDR_ECC_C_ERR_ADDR 0x18
  24. #define HB_DDR_ECC_C_ERR_STAT 0x1c
  25. #define HB_DDR_ECC_C_ERR_DATAL 0x20
  26. #define HB_DDR_ECC_C_ERR_DATAH 0x24
  27. #define HB_DDR_ECC_OPT_MODE_MASK 0x3
  28. #define HB_DDR_ECC_OPT_FWC 0x100
  29. #define HB_DDR_ECC_OPT_XOR_SHIFT 16
  30. /* DDR Ctrlr Interrupt Registers */
  31. #define HB_DDR_ECC_INT_BASE 0x180
  32. #define MW_DDR_ECC_INT_BASE 0x218
  33. #define HB_DDR_ECC_INT_STATUS 0x00
  34. #define HB_DDR_ECC_INT_ACK 0x04
  35. #define HB_DDR_ECC_INT_STAT_CE 0x8
  36. #define HB_DDR_ECC_INT_STAT_DOUBLE_CE 0x10
  37. #define HB_DDR_ECC_INT_STAT_UE 0x20
  38. #define HB_DDR_ECC_INT_STAT_DOUBLE_UE 0x40
  39. struct hb_mc_drvdata {
  40. void __iomem *mc_err_base;
  41. void __iomem *mc_int_base;
  42. };
  43. static irqreturn_t highbank_mc_err_handler(int irq, void *dev_id)
  44. {
  45. struct mem_ctl_info *mci = dev_id;
  46. struct hb_mc_drvdata *drvdata = mci->pvt_info;
  47. u32 status, err_addr;
  48. /* Read the interrupt status register */
  49. status = readl(drvdata->mc_int_base + HB_DDR_ECC_INT_STATUS);
  50. if (status & HB_DDR_ECC_INT_STAT_UE) {
  51. err_addr = readl(drvdata->mc_err_base + HB_DDR_ECC_U_ERR_ADDR);
  52. edac_mc_handle_error(HW_EVENT_ERR_UNCORRECTED, mci, 1,
  53. err_addr >> PAGE_SHIFT,
  54. err_addr & ~PAGE_MASK, 0,
  55. 0, 0, -1,
  56. mci->ctl_name, "");
  57. }
  58. if (status & HB_DDR_ECC_INT_STAT_CE) {
  59. u32 syndrome = readl(drvdata->mc_err_base + HB_DDR_ECC_C_ERR_STAT);
  60. syndrome = (syndrome >> 8) & 0xff;
  61. err_addr = readl(drvdata->mc_err_base + HB_DDR_ECC_C_ERR_ADDR);
  62. edac_mc_handle_error(HW_EVENT_ERR_CORRECTED, mci, 1,
  63. err_addr >> PAGE_SHIFT,
  64. err_addr & ~PAGE_MASK, syndrome,
  65. 0, 0, -1,
  66. mci->ctl_name, "");
  67. }
  68. /* clear the error, clears the interrupt */
  69. writel(status, drvdata->mc_int_base + HB_DDR_ECC_INT_ACK);
  70. return IRQ_HANDLED;
  71. }
  72. static void highbank_mc_err_inject(struct mem_ctl_info *mci, u8 synd)
  73. {
  74. struct hb_mc_drvdata *pdata = mci->pvt_info;
  75. u32 reg;
  76. reg = readl(pdata->mc_err_base + HB_DDR_ECC_OPT);
  77. reg &= HB_DDR_ECC_OPT_MODE_MASK;
  78. reg |= (synd << HB_DDR_ECC_OPT_XOR_SHIFT) | HB_DDR_ECC_OPT_FWC;
  79. writel(reg, pdata->mc_err_base + HB_DDR_ECC_OPT);
  80. }
  81. #define to_mci(k) container_of(k, struct mem_ctl_info, dev)
  82. static ssize_t highbank_mc_inject_ctrl(struct device *dev,
  83. struct device_attribute *attr, const char *buf, size_t count)
  84. {
  85. struct mem_ctl_info *mci = to_mci(dev);
  86. u8 synd;
  87. if (kstrtou8(buf, 16, &synd))
  88. return -EINVAL;
  89. highbank_mc_err_inject(mci, synd);
  90. return count;
  91. }
  92. static DEVICE_ATTR(inject_ctrl, S_IWUSR, NULL, highbank_mc_inject_ctrl);
  93. static struct attribute *highbank_dev_attrs[] = {
  94. &dev_attr_inject_ctrl.attr,
  95. NULL
  96. };
  97. ATTRIBUTE_GROUPS(highbank_dev);
  98. struct hb_mc_settings {
  99. int err_offset;
  100. int int_offset;
  101. };
  102. static struct hb_mc_settings hb_settings = {
  103. .err_offset = HB_DDR_ECC_ERR_BASE,
  104. .int_offset = HB_DDR_ECC_INT_BASE,
  105. };
  106. static struct hb_mc_settings mw_settings = {
  107. .err_offset = MW_DDR_ECC_ERR_BASE,
  108. .int_offset = MW_DDR_ECC_INT_BASE,
  109. };
  110. static const struct of_device_id hb_ddr_ctrl_of_match[] = {
  111. { .compatible = "calxeda,hb-ddr-ctrl", .data = &hb_settings },
  112. { .compatible = "calxeda,ecx-2000-ddr-ctrl", .data = &mw_settings },
  113. {},
  114. };
  115. MODULE_DEVICE_TABLE(of, hb_ddr_ctrl_of_match);
  116. static int highbank_mc_probe(struct platform_device *pdev)
  117. {
  118. const struct of_device_id *id;
  119. const struct hb_mc_settings *settings;
  120. struct edac_mc_layer layers[2];
  121. struct mem_ctl_info *mci;
  122. struct hb_mc_drvdata *drvdata;
  123. struct dimm_info *dimm;
  124. struct resource *r;
  125. void __iomem *base;
  126. u32 control;
  127. int irq;
  128. int res = 0;
  129. id = of_match_device(hb_ddr_ctrl_of_match, &pdev->dev);
  130. if (!id)
  131. return -ENODEV;
  132. layers[0].type = EDAC_MC_LAYER_CHIP_SELECT;
  133. layers[0].size = 1;
  134. layers[0].is_virt_csrow = true;
  135. layers[1].type = EDAC_MC_LAYER_CHANNEL;
  136. layers[1].size = 1;
  137. layers[1].is_virt_csrow = false;
  138. mci = edac_mc_alloc(0, ARRAY_SIZE(layers), layers,
  139. sizeof(struct hb_mc_drvdata));
  140. if (!mci)
  141. return -ENOMEM;
  142. mci->pdev = &pdev->dev;
  143. drvdata = mci->pvt_info;
  144. platform_set_drvdata(pdev, mci);
  145. if (!devres_open_group(&pdev->dev, NULL, GFP_KERNEL)) {
  146. res = -ENOMEM;
  147. goto free;
  148. }
  149. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  150. if (!r) {
  151. dev_err(&pdev->dev, "Unable to get mem resource\n");
  152. res = -ENODEV;
  153. goto err;
  154. }
  155. if (!devm_request_mem_region(&pdev->dev, r->start,
  156. resource_size(r), dev_name(&pdev->dev))) {
  157. dev_err(&pdev->dev, "Error while requesting mem region\n");
  158. res = -EBUSY;
  159. goto err;
  160. }
  161. base = devm_ioremap(&pdev->dev, r->start, resource_size(r));
  162. if (!base) {
  163. dev_err(&pdev->dev, "Unable to map regs\n");
  164. res = -ENOMEM;
  165. goto err;
  166. }
  167. settings = id->data;
  168. drvdata->mc_err_base = base + settings->err_offset;
  169. drvdata->mc_int_base = base + settings->int_offset;
  170. control = readl(drvdata->mc_err_base + HB_DDR_ECC_OPT) & 0x3;
  171. if (!control || (control == 0x2)) {
  172. dev_err(&pdev->dev, "No ECC present, or ECC disabled\n");
  173. res = -ENODEV;
  174. goto err;
  175. }
  176. mci->mtype_cap = MEM_FLAG_DDR3;
  177. mci->edac_ctl_cap = EDAC_FLAG_NONE | EDAC_FLAG_SECDED;
  178. mci->edac_cap = EDAC_FLAG_SECDED;
  179. mci->mod_name = pdev->dev.driver->name;
  180. mci->ctl_name = id->compatible;
  181. mci->dev_name = dev_name(&pdev->dev);
  182. mci->scrub_mode = SCRUB_SW_SRC;
  183. /* Only a single 4GB DIMM is supported */
  184. dimm = *mci->dimms;
  185. dimm->nr_pages = (~0UL >> PAGE_SHIFT) + 1;
  186. dimm->grain = 8;
  187. dimm->dtype = DEV_X8;
  188. dimm->mtype = MEM_DDR3;
  189. dimm->edac_mode = EDAC_SECDED;
  190. res = edac_mc_add_mc_with_groups(mci, highbank_dev_groups);
  191. if (res < 0)
  192. goto err;
  193. irq = platform_get_irq(pdev, 0);
  194. res = devm_request_irq(&pdev->dev, irq, highbank_mc_err_handler,
  195. 0, dev_name(&pdev->dev), mci);
  196. if (res < 0) {
  197. dev_err(&pdev->dev, "Unable to request irq %d\n", irq);
  198. goto err2;
  199. }
  200. devres_close_group(&pdev->dev, NULL);
  201. return 0;
  202. err2:
  203. edac_mc_del_mc(&pdev->dev);
  204. err:
  205. devres_release_group(&pdev->dev, NULL);
  206. free:
  207. edac_mc_free(mci);
  208. return res;
  209. }
  210. static void highbank_mc_remove(struct platform_device *pdev)
  211. {
  212. struct mem_ctl_info *mci = platform_get_drvdata(pdev);
  213. edac_mc_del_mc(&pdev->dev);
  214. edac_mc_free(mci);
  215. }
  216. static struct platform_driver highbank_mc_edac_driver = {
  217. .probe = highbank_mc_probe,
  218. .remove_new = highbank_mc_remove,
  219. .driver = {
  220. .name = "hb_mc_edac",
  221. .of_match_table = hb_ddr_ctrl_of_match,
  222. },
  223. };
  224. module_platform_driver(highbank_mc_edac_driver);
  225. MODULE_LICENSE("GPL v2");
  226. MODULE_AUTHOR("Calxeda, Inc.");
  227. MODULE_DESCRIPTION("EDAC Driver for Calxeda Highbank");