skx_common.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. *
  4. * Shared code by both skx_edac and i10nm_edac. Originally split out
  5. * from the skx_edac driver.
  6. *
  7. * This file is linked into both skx_edac and i10nm_edac drivers. In
  8. * order to avoid link errors, this file must be like a pure library
  9. * without including symbols and defines which would otherwise conflict,
  10. * when linked once into a module and into a built-in object, at the
  11. * same time. For example, __this_module symbol references when that
  12. * file is being linked into a built-in object.
  13. *
  14. * Copyright (c) 2018, Intel Corporation.
  15. */
  16. #include <linux/acpi.h>
  17. #include <linux/dmi.h>
  18. #include <linux/adxl.h>
  19. #include <acpi/nfit.h>
  20. #include <asm/mce.h>
  21. #include "edac_module.h"
  22. #include "skx_common.h"
  23. static const char * const component_names[] = {
  24. [INDEX_SOCKET] = "ProcessorSocketId",
  25. [INDEX_MEMCTRL] = "MemoryControllerId",
  26. [INDEX_CHANNEL] = "ChannelId",
  27. [INDEX_DIMM] = "DimmSlotId",
  28. [INDEX_CS] = "ChipSelect",
  29. [INDEX_NM_MEMCTRL] = "NmMemoryControllerId",
  30. [INDEX_NM_CHANNEL] = "NmChannelId",
  31. [INDEX_NM_DIMM] = "NmDimmSlotId",
  32. [INDEX_NM_CS] = "NmChipSelect",
  33. };
  34. static int component_indices[ARRAY_SIZE(component_names)];
  35. static int adxl_component_count;
  36. static const char * const *adxl_component_names;
  37. static u64 *adxl_values;
  38. static char *adxl_msg;
  39. static unsigned long adxl_nm_bitmap;
  40. static char skx_msg[MSG_SIZE];
  41. static skx_decode_f driver_decode;
  42. static skx_show_retry_log_f skx_show_retry_rd_err_log;
  43. static u64 skx_tolm, skx_tohm;
  44. static LIST_HEAD(dev_edac_list);
  45. static bool skx_mem_cfg_2lm;
  46. static struct res_config *skx_res_cfg;
  47. int skx_adxl_get(void)
  48. {
  49. const char * const *names;
  50. int i, j;
  51. names = adxl_get_component_names();
  52. if (!names) {
  53. skx_printk(KERN_NOTICE, "No firmware support for address translation.\n");
  54. return -ENODEV;
  55. }
  56. for (i = 0; i < INDEX_MAX; i++) {
  57. for (j = 0; names[j]; j++) {
  58. if (!strcmp(component_names[i], names[j])) {
  59. component_indices[i] = j;
  60. if (i >= INDEX_NM_FIRST)
  61. adxl_nm_bitmap |= 1 << i;
  62. break;
  63. }
  64. }
  65. if (!names[j] && i < INDEX_NM_FIRST)
  66. goto err;
  67. }
  68. if (skx_mem_cfg_2lm) {
  69. if (!adxl_nm_bitmap)
  70. skx_printk(KERN_NOTICE, "Not enough ADXL components for 2-level memory.\n");
  71. else
  72. edac_dbg(2, "adxl_nm_bitmap: 0x%lx\n", adxl_nm_bitmap);
  73. }
  74. adxl_component_names = names;
  75. while (*names++)
  76. adxl_component_count++;
  77. adxl_values = kcalloc(adxl_component_count, sizeof(*adxl_values),
  78. GFP_KERNEL);
  79. if (!adxl_values) {
  80. adxl_component_count = 0;
  81. return -ENOMEM;
  82. }
  83. adxl_msg = kzalloc(MSG_SIZE, GFP_KERNEL);
  84. if (!adxl_msg) {
  85. adxl_component_count = 0;
  86. kfree(adxl_values);
  87. return -ENOMEM;
  88. }
  89. return 0;
  90. err:
  91. skx_printk(KERN_ERR, "'%s' is not matched from DSM parameters: ",
  92. component_names[i]);
  93. for (j = 0; names[j]; j++)
  94. skx_printk(KERN_CONT, "%s ", names[j]);
  95. skx_printk(KERN_CONT, "\n");
  96. return -ENODEV;
  97. }
  98. EXPORT_SYMBOL_GPL(skx_adxl_get);
  99. void skx_adxl_put(void)
  100. {
  101. kfree(adxl_values);
  102. kfree(adxl_msg);
  103. }
  104. EXPORT_SYMBOL_GPL(skx_adxl_put);
  105. static bool skx_adxl_decode(struct decoded_addr *res, enum error_source err_src)
  106. {
  107. struct skx_dev *d;
  108. int i, len = 0;
  109. if (res->addr >= skx_tohm || (res->addr >= skx_tolm &&
  110. res->addr < BIT_ULL(32))) {
  111. edac_dbg(0, "Address 0x%llx out of range\n", res->addr);
  112. return false;
  113. }
  114. if (adxl_decode(res->addr, adxl_values)) {
  115. edac_dbg(0, "Failed to decode 0x%llx\n", res->addr);
  116. return false;
  117. }
  118. /*
  119. * GNR with a Flat2LM memory configuration may mistakenly classify
  120. * a near-memory error(DDR5) as a far-memory error(CXL), resulting
  121. * in the incorrect selection of decoded ADXL components.
  122. * To address this, prefetch the decoded far-memory controller ID
  123. * and adjust the error source to near-memory if the far-memory
  124. * controller ID is invalid.
  125. */
  126. if (skx_res_cfg && skx_res_cfg->type == GNR && err_src == ERR_SRC_2LM_FM) {
  127. res->imc = (int)adxl_values[component_indices[INDEX_MEMCTRL]];
  128. if (res->imc == -1) {
  129. err_src = ERR_SRC_2LM_NM;
  130. edac_dbg(0, "Adjust the error source to near-memory.\n");
  131. }
  132. }
  133. res->socket = (int)adxl_values[component_indices[INDEX_SOCKET]];
  134. if (err_src == ERR_SRC_2LM_NM) {
  135. res->imc = (adxl_nm_bitmap & BIT_NM_MEMCTRL) ?
  136. (int)adxl_values[component_indices[INDEX_NM_MEMCTRL]] : -1;
  137. res->channel = (adxl_nm_bitmap & BIT_NM_CHANNEL) ?
  138. (int)adxl_values[component_indices[INDEX_NM_CHANNEL]] : -1;
  139. res->dimm = (adxl_nm_bitmap & BIT_NM_DIMM) ?
  140. (int)adxl_values[component_indices[INDEX_NM_DIMM]] : -1;
  141. res->cs = (adxl_nm_bitmap & BIT_NM_CS) ?
  142. (int)adxl_values[component_indices[INDEX_NM_CS]] : -1;
  143. } else {
  144. res->imc = (int)adxl_values[component_indices[INDEX_MEMCTRL]];
  145. res->channel = (int)adxl_values[component_indices[INDEX_CHANNEL]];
  146. res->dimm = (int)adxl_values[component_indices[INDEX_DIMM]];
  147. res->cs = (int)adxl_values[component_indices[INDEX_CS]];
  148. }
  149. if (res->imc > NUM_IMC - 1 || res->imc < 0) {
  150. skx_printk(KERN_ERR, "Bad imc %d\n", res->imc);
  151. return false;
  152. }
  153. list_for_each_entry(d, &dev_edac_list, list) {
  154. if (d->imc[0].src_id == res->socket) {
  155. res->dev = d;
  156. break;
  157. }
  158. }
  159. if (!res->dev) {
  160. skx_printk(KERN_ERR, "No device for src_id %d imc %d\n",
  161. res->socket, res->imc);
  162. return false;
  163. }
  164. for (i = 0; i < adxl_component_count; i++) {
  165. if (adxl_values[i] == ~0x0ull)
  166. continue;
  167. len += snprintf(adxl_msg + len, MSG_SIZE - len, " %s:0x%llx",
  168. adxl_component_names[i], adxl_values[i]);
  169. if (MSG_SIZE - len <= 0)
  170. break;
  171. }
  172. res->decoded_by_adxl = true;
  173. return true;
  174. }
  175. void skx_set_mem_cfg(bool mem_cfg_2lm)
  176. {
  177. skx_mem_cfg_2lm = mem_cfg_2lm;
  178. }
  179. EXPORT_SYMBOL_GPL(skx_set_mem_cfg);
  180. void skx_set_res_cfg(struct res_config *cfg)
  181. {
  182. skx_res_cfg = cfg;
  183. }
  184. EXPORT_SYMBOL_GPL(skx_set_res_cfg);
  185. void skx_set_decode(skx_decode_f decode, skx_show_retry_log_f show_retry_log)
  186. {
  187. driver_decode = decode;
  188. skx_show_retry_rd_err_log = show_retry_log;
  189. }
  190. EXPORT_SYMBOL_GPL(skx_set_decode);
  191. int skx_get_src_id(struct skx_dev *d, int off, u8 *id)
  192. {
  193. u32 reg;
  194. if (pci_read_config_dword(d->util_all, off, &reg)) {
  195. skx_printk(KERN_ERR, "Failed to read src id\n");
  196. return -ENODEV;
  197. }
  198. *id = GET_BITFIELD(reg, 12, 14);
  199. return 0;
  200. }
  201. EXPORT_SYMBOL_GPL(skx_get_src_id);
  202. int skx_get_node_id(struct skx_dev *d, u8 *id)
  203. {
  204. u32 reg;
  205. if (pci_read_config_dword(d->util_all, 0xf4, &reg)) {
  206. skx_printk(KERN_ERR, "Failed to read node id\n");
  207. return -ENODEV;
  208. }
  209. *id = GET_BITFIELD(reg, 0, 2);
  210. return 0;
  211. }
  212. EXPORT_SYMBOL_GPL(skx_get_node_id);
  213. static int get_width(u32 mtr)
  214. {
  215. switch (GET_BITFIELD(mtr, 8, 9)) {
  216. case 0:
  217. return DEV_X4;
  218. case 1:
  219. return DEV_X8;
  220. case 2:
  221. return DEV_X16;
  222. }
  223. return DEV_UNKNOWN;
  224. }
  225. /*
  226. * We use the per-socket device @cfg->did to count how many sockets are present,
  227. * and to detemine which PCI buses are associated with each socket. Allocate
  228. * and build the full list of all the skx_dev structures that we need here.
  229. */
  230. int skx_get_all_bus_mappings(struct res_config *cfg, struct list_head **list)
  231. {
  232. struct pci_dev *pdev, *prev;
  233. struct skx_dev *d;
  234. u32 reg;
  235. int ndev = 0;
  236. prev = NULL;
  237. for (;;) {
  238. pdev = pci_get_device(PCI_VENDOR_ID_INTEL, cfg->decs_did, prev);
  239. if (!pdev)
  240. break;
  241. ndev++;
  242. d = kzalloc(sizeof(*d), GFP_KERNEL);
  243. if (!d) {
  244. pci_dev_put(pdev);
  245. return -ENOMEM;
  246. }
  247. if (pci_read_config_dword(pdev, cfg->busno_cfg_offset, &reg)) {
  248. kfree(d);
  249. pci_dev_put(pdev);
  250. skx_printk(KERN_ERR, "Failed to read bus idx\n");
  251. return -ENODEV;
  252. }
  253. d->bus[0] = GET_BITFIELD(reg, 0, 7);
  254. d->bus[1] = GET_BITFIELD(reg, 8, 15);
  255. if (cfg->type == SKX) {
  256. d->seg = pci_domain_nr(pdev->bus);
  257. d->bus[2] = GET_BITFIELD(reg, 16, 23);
  258. d->bus[3] = GET_BITFIELD(reg, 24, 31);
  259. } else {
  260. d->seg = GET_BITFIELD(reg, 16, 23);
  261. }
  262. edac_dbg(2, "busses: 0x%x, 0x%x, 0x%x, 0x%x\n",
  263. d->bus[0], d->bus[1], d->bus[2], d->bus[3]);
  264. list_add_tail(&d->list, &dev_edac_list);
  265. prev = pdev;
  266. }
  267. if (list)
  268. *list = &dev_edac_list;
  269. return ndev;
  270. }
  271. EXPORT_SYMBOL_GPL(skx_get_all_bus_mappings);
  272. int skx_get_hi_lo(unsigned int did, int off[], u64 *tolm, u64 *tohm)
  273. {
  274. struct pci_dev *pdev;
  275. u32 reg;
  276. pdev = pci_get_device(PCI_VENDOR_ID_INTEL, did, NULL);
  277. if (!pdev) {
  278. edac_dbg(2, "Can't get tolm/tohm\n");
  279. return -ENODEV;
  280. }
  281. if (pci_read_config_dword(pdev, off[0], &reg)) {
  282. skx_printk(KERN_ERR, "Failed to read tolm\n");
  283. goto fail;
  284. }
  285. skx_tolm = reg;
  286. if (pci_read_config_dword(pdev, off[1], &reg)) {
  287. skx_printk(KERN_ERR, "Failed to read lower tohm\n");
  288. goto fail;
  289. }
  290. skx_tohm = reg;
  291. if (pci_read_config_dword(pdev, off[2], &reg)) {
  292. skx_printk(KERN_ERR, "Failed to read upper tohm\n");
  293. goto fail;
  294. }
  295. skx_tohm |= (u64)reg << 32;
  296. pci_dev_put(pdev);
  297. *tolm = skx_tolm;
  298. *tohm = skx_tohm;
  299. edac_dbg(2, "tolm = 0x%llx tohm = 0x%llx\n", skx_tolm, skx_tohm);
  300. return 0;
  301. fail:
  302. pci_dev_put(pdev);
  303. return -ENODEV;
  304. }
  305. EXPORT_SYMBOL_GPL(skx_get_hi_lo);
  306. static int skx_get_dimm_attr(u32 reg, int lobit, int hibit, int add,
  307. int minval, int maxval, const char *name)
  308. {
  309. u32 val = GET_BITFIELD(reg, lobit, hibit);
  310. if (val < minval || val > maxval) {
  311. edac_dbg(2, "bad %s = %d (raw=0x%x)\n", name, val, reg);
  312. return -EINVAL;
  313. }
  314. return val + add;
  315. }
  316. #define numrank(reg) skx_get_dimm_attr(reg, 12, 13, 0, 0, 2, "ranks")
  317. #define numrow(reg) skx_get_dimm_attr(reg, 2, 4, 12, 1, 6, "rows")
  318. #define numcol(reg) skx_get_dimm_attr(reg, 0, 1, 10, 0, 2, "cols")
  319. int skx_get_dimm_info(u32 mtr, u32 mcmtr, u32 amap, struct dimm_info *dimm,
  320. struct skx_imc *imc, int chan, int dimmno,
  321. struct res_config *cfg)
  322. {
  323. int banks, ranks, rows, cols, npages;
  324. enum mem_type mtype;
  325. u64 size;
  326. ranks = numrank(mtr);
  327. rows = numrow(mtr);
  328. cols = imc->hbm_mc ? 6 : numcol(mtr);
  329. if (imc->hbm_mc) {
  330. banks = 32;
  331. mtype = MEM_HBM2;
  332. } else if (cfg->support_ddr5) {
  333. banks = 32;
  334. mtype = MEM_DDR5;
  335. } else {
  336. banks = 16;
  337. mtype = MEM_DDR4;
  338. }
  339. /*
  340. * Compute size in 8-byte (2^3) words, then shift to MiB (2^20)
  341. */
  342. size = ((1ull << (rows + cols + ranks)) * banks) >> (20 - 3);
  343. npages = MiB_TO_PAGES(size);
  344. edac_dbg(0, "mc#%d: channel %d, dimm %d, %lld MiB (%d pages) bank: %d, rank: %d, row: 0x%x, col: 0x%x\n",
  345. imc->mc, chan, dimmno, size, npages,
  346. banks, 1 << ranks, rows, cols);
  347. imc->chan[chan].dimms[dimmno].close_pg = GET_BITFIELD(mcmtr, 0, 0);
  348. imc->chan[chan].dimms[dimmno].bank_xor_enable = GET_BITFIELD(mcmtr, 9, 9);
  349. imc->chan[chan].dimms[dimmno].fine_grain_bank = GET_BITFIELD(amap, 0, 0);
  350. imc->chan[chan].dimms[dimmno].rowbits = rows;
  351. imc->chan[chan].dimms[dimmno].colbits = cols;
  352. dimm->nr_pages = npages;
  353. dimm->grain = 32;
  354. dimm->dtype = get_width(mtr);
  355. dimm->mtype = mtype;
  356. dimm->edac_mode = EDAC_SECDED; /* likely better than this */
  357. if (imc->hbm_mc)
  358. snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_HBMC#%u_Chan#%u",
  359. imc->src_id, imc->lmc, chan);
  360. else
  361. snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_MC#%u_Chan#%u_DIMM#%u",
  362. imc->src_id, imc->lmc, chan, dimmno);
  363. return 1;
  364. }
  365. EXPORT_SYMBOL_GPL(skx_get_dimm_info);
  366. int skx_get_nvdimm_info(struct dimm_info *dimm, struct skx_imc *imc,
  367. int chan, int dimmno, const char *mod_str)
  368. {
  369. int smbios_handle;
  370. u32 dev_handle;
  371. u16 flags;
  372. u64 size = 0;
  373. dev_handle = ACPI_NFIT_BUILD_DEVICE_HANDLE(dimmno, chan, imc->lmc,
  374. imc->src_id, 0);
  375. smbios_handle = nfit_get_smbios_id(dev_handle, &flags);
  376. if (smbios_handle == -EOPNOTSUPP) {
  377. pr_warn_once("%s: Can't find size of NVDIMM. Try enabling CONFIG_ACPI_NFIT\n", mod_str);
  378. goto unknown_size;
  379. }
  380. if (smbios_handle < 0) {
  381. skx_printk(KERN_ERR, "Can't find handle for NVDIMM ADR=0x%x\n", dev_handle);
  382. goto unknown_size;
  383. }
  384. if (flags & ACPI_NFIT_MEM_MAP_FAILED) {
  385. skx_printk(KERN_ERR, "NVDIMM ADR=0x%x is not mapped\n", dev_handle);
  386. goto unknown_size;
  387. }
  388. size = dmi_memdev_size(smbios_handle);
  389. if (size == ~0ull)
  390. skx_printk(KERN_ERR, "Can't find size for NVDIMM ADR=0x%x/SMBIOS=0x%x\n",
  391. dev_handle, smbios_handle);
  392. unknown_size:
  393. dimm->nr_pages = size >> PAGE_SHIFT;
  394. dimm->grain = 32;
  395. dimm->dtype = DEV_UNKNOWN;
  396. dimm->mtype = MEM_NVDIMM;
  397. dimm->edac_mode = EDAC_SECDED; /* likely better than this */
  398. edac_dbg(0, "mc#%d: channel %d, dimm %d, %llu MiB (%u pages)\n",
  399. imc->mc, chan, dimmno, size >> 20, dimm->nr_pages);
  400. snprintf(dimm->label, sizeof(dimm->label), "CPU_SrcID#%u_MC#%u_Chan#%u_DIMM#%u",
  401. imc->src_id, imc->lmc, chan, dimmno);
  402. return (size == 0 || size == ~0ull) ? 0 : 1;
  403. }
  404. EXPORT_SYMBOL_GPL(skx_get_nvdimm_info);
  405. int skx_register_mci(struct skx_imc *imc, struct pci_dev *pdev,
  406. const char *ctl_name, const char *mod_str,
  407. get_dimm_config_f get_dimm_config,
  408. struct res_config *cfg)
  409. {
  410. struct mem_ctl_info *mci;
  411. struct edac_mc_layer layers[2];
  412. struct skx_pvt *pvt;
  413. int rc;
  414. /* Allocate a new MC control structure */
  415. layers[0].type = EDAC_MC_LAYER_CHANNEL;
  416. layers[0].size = NUM_CHANNELS;
  417. layers[0].is_virt_csrow = false;
  418. layers[1].type = EDAC_MC_LAYER_SLOT;
  419. layers[1].size = NUM_DIMMS;
  420. layers[1].is_virt_csrow = true;
  421. mci = edac_mc_alloc(imc->mc, ARRAY_SIZE(layers), layers,
  422. sizeof(struct skx_pvt));
  423. if (unlikely(!mci))
  424. return -ENOMEM;
  425. edac_dbg(0, "MC#%d: mci = %p\n", imc->mc, mci);
  426. /* Associate skx_dev and mci for future usage */
  427. imc->mci = mci;
  428. pvt = mci->pvt_info;
  429. pvt->imc = imc;
  430. mci->ctl_name = kasprintf(GFP_KERNEL, "%s#%d IMC#%d", ctl_name,
  431. imc->node_id, imc->lmc);
  432. if (!mci->ctl_name) {
  433. rc = -ENOMEM;
  434. goto fail0;
  435. }
  436. mci->mtype_cap = MEM_FLAG_DDR4 | MEM_FLAG_NVDIMM;
  437. if (cfg->support_ddr5)
  438. mci->mtype_cap |= MEM_FLAG_DDR5;
  439. mci->edac_ctl_cap = EDAC_FLAG_NONE;
  440. mci->edac_cap = EDAC_FLAG_NONE;
  441. mci->mod_name = mod_str;
  442. mci->dev_name = pci_name(pdev);
  443. mci->ctl_page_to_phys = NULL;
  444. rc = get_dimm_config(mci, cfg);
  445. if (rc < 0)
  446. goto fail;
  447. /* Record ptr to the generic device */
  448. mci->pdev = &pdev->dev;
  449. /* Add this new MC control structure to EDAC's list of MCs */
  450. if (unlikely(edac_mc_add_mc(mci))) {
  451. edac_dbg(0, "MC: failed edac_mc_add_mc()\n");
  452. rc = -EINVAL;
  453. goto fail;
  454. }
  455. return 0;
  456. fail:
  457. kfree(mci->ctl_name);
  458. fail0:
  459. edac_mc_free(mci);
  460. imc->mci = NULL;
  461. return rc;
  462. }
  463. EXPORT_SYMBOL_GPL(skx_register_mci);
  464. static void skx_unregister_mci(struct skx_imc *imc)
  465. {
  466. struct mem_ctl_info *mci = imc->mci;
  467. if (!mci)
  468. return;
  469. edac_dbg(0, "MC%d: mci = %p\n", imc->mc, mci);
  470. /* Remove MC sysfs nodes */
  471. edac_mc_del_mc(mci->pdev);
  472. edac_dbg(1, "%s: free mci struct\n", mci->ctl_name);
  473. kfree(mci->ctl_name);
  474. edac_mc_free(mci);
  475. }
  476. static void skx_mce_output_error(struct mem_ctl_info *mci,
  477. const struct mce *m,
  478. struct decoded_addr *res)
  479. {
  480. enum hw_event_mc_err_type tp_event;
  481. char *optype;
  482. bool ripv = GET_BITFIELD(m->mcgstatus, 0, 0);
  483. bool overflow = GET_BITFIELD(m->status, 62, 62);
  484. bool uncorrected_error = GET_BITFIELD(m->status, 61, 61);
  485. bool scrub_err = false;
  486. bool recoverable;
  487. int len;
  488. u32 core_err_cnt = GET_BITFIELD(m->status, 38, 52);
  489. u32 mscod = GET_BITFIELD(m->status, 16, 31);
  490. u32 errcode = GET_BITFIELD(m->status, 0, 15);
  491. u32 optypenum = GET_BITFIELD(m->status, 4, 6);
  492. recoverable = GET_BITFIELD(m->status, 56, 56);
  493. if (uncorrected_error) {
  494. core_err_cnt = 1;
  495. if (ripv) {
  496. tp_event = HW_EVENT_ERR_UNCORRECTED;
  497. } else {
  498. tp_event = HW_EVENT_ERR_FATAL;
  499. }
  500. } else {
  501. tp_event = HW_EVENT_ERR_CORRECTED;
  502. }
  503. switch (optypenum) {
  504. case 0:
  505. optype = "generic undef request error";
  506. break;
  507. case 1:
  508. optype = "memory read error";
  509. break;
  510. case 2:
  511. optype = "memory write error";
  512. break;
  513. case 3:
  514. optype = "addr/cmd error";
  515. break;
  516. case 4:
  517. optype = "memory scrubbing error";
  518. scrub_err = true;
  519. break;
  520. default:
  521. optype = "reserved";
  522. break;
  523. }
  524. if (res->decoded_by_adxl) {
  525. len = snprintf(skx_msg, MSG_SIZE, "%s%s err_code:0x%04x:0x%04x %s",
  526. overflow ? " OVERFLOW" : "",
  527. (uncorrected_error && recoverable) ? " recoverable" : "",
  528. mscod, errcode, adxl_msg);
  529. } else {
  530. len = snprintf(skx_msg, MSG_SIZE,
  531. "%s%s err_code:0x%04x:0x%04x ProcessorSocketId:0x%x MemoryControllerId:0x%x PhysicalRankId:0x%x Row:0x%x Column:0x%x Bank:0x%x BankGroup:0x%x",
  532. overflow ? " OVERFLOW" : "",
  533. (uncorrected_error && recoverable) ? " recoverable" : "",
  534. mscod, errcode,
  535. res->socket, res->imc, res->rank,
  536. res->row, res->column, res->bank_address, res->bank_group);
  537. }
  538. if (skx_show_retry_rd_err_log)
  539. skx_show_retry_rd_err_log(res, skx_msg + len, MSG_SIZE - len, scrub_err);
  540. edac_dbg(0, "%s\n", skx_msg);
  541. /* Call the helper to output message */
  542. edac_mc_handle_error(tp_event, mci, core_err_cnt,
  543. m->addr >> PAGE_SHIFT, m->addr & ~PAGE_MASK, 0,
  544. res->channel, res->dimm, -1,
  545. optype, skx_msg);
  546. }
  547. static enum error_source skx_error_source(const struct mce *m)
  548. {
  549. u32 errcode = GET_BITFIELD(m->status, 0, 15) & MCACOD_MEM_ERR_MASK;
  550. if (errcode != MCACOD_MEM_CTL_ERR && errcode != MCACOD_EXT_MEM_ERR)
  551. return ERR_SRC_NOT_MEMORY;
  552. if (!skx_mem_cfg_2lm)
  553. return ERR_SRC_1LM;
  554. if (errcode == MCACOD_EXT_MEM_ERR)
  555. return ERR_SRC_2LM_NM;
  556. return ERR_SRC_2LM_FM;
  557. }
  558. int skx_mce_check_error(struct notifier_block *nb, unsigned long val,
  559. void *data)
  560. {
  561. struct mce *mce = (struct mce *)data;
  562. enum error_source err_src;
  563. struct decoded_addr res;
  564. struct mem_ctl_info *mci;
  565. char *type;
  566. if (mce->kflags & MCE_HANDLED_CEC)
  567. return NOTIFY_DONE;
  568. err_src = skx_error_source(mce);
  569. /* Ignore unless this is memory related with an address */
  570. if (err_src == ERR_SRC_NOT_MEMORY || !(mce->status & MCI_STATUS_ADDRV))
  571. return NOTIFY_DONE;
  572. memset(&res, 0, sizeof(res));
  573. res.mce = mce;
  574. res.addr = mce->addr & MCI_ADDR_PHYSADDR;
  575. if (!pfn_to_online_page(res.addr >> PAGE_SHIFT) && !arch_is_platform_page(res.addr)) {
  576. pr_err("Invalid address 0x%llx in IA32_MC%d_ADDR\n", mce->addr, mce->bank);
  577. return NOTIFY_DONE;
  578. }
  579. /* Try driver decoder first */
  580. if (!(driver_decode && driver_decode(&res))) {
  581. /* Then try firmware decoder (ACPI DSM methods) */
  582. if (!(adxl_component_count && skx_adxl_decode(&res, err_src)))
  583. return NOTIFY_DONE;
  584. }
  585. mci = res.dev->imc[res.imc].mci;
  586. if (!mci)
  587. return NOTIFY_DONE;
  588. if (mce->mcgstatus & MCG_STATUS_MCIP)
  589. type = "Exception";
  590. else
  591. type = "Event";
  592. skx_mc_printk(mci, KERN_DEBUG, "HANDLING MCE MEMORY ERROR\n");
  593. skx_mc_printk(mci, KERN_DEBUG, "CPU %d: Machine Check %s: 0x%llx "
  594. "Bank %d: 0x%llx\n", mce->extcpu, type,
  595. mce->mcgstatus, mce->bank, mce->status);
  596. skx_mc_printk(mci, KERN_DEBUG, "TSC 0x%llx ", mce->tsc);
  597. skx_mc_printk(mci, KERN_DEBUG, "ADDR 0x%llx ", mce->addr);
  598. skx_mc_printk(mci, KERN_DEBUG, "MISC 0x%llx ", mce->misc);
  599. skx_mc_printk(mci, KERN_DEBUG, "PROCESSOR %u:0x%x TIME %llu SOCKET "
  600. "%u APIC 0x%x\n", mce->cpuvendor, mce->cpuid,
  601. mce->time, mce->socketid, mce->apicid);
  602. skx_mce_output_error(mci, mce, &res);
  603. mce->kflags |= MCE_HANDLED_EDAC;
  604. return NOTIFY_DONE;
  605. }
  606. EXPORT_SYMBOL_GPL(skx_mce_check_error);
  607. void skx_remove(void)
  608. {
  609. int i, j;
  610. struct skx_dev *d, *tmp;
  611. edac_dbg(0, "\n");
  612. list_for_each_entry_safe(d, tmp, &dev_edac_list, list) {
  613. list_del(&d->list);
  614. for (i = 0; i < NUM_IMC; i++) {
  615. if (d->imc[i].mci)
  616. skx_unregister_mci(&d->imc[i]);
  617. if (d->imc[i].mdev)
  618. pci_dev_put(d->imc[i].mdev);
  619. if (d->imc[i].mbase)
  620. iounmap(d->imc[i].mbase);
  621. for (j = 0; j < NUM_CHANNELS; j++) {
  622. if (d->imc[i].chan[j].cdev)
  623. pci_dev_put(d->imc[i].chan[j].cdev);
  624. }
  625. }
  626. if (d->util_all)
  627. pci_dev_put(d->util_all);
  628. if (d->pcu_cr3)
  629. pci_dev_put(d->pcu_cr3);
  630. if (d->sad_all)
  631. pci_dev_put(d->sad_all);
  632. if (d->uracu)
  633. pci_dev_put(d->uracu);
  634. kfree(d);
  635. }
  636. }
  637. EXPORT_SYMBOL_GPL(skx_remove);
  638. #ifdef CONFIG_EDAC_DEBUG
  639. /*
  640. * Debug feature.
  641. * Exercise the address decode logic by writing an address to
  642. * /sys/kernel/debug/edac/{skx,i10nm}_test/addr.
  643. */
  644. static struct dentry *skx_test;
  645. static int debugfs_u64_set(void *data, u64 val)
  646. {
  647. struct mce m;
  648. pr_warn_once("Fake error to 0x%llx injected via debugfs\n", val);
  649. memset(&m, 0, sizeof(m));
  650. /* ADDRV + MemRd + Unknown channel */
  651. m.status = MCI_STATUS_ADDRV + 0x90;
  652. /* One corrected error */
  653. m.status |= BIT_ULL(MCI_STATUS_CEC_SHIFT);
  654. m.addr = val;
  655. skx_mce_check_error(NULL, 0, &m);
  656. return 0;
  657. }
  658. DEFINE_SIMPLE_ATTRIBUTE(fops_u64_wo, NULL, debugfs_u64_set, "%llu\n");
  659. void skx_setup_debug(const char *name)
  660. {
  661. skx_test = edac_debugfs_create_dir(name);
  662. if (!skx_test)
  663. return;
  664. if (!edac_debugfs_create_file("addr", 0200, skx_test,
  665. NULL, &fops_u64_wo)) {
  666. debugfs_remove(skx_test);
  667. skx_test = NULL;
  668. }
  669. }
  670. EXPORT_SYMBOL_GPL(skx_setup_debug);
  671. void skx_teardown_debug(void)
  672. {
  673. debugfs_remove_recursive(skx_test);
  674. }
  675. EXPORT_SYMBOL_GPL(skx_teardown_debug);
  676. #endif /*CONFIG_EDAC_DEBUG*/
  677. MODULE_LICENSE("GPL v2");
  678. MODULE_AUTHOR("Tony Luck");
  679. MODULE_DESCRIPTION("MC Driver for Intel server processors");