dfl-pci.c 12 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Driver for FPGA Device Feature List (DFL) PCIe device
  4. *
  5. * Copyright (C) 2017-2018 Intel Corporation, Inc.
  6. *
  7. * Authors:
  8. * Zhang Yi <Yi.Z.Zhang@intel.com>
  9. * Xiao Guangrong <guangrong.xiao@linux.intel.com>
  10. * Joseph Grecco <joe.grecco@intel.com>
  11. * Enno Luebbers <enno.luebbers@intel.com>
  12. * Tim Whisonant <tim.whisonant@intel.com>
  13. * Ananda Ravuri <ananda.ravuri@intel.com>
  14. * Henry Mitchel <henry.mitchel@intel.com>
  15. */
  16. #include <linux/pci.h>
  17. #include <linux/dma-mapping.h>
  18. #include <linux/types.h>
  19. #include <linux/kernel.h>
  20. #include <linux/module.h>
  21. #include <linux/stddef.h>
  22. #include <linux/errno.h>
  23. #include "dfl.h"
  24. #define DRV_VERSION "0.8"
  25. #define DRV_NAME "dfl-pci"
  26. #define PCI_VSEC_ID_INTEL_DFLS 0x43
  27. #define PCI_VNDR_DFLS_CNT 0x8
  28. #define PCI_VNDR_DFLS_RES 0xc
  29. #define PCI_VNDR_DFLS_RES_BAR_MASK GENMASK(2, 0)
  30. #define PCI_VNDR_DFLS_RES_OFF_MASK GENMASK(31, 3)
  31. struct cci_drvdata {
  32. struct dfl_fpga_cdev *cdev; /* container device */
  33. };
  34. static void __iomem *cci_pci_ioremap_bar0(struct pci_dev *pcidev)
  35. {
  36. if (pcim_iomap_regions(pcidev, BIT(0), DRV_NAME))
  37. return NULL;
  38. return pcim_iomap_table(pcidev)[0];
  39. }
  40. static int cci_pci_alloc_irq(struct pci_dev *pcidev)
  41. {
  42. int ret, nvec = pci_msix_vec_count(pcidev);
  43. if (nvec <= 0) {
  44. dev_dbg(&pcidev->dev, "fpga interrupt not supported\n");
  45. return 0;
  46. }
  47. ret = pci_alloc_irq_vectors(pcidev, nvec, nvec, PCI_IRQ_MSIX);
  48. if (ret < 0)
  49. return ret;
  50. return nvec;
  51. }
  52. static void cci_pci_free_irq(struct pci_dev *pcidev)
  53. {
  54. pci_free_irq_vectors(pcidev);
  55. }
  56. /* PCI Device ID */
  57. #define PCIE_DEVICE_ID_PF_INT_5_X 0xBCBD
  58. #define PCIE_DEVICE_ID_PF_INT_6_X 0xBCC0
  59. #define PCIE_DEVICE_ID_PF_DSC_1_X 0x09C4
  60. #define PCIE_DEVICE_ID_INTEL_PAC_N3000 0x0B30
  61. #define PCIE_DEVICE_ID_INTEL_PAC_D5005 0x0B2B
  62. #define PCIE_DEVICE_ID_SILICOM_PAC_N5010 0x1000
  63. #define PCIE_DEVICE_ID_SILICOM_PAC_N5011 0x1001
  64. #define PCIE_DEVICE_ID_INTEL_DFL 0xbcce
  65. /* PCI Subdevice ID for PCIE_DEVICE_ID_INTEL_DFL */
  66. #define PCIE_SUBDEVICE_ID_INTEL_D5005 0x138d
  67. #define PCIE_SUBDEVICE_ID_INTEL_N6000 0x1770
  68. #define PCIE_SUBDEVICE_ID_INTEL_N6001 0x1771
  69. #define PCIE_SUBDEVICE_ID_INTEL_C6100 0x17d4
  70. /* VF Device */
  71. #define PCIE_DEVICE_ID_VF_INT_5_X 0xBCBF
  72. #define PCIE_DEVICE_ID_VF_INT_6_X 0xBCC1
  73. #define PCIE_DEVICE_ID_VF_DSC_1_X 0x09C5
  74. #define PCIE_DEVICE_ID_INTEL_PAC_D5005_VF 0x0B2C
  75. #define PCIE_DEVICE_ID_INTEL_DFL_VF 0xbccf
  76. static struct pci_device_id cci_pcie_id_tbl[] = {
  77. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_INT_5_X),},
  78. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_INT_5_X),},
  79. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_INT_6_X),},
  80. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_INT_6_X),},
  81. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_PF_DSC_1_X),},
  82. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_VF_DSC_1_X),},
  83. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_N3000),},
  84. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_D5005),},
  85. {PCI_DEVICE(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_PAC_D5005_VF),},
  86. {PCI_DEVICE(PCI_VENDOR_ID_SILICOM_DENMARK, PCIE_DEVICE_ID_SILICOM_PAC_N5010),},
  87. {PCI_DEVICE(PCI_VENDOR_ID_SILICOM_DENMARK, PCIE_DEVICE_ID_SILICOM_PAC_N5011),},
  88. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  89. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_D5005),},
  90. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  91. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6000),},
  92. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL_VF,
  93. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6000),},
  94. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  95. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6001),},
  96. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL_VF,
  97. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_N6001),},
  98. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL,
  99. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_C6100),},
  100. {PCI_DEVICE_SUB(PCI_VENDOR_ID_INTEL, PCIE_DEVICE_ID_INTEL_DFL_VF,
  101. PCI_VENDOR_ID_INTEL, PCIE_SUBDEVICE_ID_INTEL_C6100),},
  102. {0,}
  103. };
  104. MODULE_DEVICE_TABLE(pci, cci_pcie_id_tbl);
  105. static int cci_init_drvdata(struct pci_dev *pcidev)
  106. {
  107. struct cci_drvdata *drvdata;
  108. drvdata = devm_kzalloc(&pcidev->dev, sizeof(*drvdata), GFP_KERNEL);
  109. if (!drvdata)
  110. return -ENOMEM;
  111. pci_set_drvdata(pcidev, drvdata);
  112. return 0;
  113. }
  114. static void cci_remove_feature_devs(struct pci_dev *pcidev)
  115. {
  116. struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
  117. /* remove all children feature devices */
  118. dfl_fpga_feature_devs_remove(drvdata->cdev);
  119. cci_pci_free_irq(pcidev);
  120. }
  121. static int *cci_pci_create_irq_table(struct pci_dev *pcidev, unsigned int nvec)
  122. {
  123. unsigned int i;
  124. int *table;
  125. table = kcalloc(nvec, sizeof(int), GFP_KERNEL);
  126. if (!table)
  127. return table;
  128. for (i = 0; i < nvec; i++)
  129. table[i] = pci_irq_vector(pcidev, i);
  130. return table;
  131. }
  132. static int find_dfls_by_vsec(struct pci_dev *pcidev, struct dfl_fpga_enum_info *info)
  133. {
  134. u32 bir, offset, dfl_cnt, dfl_res;
  135. int dfl_res_off, i, bars, voff;
  136. resource_size_t start, len;
  137. voff = pci_find_vsec_capability(pcidev, PCI_VENDOR_ID_INTEL,
  138. PCI_VSEC_ID_INTEL_DFLS);
  139. if (!voff) {
  140. dev_dbg(&pcidev->dev, "%s no DFL VSEC found\n", __func__);
  141. return -ENODEV;
  142. }
  143. dfl_cnt = 0;
  144. pci_read_config_dword(pcidev, voff + PCI_VNDR_DFLS_CNT, &dfl_cnt);
  145. if (dfl_cnt > PCI_STD_NUM_BARS) {
  146. dev_err(&pcidev->dev, "%s too many DFLs %d > %d\n",
  147. __func__, dfl_cnt, PCI_STD_NUM_BARS);
  148. return -EINVAL;
  149. }
  150. dfl_res_off = voff + PCI_VNDR_DFLS_RES;
  151. if (dfl_res_off + (dfl_cnt * sizeof(u32)) > PCI_CFG_SPACE_EXP_SIZE) {
  152. dev_err(&pcidev->dev, "%s DFL VSEC too big for PCIe config space\n",
  153. __func__);
  154. return -EINVAL;
  155. }
  156. for (i = 0, bars = 0; i < dfl_cnt; i++, dfl_res_off += sizeof(u32)) {
  157. dfl_res = GENMASK(31, 0);
  158. pci_read_config_dword(pcidev, dfl_res_off, &dfl_res);
  159. bir = dfl_res & PCI_VNDR_DFLS_RES_BAR_MASK;
  160. if (bir >= PCI_STD_NUM_BARS) {
  161. dev_err(&pcidev->dev, "%s bad bir number %d\n",
  162. __func__, bir);
  163. return -EINVAL;
  164. }
  165. if (bars & BIT(bir)) {
  166. dev_err(&pcidev->dev, "%s DFL for BAR %d already specified\n",
  167. __func__, bir);
  168. return -EINVAL;
  169. }
  170. bars |= BIT(bir);
  171. len = pci_resource_len(pcidev, bir);
  172. offset = dfl_res & PCI_VNDR_DFLS_RES_OFF_MASK;
  173. if (offset >= len) {
  174. dev_err(&pcidev->dev, "%s bad offset %u >= %pa\n",
  175. __func__, offset, &len);
  176. return -EINVAL;
  177. }
  178. dev_dbg(&pcidev->dev, "%s BAR %d offset 0x%x\n", __func__, bir, offset);
  179. len -= offset;
  180. start = pci_resource_start(pcidev, bir) + offset;
  181. dfl_fpga_enum_info_add_dfl(info, start, len);
  182. }
  183. return 0;
  184. }
  185. /* default method of finding dfls starting at offset 0 of bar 0 */
  186. static int find_dfls_by_default(struct pci_dev *pcidev,
  187. struct dfl_fpga_enum_info *info)
  188. {
  189. int port_num, bar, i, ret = 0;
  190. resource_size_t start, len;
  191. void __iomem *base;
  192. u32 offset;
  193. u64 v;
  194. /* start to find Device Feature List from Bar 0 */
  195. base = cci_pci_ioremap_bar0(pcidev);
  196. if (!base)
  197. return -ENOMEM;
  198. /*
  199. * PF device has FME and Ports/AFUs, and VF device only has one
  200. * Port/AFU. Check them and add related "Device Feature List" info
  201. * for the next step enumeration.
  202. */
  203. if (dfl_feature_is_fme(base)) {
  204. start = pci_resource_start(pcidev, 0);
  205. len = pci_resource_len(pcidev, 0);
  206. dfl_fpga_enum_info_add_dfl(info, start, len);
  207. /*
  208. * find more Device Feature Lists (e.g. Ports) per information
  209. * indicated by FME module.
  210. */
  211. v = readq(base + FME_HDR_CAP);
  212. port_num = FIELD_GET(FME_CAP_NUM_PORTS, v);
  213. WARN_ON(port_num > MAX_DFL_FPGA_PORT_NUM);
  214. for (i = 0; i < port_num; i++) {
  215. v = readq(base + FME_HDR_PORT_OFST(i));
  216. /* skip ports which are not implemented. */
  217. if (!(v & FME_PORT_OFST_IMP))
  218. continue;
  219. /*
  220. * add Port's Device Feature List information for next
  221. * step enumeration.
  222. */
  223. bar = FIELD_GET(FME_PORT_OFST_BAR_ID, v);
  224. offset = FIELD_GET(FME_PORT_OFST_DFH_OFST, v);
  225. if (bar == FME_PORT_OFST_BAR_SKIP) {
  226. continue;
  227. } else if (bar >= PCI_STD_NUM_BARS) {
  228. dev_err(&pcidev->dev, "bad BAR %d for port %d\n",
  229. bar, i);
  230. ret = -EINVAL;
  231. break;
  232. }
  233. start = pci_resource_start(pcidev, bar) + offset;
  234. len = pci_resource_len(pcidev, bar) - offset;
  235. dfl_fpga_enum_info_add_dfl(info, start, len);
  236. }
  237. } else if (dfl_feature_is_port(base)) {
  238. start = pci_resource_start(pcidev, 0);
  239. len = pci_resource_len(pcidev, 0);
  240. dfl_fpga_enum_info_add_dfl(info, start, len);
  241. } else {
  242. ret = -ENODEV;
  243. }
  244. /* release I/O mappings for next step enumeration */
  245. pcim_iounmap_regions(pcidev, BIT(0));
  246. return ret;
  247. }
  248. /* enumerate feature devices under pci device */
  249. static int cci_enumerate_feature_devs(struct pci_dev *pcidev)
  250. {
  251. struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
  252. struct dfl_fpga_enum_info *info;
  253. struct dfl_fpga_cdev *cdev;
  254. int nvec, ret = 0;
  255. int *irq_table;
  256. /* allocate enumeration info via pci_dev */
  257. info = dfl_fpga_enum_info_alloc(&pcidev->dev);
  258. if (!info)
  259. return -ENOMEM;
  260. /* add irq info for enumeration if the device support irq */
  261. nvec = cci_pci_alloc_irq(pcidev);
  262. if (nvec < 0) {
  263. dev_err(&pcidev->dev, "Fail to alloc irq %d.\n", nvec);
  264. ret = nvec;
  265. goto enum_info_free_exit;
  266. } else if (nvec) {
  267. irq_table = cci_pci_create_irq_table(pcidev, nvec);
  268. if (!irq_table) {
  269. ret = -ENOMEM;
  270. goto irq_free_exit;
  271. }
  272. ret = dfl_fpga_enum_info_add_irq(info, nvec, irq_table);
  273. kfree(irq_table);
  274. if (ret)
  275. goto irq_free_exit;
  276. }
  277. ret = find_dfls_by_vsec(pcidev, info);
  278. if (ret == -ENODEV)
  279. ret = find_dfls_by_default(pcidev, info);
  280. if (ret)
  281. goto irq_free_exit;
  282. /* start enumeration with prepared enumeration information */
  283. cdev = dfl_fpga_feature_devs_enumerate(info);
  284. if (IS_ERR(cdev)) {
  285. dev_err(&pcidev->dev, "Enumeration failure\n");
  286. ret = PTR_ERR(cdev);
  287. goto irq_free_exit;
  288. }
  289. drvdata->cdev = cdev;
  290. irq_free_exit:
  291. if (ret)
  292. cci_pci_free_irq(pcidev);
  293. enum_info_free_exit:
  294. dfl_fpga_enum_info_free(info);
  295. return ret;
  296. }
  297. static
  298. int cci_pci_probe(struct pci_dev *pcidev, const struct pci_device_id *pcidevid)
  299. {
  300. int ret;
  301. ret = pcim_enable_device(pcidev);
  302. if (ret < 0) {
  303. dev_err(&pcidev->dev, "Failed to enable device %d.\n", ret);
  304. return ret;
  305. }
  306. pci_set_master(pcidev);
  307. ret = dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(64));
  308. if (ret)
  309. ret = dma_set_mask_and_coherent(&pcidev->dev, DMA_BIT_MASK(32));
  310. if (ret) {
  311. dev_err(&pcidev->dev, "No suitable DMA support available.\n");
  312. return ret;
  313. }
  314. ret = cci_init_drvdata(pcidev);
  315. if (ret) {
  316. dev_err(&pcidev->dev, "Fail to init drvdata %d.\n", ret);
  317. return ret;
  318. }
  319. ret = cci_enumerate_feature_devs(pcidev);
  320. if (ret) {
  321. dev_err(&pcidev->dev, "enumeration failure %d.\n", ret);
  322. return ret;
  323. }
  324. return 0;
  325. }
  326. static int cci_pci_sriov_configure(struct pci_dev *pcidev, int num_vfs)
  327. {
  328. struct cci_drvdata *drvdata = pci_get_drvdata(pcidev);
  329. struct dfl_fpga_cdev *cdev = drvdata->cdev;
  330. if (!num_vfs) {
  331. /*
  332. * disable SRIOV and then put released ports back to default
  333. * PF access mode.
  334. */
  335. pci_disable_sriov(pcidev);
  336. dfl_fpga_cdev_config_ports_pf(cdev);
  337. } else {
  338. int ret;
  339. /*
  340. * before enable SRIOV, put released ports into VF access mode
  341. * first of all.
  342. */
  343. ret = dfl_fpga_cdev_config_ports_vf(cdev, num_vfs);
  344. if (ret)
  345. return ret;
  346. ret = pci_enable_sriov(pcidev, num_vfs);
  347. if (ret) {
  348. dfl_fpga_cdev_config_ports_pf(cdev);
  349. return ret;
  350. }
  351. }
  352. return num_vfs;
  353. }
  354. static void cci_pci_remove(struct pci_dev *pcidev)
  355. {
  356. if (dev_is_pf(&pcidev->dev))
  357. cci_pci_sriov_configure(pcidev, 0);
  358. cci_remove_feature_devs(pcidev);
  359. }
  360. static struct pci_driver cci_pci_driver = {
  361. .name = DRV_NAME,
  362. .id_table = cci_pcie_id_tbl,
  363. .probe = cci_pci_probe,
  364. .remove = cci_pci_remove,
  365. .sriov_configure = cci_pci_sriov_configure,
  366. };
  367. module_pci_driver(cci_pci_driver);
  368. MODULE_DESCRIPTION("FPGA DFL PCIe Device Driver");
  369. MODULE_AUTHOR("Intel Corporation");
  370. MODULE_LICENSE("GPL v2");