adxl313_core.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ADXL313 3-Axis Digital Accelerometer
  4. *
  5. * Copyright (c) 2021 Lucas Stankus <lucas.p.stankus@gmail.com>
  6. *
  7. * Datasheet: https://www.analog.com/media/en/technical-documentation/data-sheets/ADXL313.pdf
  8. */
  9. #include <linux/bitfield.h>
  10. #include <linux/module.h>
  11. #include <linux/regmap.h>
  12. #include "adxl313.h"
  13. static const struct regmap_range adxl312_readable_reg_range[] = {
  14. regmap_reg_range(ADXL313_REG_DEVID0, ADXL313_REG_DEVID0),
  15. regmap_reg_range(ADXL313_REG_OFS_AXIS(0), ADXL313_REG_OFS_AXIS(2)),
  16. regmap_reg_range(ADXL313_REG_THRESH_ACT, ADXL313_REG_ACT_INACT_CTL),
  17. regmap_reg_range(ADXL313_REG_BW_RATE, ADXL313_REG_FIFO_STATUS),
  18. };
  19. static const struct regmap_range adxl313_readable_reg_range[] = {
  20. regmap_reg_range(ADXL313_REG_DEVID0, ADXL313_REG_XID),
  21. regmap_reg_range(ADXL313_REG_SOFT_RESET, ADXL313_REG_SOFT_RESET),
  22. regmap_reg_range(ADXL313_REG_OFS_AXIS(0), ADXL313_REG_OFS_AXIS(2)),
  23. regmap_reg_range(ADXL313_REG_THRESH_ACT, ADXL313_REG_ACT_INACT_CTL),
  24. regmap_reg_range(ADXL313_REG_BW_RATE, ADXL313_REG_FIFO_STATUS),
  25. };
  26. const struct regmap_access_table adxl312_readable_regs_table = {
  27. .yes_ranges = adxl312_readable_reg_range,
  28. .n_yes_ranges = ARRAY_SIZE(adxl312_readable_reg_range),
  29. };
  30. EXPORT_SYMBOL_NS_GPL(adxl312_readable_regs_table, IIO_ADXL313);
  31. const struct regmap_access_table adxl313_readable_regs_table = {
  32. .yes_ranges = adxl313_readable_reg_range,
  33. .n_yes_ranges = ARRAY_SIZE(adxl313_readable_reg_range),
  34. };
  35. EXPORT_SYMBOL_NS_GPL(adxl313_readable_regs_table, IIO_ADXL313);
  36. const struct regmap_access_table adxl314_readable_regs_table = {
  37. .yes_ranges = adxl312_readable_reg_range,
  38. .n_yes_ranges = ARRAY_SIZE(adxl312_readable_reg_range),
  39. };
  40. EXPORT_SYMBOL_NS_GPL(adxl314_readable_regs_table, IIO_ADXL313);
  41. static int adxl312_check_id(struct device *dev,
  42. struct adxl313_data *data)
  43. {
  44. unsigned int regval;
  45. int ret;
  46. ret = regmap_read(data->regmap, ADXL313_REG_DEVID0, &regval);
  47. if (ret)
  48. return ret;
  49. if (regval != ADXL313_DEVID0_ADXL312_314)
  50. dev_warn(dev, "Invalid manufacturer ID: %#02x\n", regval);
  51. return 0;
  52. }
  53. static int adxl313_check_id(struct device *dev,
  54. struct adxl313_data *data)
  55. {
  56. unsigned int regval;
  57. int ret;
  58. ret = regmap_read(data->regmap, ADXL313_REG_DEVID0, &regval);
  59. if (ret)
  60. return ret;
  61. if (regval != ADXL313_DEVID0)
  62. dev_warn(dev, "Invalid manufacturer ID: 0x%02x\n", regval);
  63. /* Check DEVID1 and PARTID */
  64. if (regval == ADXL313_DEVID0) {
  65. ret = regmap_read(data->regmap, ADXL313_REG_DEVID1, &regval);
  66. if (ret)
  67. return ret;
  68. if (regval != ADXL313_DEVID1)
  69. dev_warn(dev, "Invalid mems ID: 0x%02x\n", regval);
  70. ret = regmap_read(data->regmap, ADXL313_REG_PARTID, &regval);
  71. if (ret)
  72. return ret;
  73. if (regval != ADXL313_PARTID)
  74. dev_warn(dev, "Invalid device ID: 0x%02x\n", regval);
  75. }
  76. return 0;
  77. }
  78. const struct adxl313_chip_info adxl31x_chip_info[] = {
  79. [ADXL312] = {
  80. .name = "adxl312",
  81. .type = ADXL312,
  82. .scale_factor = 28425072,
  83. .variable_range = true,
  84. .soft_reset = false,
  85. .check_id = &adxl312_check_id,
  86. },
  87. [ADXL313] = {
  88. .name = "adxl313",
  89. .type = ADXL313,
  90. .scale_factor = 9576806,
  91. .variable_range = true,
  92. .soft_reset = true,
  93. .check_id = &adxl313_check_id,
  94. },
  95. [ADXL314] = {
  96. .name = "adxl314",
  97. .type = ADXL314,
  98. .scale_factor = 478858719,
  99. .variable_range = false,
  100. .soft_reset = false,
  101. .check_id = &adxl312_check_id,
  102. },
  103. };
  104. EXPORT_SYMBOL_NS_GPL(adxl31x_chip_info, IIO_ADXL313);
  105. static const struct regmap_range adxl312_writable_reg_range[] = {
  106. regmap_reg_range(ADXL313_REG_OFS_AXIS(0), ADXL313_REG_OFS_AXIS(2)),
  107. regmap_reg_range(ADXL313_REG_THRESH_ACT, ADXL313_REG_ACT_INACT_CTL),
  108. regmap_reg_range(ADXL313_REG_BW_RATE, ADXL313_REG_INT_MAP),
  109. regmap_reg_range(ADXL313_REG_DATA_FORMAT, ADXL313_REG_DATA_FORMAT),
  110. regmap_reg_range(ADXL313_REG_FIFO_CTL, ADXL313_REG_FIFO_CTL),
  111. };
  112. static const struct regmap_range adxl313_writable_reg_range[] = {
  113. regmap_reg_range(ADXL313_REG_SOFT_RESET, ADXL313_REG_SOFT_RESET),
  114. regmap_reg_range(ADXL313_REG_OFS_AXIS(0), ADXL313_REG_OFS_AXIS(2)),
  115. regmap_reg_range(ADXL313_REG_THRESH_ACT, ADXL313_REG_ACT_INACT_CTL),
  116. regmap_reg_range(ADXL313_REG_BW_RATE, ADXL313_REG_INT_MAP),
  117. regmap_reg_range(ADXL313_REG_DATA_FORMAT, ADXL313_REG_DATA_FORMAT),
  118. regmap_reg_range(ADXL313_REG_FIFO_CTL, ADXL313_REG_FIFO_CTL),
  119. };
  120. const struct regmap_access_table adxl312_writable_regs_table = {
  121. .yes_ranges = adxl312_writable_reg_range,
  122. .n_yes_ranges = ARRAY_SIZE(adxl312_writable_reg_range),
  123. };
  124. EXPORT_SYMBOL_NS_GPL(adxl312_writable_regs_table, IIO_ADXL313);
  125. const struct regmap_access_table adxl313_writable_regs_table = {
  126. .yes_ranges = adxl313_writable_reg_range,
  127. .n_yes_ranges = ARRAY_SIZE(adxl313_writable_reg_range),
  128. };
  129. EXPORT_SYMBOL_NS_GPL(adxl313_writable_regs_table, IIO_ADXL313);
  130. const struct regmap_access_table adxl314_writable_regs_table = {
  131. .yes_ranges = adxl312_writable_reg_range,
  132. .n_yes_ranges = ARRAY_SIZE(adxl312_writable_reg_range),
  133. };
  134. EXPORT_SYMBOL_NS_GPL(adxl314_writable_regs_table, IIO_ADXL313);
  135. static const int adxl313_odr_freqs[][2] = {
  136. [0] = { 6, 250000 },
  137. [1] = { 12, 500000 },
  138. [2] = { 25, 0 },
  139. [3] = { 50, 0 },
  140. [4] = { 100, 0 },
  141. [5] = { 200, 0 },
  142. [6] = { 400, 0 },
  143. [7] = { 800, 0 },
  144. [8] = { 1600, 0 },
  145. [9] = { 3200, 0 },
  146. };
  147. #define ADXL313_ACCEL_CHANNEL(index, axis) { \
  148. .type = IIO_ACCEL, \
  149. .address = index, \
  150. .modified = 1, \
  151. .channel2 = IIO_MOD_##axis, \
  152. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  153. BIT(IIO_CHAN_INFO_CALIBBIAS), \
  154. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  155. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  156. .info_mask_shared_by_type_available = \
  157. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  158. .scan_type = { \
  159. .realbits = 13, \
  160. }, \
  161. }
  162. static const struct iio_chan_spec adxl313_channels[] = {
  163. ADXL313_ACCEL_CHANNEL(0, X),
  164. ADXL313_ACCEL_CHANNEL(1, Y),
  165. ADXL313_ACCEL_CHANNEL(2, Z),
  166. };
  167. static int adxl313_set_odr(struct adxl313_data *data,
  168. unsigned int freq1, unsigned int freq2)
  169. {
  170. unsigned int i;
  171. for (i = 0; i < ARRAY_SIZE(adxl313_odr_freqs); i++) {
  172. if (adxl313_odr_freqs[i][0] == freq1 &&
  173. adxl313_odr_freqs[i][1] == freq2)
  174. break;
  175. }
  176. if (i == ARRAY_SIZE(adxl313_odr_freqs))
  177. return -EINVAL;
  178. return regmap_update_bits(data->regmap, ADXL313_REG_BW_RATE,
  179. ADXL313_RATE_MSK,
  180. FIELD_PREP(ADXL313_RATE_MSK, ADXL313_RATE_BASE + i));
  181. }
  182. static int adxl313_read_axis(struct adxl313_data *data,
  183. struct iio_chan_spec const *chan)
  184. {
  185. int ret;
  186. mutex_lock(&data->lock);
  187. ret = regmap_bulk_read(data->regmap,
  188. ADXL313_REG_DATA_AXIS(chan->address),
  189. &data->transf_buf, sizeof(data->transf_buf));
  190. if (ret)
  191. goto unlock_ret;
  192. ret = le16_to_cpu(data->transf_buf);
  193. unlock_ret:
  194. mutex_unlock(&data->lock);
  195. return ret;
  196. }
  197. static int adxl313_read_freq_avail(struct iio_dev *indio_dev,
  198. struct iio_chan_spec const *chan,
  199. const int **vals, int *type, int *length,
  200. long mask)
  201. {
  202. switch (mask) {
  203. case IIO_CHAN_INFO_SAMP_FREQ:
  204. *vals = (const int *)adxl313_odr_freqs;
  205. *length = ARRAY_SIZE(adxl313_odr_freqs) * 2;
  206. *type = IIO_VAL_INT_PLUS_MICRO;
  207. return IIO_AVAIL_LIST;
  208. default:
  209. return -EINVAL;
  210. }
  211. }
  212. static int adxl313_read_raw(struct iio_dev *indio_dev,
  213. struct iio_chan_spec const *chan,
  214. int *val, int *val2, long mask)
  215. {
  216. struct adxl313_data *data = iio_priv(indio_dev);
  217. unsigned int regval;
  218. int ret;
  219. switch (mask) {
  220. case IIO_CHAN_INFO_RAW:
  221. ret = adxl313_read_axis(data, chan);
  222. if (ret < 0)
  223. return ret;
  224. *val = sign_extend32(ret, chan->scan_type.realbits - 1);
  225. return IIO_VAL_INT;
  226. case IIO_CHAN_INFO_SCALE:
  227. *val = 0;
  228. *val2 = data->chip_info->scale_factor;
  229. return IIO_VAL_INT_PLUS_NANO;
  230. case IIO_CHAN_INFO_CALIBBIAS:
  231. ret = regmap_read(data->regmap,
  232. ADXL313_REG_OFS_AXIS(chan->address), &regval);
  233. if (ret)
  234. return ret;
  235. /*
  236. * 8-bit resolution at minimum range, that is 4x accel data scale
  237. * factor at full resolution
  238. */
  239. *val = sign_extend32(regval, 7) * 4;
  240. return IIO_VAL_INT;
  241. case IIO_CHAN_INFO_SAMP_FREQ:
  242. ret = regmap_read(data->regmap, ADXL313_REG_BW_RATE, &regval);
  243. if (ret)
  244. return ret;
  245. ret = FIELD_GET(ADXL313_RATE_MSK, regval) - ADXL313_RATE_BASE;
  246. *val = adxl313_odr_freqs[ret][0];
  247. *val2 = adxl313_odr_freqs[ret][1];
  248. return IIO_VAL_INT_PLUS_MICRO;
  249. default:
  250. return -EINVAL;
  251. }
  252. }
  253. static int adxl313_write_raw(struct iio_dev *indio_dev,
  254. struct iio_chan_spec const *chan,
  255. int val, int val2, long mask)
  256. {
  257. struct adxl313_data *data = iio_priv(indio_dev);
  258. switch (mask) {
  259. case IIO_CHAN_INFO_CALIBBIAS:
  260. /*
  261. * 8-bit resolution at minimum range, that is 4x accel data scale
  262. * factor at full resolution
  263. */
  264. if (clamp_val(val, -128 * 4, 127 * 4) != val)
  265. return -EINVAL;
  266. return regmap_write(data->regmap,
  267. ADXL313_REG_OFS_AXIS(chan->address),
  268. val / 4);
  269. case IIO_CHAN_INFO_SAMP_FREQ:
  270. return adxl313_set_odr(data, val, val2);
  271. default:
  272. return -EINVAL;
  273. }
  274. }
  275. static const struct iio_info adxl313_info = {
  276. .read_raw = adxl313_read_raw,
  277. .write_raw = adxl313_write_raw,
  278. .read_avail = adxl313_read_freq_avail,
  279. };
  280. static int adxl313_setup(struct device *dev, struct adxl313_data *data,
  281. int (*setup)(struct device *, struct regmap *))
  282. {
  283. int ret;
  284. /*
  285. * If sw reset available, ensures the device is in a consistent
  286. * state after start up
  287. */
  288. if (data->chip_info->soft_reset) {
  289. ret = regmap_write(data->regmap, ADXL313_REG_SOFT_RESET,
  290. ADXL313_SOFT_RESET);
  291. if (ret)
  292. return ret;
  293. }
  294. if (setup) {
  295. ret = setup(dev, data->regmap);
  296. if (ret)
  297. return ret;
  298. }
  299. ret = data->chip_info->check_id(dev, data);
  300. if (ret)
  301. return ret;
  302. /* Sets the range to maximum, full resolution, if applicable */
  303. if (data->chip_info->variable_range) {
  304. ret = regmap_update_bits(data->regmap, ADXL313_REG_DATA_FORMAT,
  305. ADXL313_RANGE_MSK,
  306. FIELD_PREP(ADXL313_RANGE_MSK, ADXL313_RANGE_MAX));
  307. if (ret)
  308. return ret;
  309. /* Enables full resolution */
  310. ret = regmap_update_bits(data->regmap, ADXL313_REG_DATA_FORMAT,
  311. ADXL313_FULL_RES, ADXL313_FULL_RES);
  312. if (ret)
  313. return ret;
  314. }
  315. /* Enables measurement mode */
  316. return regmap_update_bits(data->regmap, ADXL313_REG_POWER_CTL,
  317. ADXL313_POWER_CTL_MSK,
  318. ADXL313_MEASUREMENT_MODE);
  319. }
  320. /**
  321. * adxl313_core_probe() - probe and setup for adxl313 accelerometer
  322. * @dev: Driver model representation of the device
  323. * @regmap: Register map of the device
  324. * @chip_info: Structure containing device specific data
  325. * @setup: Setup routine to be executed right before the standard device
  326. * setup, can also be set to NULL if not required
  327. *
  328. * Return: 0 on success, negative errno on error cases
  329. */
  330. int adxl313_core_probe(struct device *dev,
  331. struct regmap *regmap,
  332. const struct adxl313_chip_info *chip_info,
  333. int (*setup)(struct device *, struct regmap *))
  334. {
  335. struct adxl313_data *data;
  336. struct iio_dev *indio_dev;
  337. int ret;
  338. indio_dev = devm_iio_device_alloc(dev, sizeof(*data));
  339. if (!indio_dev)
  340. return -ENOMEM;
  341. data = iio_priv(indio_dev);
  342. data->regmap = regmap;
  343. data->chip_info = chip_info;
  344. mutex_init(&data->lock);
  345. indio_dev->name = chip_info->name;
  346. indio_dev->info = &adxl313_info;
  347. indio_dev->modes = INDIO_DIRECT_MODE;
  348. indio_dev->channels = adxl313_channels;
  349. indio_dev->num_channels = ARRAY_SIZE(adxl313_channels);
  350. ret = adxl313_setup(dev, data, setup);
  351. if (ret) {
  352. dev_err(dev, "ADXL313 setup failed\n");
  353. return ret;
  354. }
  355. return devm_iio_device_register(dev, indio_dev);
  356. }
  357. EXPORT_SYMBOL_NS_GPL(adxl313_core_probe, IIO_ADXL313);
  358. MODULE_AUTHOR("Lucas Stankus <lucas.p.stankus@gmail.com>");
  359. MODULE_DESCRIPTION("ADXL313 3-Axis Digital Accelerometer core driver");
  360. MODULE_LICENSE("GPL v2");