bmi088-accel-core.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * 3-axis accelerometer driver supporting following Bosch-Sensortec chips:
  4. * - BMI088
  5. * - BMI085
  6. * - BMI090L
  7. *
  8. * Copyright (c) 2018-2021, Topic Embedded Products
  9. */
  10. #include <linux/bitfield.h>
  11. #include <linux/delay.h>
  12. #include <linux/iio/iio.h>
  13. #include <linux/iio/sysfs.h>
  14. #include <linux/interrupt.h>
  15. #include <linux/module.h>
  16. #include <linux/pm.h>
  17. #include <linux/pm_runtime.h>
  18. #include <linux/regmap.h>
  19. #include <linux/slab.h>
  20. #include <linux/unaligned.h>
  21. #include "bmi088-accel.h"
  22. #define BMI088_ACCEL_REG_CHIP_ID 0x00
  23. #define BMI088_ACCEL_REG_ERROR 0x02
  24. #define BMI088_ACCEL_REG_INT_STATUS 0x1D
  25. #define BMI088_ACCEL_INT_STATUS_BIT_DRDY BIT(7)
  26. #define BMI088_ACCEL_REG_RESET 0x7E
  27. #define BMI088_ACCEL_RESET_VAL 0xB6
  28. #define BMI088_ACCEL_REG_PWR_CTRL 0x7D
  29. #define BMI088_ACCEL_REG_PWR_CONF 0x7C
  30. #define BMI088_ACCEL_REG_INT_MAP_DATA 0x58
  31. #define BMI088_ACCEL_INT_MAP_DATA_BIT_INT1_DRDY BIT(2)
  32. #define BMI088_ACCEL_INT_MAP_DATA_BIT_INT2_FWM BIT(5)
  33. #define BMI088_ACCEL_REG_INT1_IO_CONF 0x53
  34. #define BMI088_ACCEL_INT1_IO_CONF_BIT_ENABLE_OUT BIT(3)
  35. #define BMI088_ACCEL_INT1_IO_CONF_BIT_LVL BIT(1)
  36. #define BMI088_ACCEL_REG_INT2_IO_CONF 0x54
  37. #define BMI088_ACCEL_INT2_IO_CONF_BIT_ENABLE_OUT BIT(3)
  38. #define BMI088_ACCEL_INT2_IO_CONF_BIT_LVL BIT(1)
  39. #define BMI088_ACCEL_REG_ACC_CONF 0x40
  40. #define BMI088_ACCEL_MODE_ODR_MASK 0x0f
  41. #define BMI088_ACCEL_REG_ACC_RANGE 0x41
  42. #define BMI088_ACCEL_RANGE_3G 0x00
  43. #define BMI088_ACCEL_RANGE_6G 0x01
  44. #define BMI088_ACCEL_RANGE_12G 0x02
  45. #define BMI088_ACCEL_RANGE_24G 0x03
  46. #define BMI088_ACCEL_REG_TEMP 0x22
  47. #define BMI088_ACCEL_REG_TEMP_SHIFT 5
  48. #define BMI088_ACCEL_TEMP_UNIT 125
  49. #define BMI088_ACCEL_TEMP_OFFSET 23000
  50. #define BMI088_ACCEL_REG_XOUT_L 0x12
  51. #define BMI088_ACCEL_AXIS_TO_REG(axis) \
  52. (BMI088_ACCEL_REG_XOUT_L + (axis * 2))
  53. #define BMI088_ACCEL_MAX_STARTUP_TIME_US 1000
  54. #define BMI088_AUTO_SUSPEND_DELAY_MS 2000
  55. #define BMI088_ACCEL_REG_FIFO_STATUS 0x0E
  56. #define BMI088_ACCEL_REG_FIFO_CONFIG0 0x48
  57. #define BMI088_ACCEL_REG_FIFO_CONFIG1 0x49
  58. #define BMI088_ACCEL_REG_FIFO_DATA 0x3F
  59. #define BMI088_ACCEL_FIFO_LENGTH 100
  60. #define BMI088_ACCEL_FIFO_MODE_FIFO 0x40
  61. #define BMI088_ACCEL_FIFO_MODE_STREAM 0x80
  62. #define BMIO088_ACCEL_ACC_RANGE_MSK GENMASK(1, 0)
  63. enum bmi088_accel_axis {
  64. AXIS_X,
  65. AXIS_Y,
  66. AXIS_Z,
  67. };
  68. static const int bmi088_sample_freqs[] = {
  69. 12, 500000,
  70. 25, 0,
  71. 50, 0,
  72. 100, 0,
  73. 200, 0,
  74. 400, 0,
  75. 800, 0,
  76. 1600, 0,
  77. };
  78. /* Available OSR (over sampling rate) sets the 3dB cut-off frequency */
  79. enum bmi088_osr_modes {
  80. BMI088_ACCEL_MODE_OSR_NORMAL = 0xA,
  81. BMI088_ACCEL_MODE_OSR_2 = 0x9,
  82. BMI088_ACCEL_MODE_OSR_4 = 0x8,
  83. };
  84. /* Available ODR (output data rates) in Hz */
  85. enum bmi088_odr_modes {
  86. BMI088_ACCEL_MODE_ODR_12_5 = 0x5,
  87. BMI088_ACCEL_MODE_ODR_25 = 0x6,
  88. BMI088_ACCEL_MODE_ODR_50 = 0x7,
  89. BMI088_ACCEL_MODE_ODR_100 = 0x8,
  90. BMI088_ACCEL_MODE_ODR_200 = 0x9,
  91. BMI088_ACCEL_MODE_ODR_400 = 0xa,
  92. BMI088_ACCEL_MODE_ODR_800 = 0xb,
  93. BMI088_ACCEL_MODE_ODR_1600 = 0xc,
  94. };
  95. struct bmi088_accel_chip_info {
  96. const char *name;
  97. u8 chip_id;
  98. const struct iio_chan_spec *channels;
  99. int num_channels;
  100. const int scale_table[4][2];
  101. };
  102. struct bmi088_accel_data {
  103. struct regmap *regmap;
  104. const struct bmi088_accel_chip_info *chip_info;
  105. u8 buffer[2] __aligned(IIO_DMA_MINALIGN); /* shared DMA safe buffer */
  106. };
  107. static const struct regmap_range bmi088_volatile_ranges[] = {
  108. /* All registers below 0x40 are volatile, except the CHIP ID. */
  109. regmap_reg_range(BMI088_ACCEL_REG_ERROR, 0x3f),
  110. /* Mark the RESET as volatile too, it is self-clearing */
  111. regmap_reg_range(BMI088_ACCEL_REG_RESET, BMI088_ACCEL_REG_RESET),
  112. };
  113. static const struct regmap_access_table bmi088_volatile_table = {
  114. .yes_ranges = bmi088_volatile_ranges,
  115. .n_yes_ranges = ARRAY_SIZE(bmi088_volatile_ranges),
  116. };
  117. const struct regmap_config bmi088_regmap_conf = {
  118. .reg_bits = 8,
  119. .val_bits = 8,
  120. .max_register = 0x7E,
  121. .volatile_table = &bmi088_volatile_table,
  122. .cache_type = REGCACHE_RBTREE,
  123. };
  124. EXPORT_SYMBOL_NS_GPL(bmi088_regmap_conf, IIO_BMI088);
  125. static int bmi088_accel_power_up(struct bmi088_accel_data *data)
  126. {
  127. int ret;
  128. /* Enable accelerometer and temperature sensor */
  129. ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CTRL, 0x4);
  130. if (ret)
  131. return ret;
  132. /* Datasheet recommends to wait at least 5ms before communication */
  133. usleep_range(5000, 6000);
  134. /* Disable suspend mode */
  135. ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CONF, 0x0);
  136. if (ret)
  137. return ret;
  138. /* Recommended at least 1ms before further communication */
  139. usleep_range(1000, 1200);
  140. return 0;
  141. }
  142. static int bmi088_accel_power_down(struct bmi088_accel_data *data)
  143. {
  144. int ret;
  145. /* Enable suspend mode */
  146. ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CONF, 0x3);
  147. if (ret)
  148. return ret;
  149. /* Recommended at least 1ms before further communication */
  150. usleep_range(1000, 1200);
  151. /* Disable accelerometer and temperature sensor */
  152. ret = regmap_write(data->regmap, BMI088_ACCEL_REG_PWR_CTRL, 0x0);
  153. if (ret)
  154. return ret;
  155. /* Datasheet recommends to wait at least 5ms before communication */
  156. usleep_range(5000, 6000);
  157. return 0;
  158. }
  159. static int bmi088_accel_get_sample_freq(struct bmi088_accel_data *data,
  160. int *val, int *val2)
  161. {
  162. unsigned int value;
  163. int ret;
  164. ret = regmap_read(data->regmap, BMI088_ACCEL_REG_ACC_CONF,
  165. &value);
  166. if (ret)
  167. return ret;
  168. value &= BMI088_ACCEL_MODE_ODR_MASK;
  169. value -= BMI088_ACCEL_MODE_ODR_12_5;
  170. value <<= 1;
  171. if (value >= ARRAY_SIZE(bmi088_sample_freqs) - 1)
  172. return -EINVAL;
  173. *val = bmi088_sample_freqs[value];
  174. *val2 = bmi088_sample_freqs[value + 1];
  175. return IIO_VAL_INT_PLUS_MICRO;
  176. }
  177. static int bmi088_accel_set_sample_freq(struct bmi088_accel_data *data, int val)
  178. {
  179. unsigned int regval;
  180. int index = 0;
  181. while (index < ARRAY_SIZE(bmi088_sample_freqs) &&
  182. bmi088_sample_freqs[index] != val)
  183. index += 2;
  184. if (index >= ARRAY_SIZE(bmi088_sample_freqs))
  185. return -EINVAL;
  186. regval = (index >> 1) + BMI088_ACCEL_MODE_ODR_12_5;
  187. return regmap_update_bits(data->regmap, BMI088_ACCEL_REG_ACC_CONF,
  188. BMI088_ACCEL_MODE_ODR_MASK, regval);
  189. }
  190. static int bmi088_accel_set_scale(struct bmi088_accel_data *data, int val, int val2)
  191. {
  192. unsigned int i;
  193. for (i = 0; i < 4; i++)
  194. if (val == data->chip_info->scale_table[i][0] &&
  195. val2 == data->chip_info->scale_table[i][1])
  196. break;
  197. if (i == 4)
  198. return -EINVAL;
  199. return regmap_write(data->regmap, BMI088_ACCEL_REG_ACC_RANGE, i);
  200. }
  201. static int bmi088_accel_get_temp(struct bmi088_accel_data *data, int *val)
  202. {
  203. int ret;
  204. s16 temp;
  205. ret = regmap_bulk_read(data->regmap, BMI088_ACCEL_REG_TEMP,
  206. &data->buffer, sizeof(__be16));
  207. if (ret)
  208. return ret;
  209. /* data->buffer is cacheline aligned */
  210. temp = be16_to_cpu(*(__be16 *)data->buffer);
  211. *val = temp >> BMI088_ACCEL_REG_TEMP_SHIFT;
  212. return IIO_VAL_INT;
  213. }
  214. static int bmi088_accel_get_axis(struct bmi088_accel_data *data,
  215. struct iio_chan_spec const *chan,
  216. int *val)
  217. {
  218. int ret;
  219. s16 raw_val;
  220. ret = regmap_bulk_read(data->regmap,
  221. BMI088_ACCEL_AXIS_TO_REG(chan->scan_index),
  222. data->buffer, sizeof(__le16));
  223. if (ret)
  224. return ret;
  225. raw_val = le16_to_cpu(*(__le16 *)data->buffer);
  226. *val = raw_val;
  227. return IIO_VAL_INT;
  228. }
  229. static int bmi088_accel_read_raw(struct iio_dev *indio_dev,
  230. struct iio_chan_spec const *chan,
  231. int *val, int *val2, long mask)
  232. {
  233. struct bmi088_accel_data *data = iio_priv(indio_dev);
  234. struct device *dev = regmap_get_device(data->regmap);
  235. int ret;
  236. int reg;
  237. switch (mask) {
  238. case IIO_CHAN_INFO_RAW:
  239. switch (chan->type) {
  240. case IIO_TEMP:
  241. ret = pm_runtime_resume_and_get(dev);
  242. if (ret)
  243. return ret;
  244. ret = bmi088_accel_get_temp(data, val);
  245. goto out_read_raw_pm_put;
  246. case IIO_ACCEL:
  247. ret = pm_runtime_resume_and_get(dev);
  248. if (ret)
  249. return ret;
  250. ret = iio_device_claim_direct_mode(indio_dev);
  251. if (ret)
  252. goto out_read_raw_pm_put;
  253. ret = bmi088_accel_get_axis(data, chan, val);
  254. iio_device_release_direct_mode(indio_dev);
  255. if (!ret)
  256. ret = IIO_VAL_INT;
  257. goto out_read_raw_pm_put;
  258. default:
  259. return -EINVAL;
  260. }
  261. case IIO_CHAN_INFO_OFFSET:
  262. switch (chan->type) {
  263. case IIO_TEMP:
  264. /* Offset applies before scale */
  265. *val = BMI088_ACCEL_TEMP_OFFSET/BMI088_ACCEL_TEMP_UNIT;
  266. return IIO_VAL_INT;
  267. default:
  268. return -EINVAL;
  269. }
  270. case IIO_CHAN_INFO_SCALE:
  271. switch (chan->type) {
  272. case IIO_TEMP:
  273. /* 0.125 degrees per LSB */
  274. *val = BMI088_ACCEL_TEMP_UNIT;
  275. return IIO_VAL_INT;
  276. case IIO_ACCEL:
  277. ret = pm_runtime_resume_and_get(dev);
  278. if (ret)
  279. return ret;
  280. ret = regmap_read(data->regmap,
  281. BMI088_ACCEL_REG_ACC_RANGE, &reg);
  282. if (ret)
  283. goto out_read_raw_pm_put;
  284. reg = FIELD_GET(BMIO088_ACCEL_ACC_RANGE_MSK, reg);
  285. *val = data->chip_info->scale_table[reg][0];
  286. *val2 = data->chip_info->scale_table[reg][1];
  287. ret = IIO_VAL_INT_PLUS_MICRO;
  288. goto out_read_raw_pm_put;
  289. default:
  290. return -EINVAL;
  291. }
  292. case IIO_CHAN_INFO_SAMP_FREQ:
  293. ret = pm_runtime_resume_and_get(dev);
  294. if (ret)
  295. return ret;
  296. ret = bmi088_accel_get_sample_freq(data, val, val2);
  297. goto out_read_raw_pm_put;
  298. default:
  299. break;
  300. }
  301. return -EINVAL;
  302. out_read_raw_pm_put:
  303. pm_runtime_mark_last_busy(dev);
  304. pm_runtime_put_autosuspend(dev);
  305. return ret;
  306. }
  307. static int bmi088_accel_read_avail(struct iio_dev *indio_dev,
  308. struct iio_chan_spec const *chan,
  309. const int **vals, int *type, int *length,
  310. long mask)
  311. {
  312. struct bmi088_accel_data *data = iio_priv(indio_dev);
  313. switch (mask) {
  314. case IIO_CHAN_INFO_SCALE:
  315. *vals = (const int *)data->chip_info->scale_table;
  316. *length = 8;
  317. *type = IIO_VAL_INT_PLUS_MICRO;
  318. return IIO_AVAIL_LIST;
  319. case IIO_CHAN_INFO_SAMP_FREQ:
  320. *type = IIO_VAL_INT_PLUS_MICRO;
  321. *vals = bmi088_sample_freqs;
  322. *length = ARRAY_SIZE(bmi088_sample_freqs);
  323. return IIO_AVAIL_LIST;
  324. default:
  325. return -EINVAL;
  326. }
  327. }
  328. static int bmi088_accel_write_raw(struct iio_dev *indio_dev,
  329. struct iio_chan_spec const *chan,
  330. int val, int val2, long mask)
  331. {
  332. struct bmi088_accel_data *data = iio_priv(indio_dev);
  333. struct device *dev = regmap_get_device(data->regmap);
  334. int ret;
  335. switch (mask) {
  336. case IIO_CHAN_INFO_SCALE:
  337. ret = pm_runtime_resume_and_get(dev);
  338. if (ret)
  339. return ret;
  340. ret = bmi088_accel_set_scale(data, val, val2);
  341. pm_runtime_mark_last_busy(dev);
  342. pm_runtime_put_autosuspend(dev);
  343. return ret;
  344. case IIO_CHAN_INFO_SAMP_FREQ:
  345. ret = pm_runtime_resume_and_get(dev);
  346. if (ret)
  347. return ret;
  348. ret = bmi088_accel_set_sample_freq(data, val);
  349. pm_runtime_mark_last_busy(dev);
  350. pm_runtime_put_autosuspend(dev);
  351. return ret;
  352. default:
  353. return -EINVAL;
  354. }
  355. }
  356. #define BMI088_ACCEL_CHANNEL(_axis) { \
  357. .type = IIO_ACCEL, \
  358. .modified = 1, \
  359. .channel2 = IIO_MOD_##_axis, \
  360. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  361. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  362. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  363. .info_mask_shared_by_type_available = BIT(IIO_CHAN_INFO_SAMP_FREQ) | \
  364. BIT(IIO_CHAN_INFO_SCALE), \
  365. .scan_index = AXIS_##_axis, \
  366. }
  367. static const struct iio_chan_spec bmi088_accel_channels[] = {
  368. {
  369. .type = IIO_TEMP,
  370. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  371. BIT(IIO_CHAN_INFO_SCALE) |
  372. BIT(IIO_CHAN_INFO_OFFSET),
  373. .scan_index = -1,
  374. },
  375. BMI088_ACCEL_CHANNEL(X),
  376. BMI088_ACCEL_CHANNEL(Y),
  377. BMI088_ACCEL_CHANNEL(Z),
  378. IIO_CHAN_SOFT_TIMESTAMP(3),
  379. };
  380. static const struct bmi088_accel_chip_info bmi088_accel_chip_info_tbl[] = {
  381. [BOSCH_BMI085] = {
  382. .name = "bmi085-accel",
  383. .chip_id = 0x1F,
  384. .channels = bmi088_accel_channels,
  385. .num_channels = ARRAY_SIZE(bmi088_accel_channels),
  386. .scale_table = {{0, 598}, {0, 1196}, {0, 2393}, {0, 4785}},
  387. },
  388. [BOSCH_BMI088] = {
  389. .name = "bmi088-accel",
  390. .chip_id = 0x1E,
  391. .channels = bmi088_accel_channels,
  392. .num_channels = ARRAY_SIZE(bmi088_accel_channels),
  393. .scale_table = {{0, 897}, {0, 1794}, {0, 3589}, {0, 7178}},
  394. },
  395. [BOSCH_BMI090L] = {
  396. .name = "bmi090l-accel",
  397. .chip_id = 0x1A,
  398. .channels = bmi088_accel_channels,
  399. .num_channels = ARRAY_SIZE(bmi088_accel_channels),
  400. .scale_table = {{0, 897}, {0, 1794}, {0, 3589}, {0, 7178}},
  401. },
  402. };
  403. static const struct iio_info bmi088_accel_info = {
  404. .read_raw = bmi088_accel_read_raw,
  405. .write_raw = bmi088_accel_write_raw,
  406. .read_avail = bmi088_accel_read_avail,
  407. };
  408. static const unsigned long bmi088_accel_scan_masks[] = {
  409. BIT(AXIS_X) | BIT(AXIS_Y) | BIT(AXIS_Z),
  410. 0
  411. };
  412. static int bmi088_accel_chip_init(struct bmi088_accel_data *data, enum bmi_device_type type)
  413. {
  414. struct device *dev = regmap_get_device(data->regmap);
  415. int ret, i;
  416. unsigned int val;
  417. if (type >= BOSCH_UNKNOWN)
  418. return -ENODEV;
  419. /* Do a dummy read to enable SPI interface, won't harm I2C */
  420. regmap_read(data->regmap, BMI088_ACCEL_REG_INT_STATUS, &val);
  421. /*
  422. * Reset chip to get it in a known good state. A delay of 1ms after
  423. * reset is required according to the data sheet
  424. */
  425. ret = regmap_write(data->regmap, BMI088_ACCEL_REG_RESET,
  426. BMI088_ACCEL_RESET_VAL);
  427. if (ret)
  428. return ret;
  429. usleep_range(1000, 2000);
  430. /* Do a dummy read again after a reset to enable the SPI interface */
  431. regmap_read(data->regmap, BMI088_ACCEL_REG_INT_STATUS, &val);
  432. /* Read chip ID */
  433. ret = regmap_read(data->regmap, BMI088_ACCEL_REG_CHIP_ID, &val);
  434. if (ret) {
  435. dev_err(dev, "Error: Reading chip id\n");
  436. return ret;
  437. }
  438. /* Validate chip ID */
  439. for (i = 0; i < ARRAY_SIZE(bmi088_accel_chip_info_tbl); i++)
  440. if (bmi088_accel_chip_info_tbl[i].chip_id == val)
  441. break;
  442. if (i == ARRAY_SIZE(bmi088_accel_chip_info_tbl))
  443. data->chip_info = &bmi088_accel_chip_info_tbl[type];
  444. else
  445. data->chip_info = &bmi088_accel_chip_info_tbl[i];
  446. if (i != type)
  447. dev_warn(dev, "unexpected chip id 0x%X\n", val);
  448. return 0;
  449. }
  450. int bmi088_accel_core_probe(struct device *dev, struct regmap *regmap,
  451. int irq, enum bmi_device_type type)
  452. {
  453. struct bmi088_accel_data *data;
  454. struct iio_dev *indio_dev;
  455. int ret;
  456. indio_dev = devm_iio_device_alloc(dev, sizeof(*data));
  457. if (!indio_dev)
  458. return -ENOMEM;
  459. data = iio_priv(indio_dev);
  460. dev_set_drvdata(dev, indio_dev);
  461. data->regmap = regmap;
  462. ret = bmi088_accel_chip_init(data, type);
  463. if (ret)
  464. return ret;
  465. indio_dev->channels = data->chip_info->channels;
  466. indio_dev->num_channels = data->chip_info->num_channels;
  467. indio_dev->name = data->chip_info->name;
  468. indio_dev->available_scan_masks = bmi088_accel_scan_masks;
  469. indio_dev->modes = INDIO_DIRECT_MODE;
  470. indio_dev->info = &bmi088_accel_info;
  471. /* Enable runtime PM */
  472. pm_runtime_get_noresume(dev);
  473. pm_runtime_set_suspended(dev);
  474. pm_runtime_enable(dev);
  475. /* We need ~6ms to startup, so set the delay to 6 seconds */
  476. pm_runtime_set_autosuspend_delay(dev, 6000);
  477. pm_runtime_use_autosuspend(dev);
  478. pm_runtime_put(dev);
  479. ret = iio_device_register(indio_dev);
  480. if (ret)
  481. dev_err(dev, "Unable to register iio device\n");
  482. return ret;
  483. }
  484. EXPORT_SYMBOL_NS_GPL(bmi088_accel_core_probe, IIO_BMI088);
  485. void bmi088_accel_core_remove(struct device *dev)
  486. {
  487. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  488. struct bmi088_accel_data *data = iio_priv(indio_dev);
  489. iio_device_unregister(indio_dev);
  490. pm_runtime_disable(dev);
  491. pm_runtime_set_suspended(dev);
  492. bmi088_accel_power_down(data);
  493. }
  494. EXPORT_SYMBOL_NS_GPL(bmi088_accel_core_remove, IIO_BMI088);
  495. static int bmi088_accel_runtime_suspend(struct device *dev)
  496. {
  497. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  498. struct bmi088_accel_data *data = iio_priv(indio_dev);
  499. return bmi088_accel_power_down(data);
  500. }
  501. static int bmi088_accel_runtime_resume(struct device *dev)
  502. {
  503. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  504. struct bmi088_accel_data *data = iio_priv(indio_dev);
  505. return bmi088_accel_power_up(data);
  506. }
  507. EXPORT_NS_GPL_RUNTIME_DEV_PM_OPS(bmi088_accel_pm_ops,
  508. bmi088_accel_runtime_suspend,
  509. bmi088_accel_runtime_resume, NULL,
  510. IIO_BMI088);
  511. MODULE_AUTHOR("Niek van Agt <niek.van.agt@topicproducts.com>");
  512. MODULE_LICENSE("GPL v2");
  513. MODULE_DESCRIPTION("BMI088 accelerometer driver (core)");