mt6370-adc.c 8.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2022 Richtek Technology Corp.
  4. *
  5. * Author: ChiaEn Wu <chiaen_wu@richtek.com>
  6. */
  7. #include <linux/bits.h>
  8. #include <linux/bitfield.h>
  9. #include <linux/iio/iio.h>
  10. #include <linux/kernel.h>
  11. #include <linux/mod_devicetable.h>
  12. #include <linux/module.h>
  13. #include <linux/mutex.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/regmap.h>
  16. #include <linux/sysfs.h>
  17. #include <linux/units.h>
  18. #include <dt-bindings/iio/adc/mediatek,mt6370_adc.h>
  19. #define MT6370_REG_DEV_INFO 0x100
  20. #define MT6370_REG_CHG_CTRL3 0x113
  21. #define MT6370_REG_CHG_CTRL7 0x117
  22. #define MT6370_REG_CHG_ADC 0x121
  23. #define MT6370_REG_ADC_DATA_H 0x14C
  24. #define MT6370_ADC_START_MASK BIT(0)
  25. #define MT6370_ADC_IN_SEL_MASK GENMASK(7, 4)
  26. #define MT6370_AICR_ICHG_MASK GENMASK(7, 2)
  27. #define MT6370_VENID_MASK GENMASK(7, 4)
  28. #define MT6370_AICR_100_mA 0x0
  29. #define MT6370_AICR_150_mA 0x1
  30. #define MT6370_AICR_200_mA 0x2
  31. #define MT6370_AICR_250_mA 0x3
  32. #define MT6370_AICR_300_mA 0x4
  33. #define MT6370_AICR_350_mA 0x5
  34. #define MT6370_ICHG_100_mA 0x0
  35. #define MT6370_ICHG_200_mA 0x1
  36. #define MT6370_ICHG_300_mA 0x2
  37. #define MT6370_ICHG_400_mA 0x3
  38. #define MT6370_ICHG_500_mA 0x4
  39. #define MT6370_ICHG_600_mA 0x5
  40. #define MT6370_ICHG_700_mA 0x6
  41. #define MT6370_ICHG_800_mA 0x7
  42. #define ADC_CONV_TIME_MS 35
  43. #define ADC_CONV_POLLING_TIME_US 1000
  44. #define MT6370_VID_RT5081 0x8
  45. #define MT6370_VID_RT5081A 0xA
  46. #define MT6370_VID_MT6370 0xE
  47. struct mt6370_adc_data {
  48. struct device *dev;
  49. struct regmap *regmap;
  50. /*
  51. * This mutex lock is for preventing the different ADC channels
  52. * from being read at the same time.
  53. */
  54. struct mutex adc_lock;
  55. unsigned int vid;
  56. };
  57. static int mt6370_adc_read_channel(struct mt6370_adc_data *priv, int chan,
  58. unsigned long addr, int *val)
  59. {
  60. unsigned int reg_val;
  61. __be16 be_val;
  62. int ret;
  63. mutex_lock(&priv->adc_lock);
  64. reg_val = MT6370_ADC_START_MASK |
  65. FIELD_PREP(MT6370_ADC_IN_SEL_MASK, addr);
  66. ret = regmap_write(priv->regmap, MT6370_REG_CHG_ADC, reg_val);
  67. if (ret)
  68. goto adc_unlock;
  69. msleep(ADC_CONV_TIME_MS);
  70. ret = regmap_read_poll_timeout(priv->regmap,
  71. MT6370_REG_CHG_ADC, reg_val,
  72. !(reg_val & MT6370_ADC_START_MASK),
  73. ADC_CONV_POLLING_TIME_US,
  74. ADC_CONV_TIME_MS * MILLI * 3);
  75. if (ret) {
  76. dev_err(priv->dev, "Failed to read ADC register (%d)\n", ret);
  77. goto adc_unlock;
  78. }
  79. ret = regmap_raw_read(priv->regmap, MT6370_REG_ADC_DATA_H,
  80. &be_val, sizeof(be_val));
  81. if (ret)
  82. goto adc_unlock;
  83. *val = be16_to_cpu(be_val);
  84. ret = IIO_VAL_INT;
  85. adc_unlock:
  86. mutex_unlock(&priv->adc_lock);
  87. return ret;
  88. }
  89. static int mt6370_adc_get_ibus_scale(struct mt6370_adc_data *priv)
  90. {
  91. switch (priv->vid) {
  92. case MT6370_VID_RT5081:
  93. case MT6370_VID_RT5081A:
  94. case MT6370_VID_MT6370:
  95. return 3350;
  96. default:
  97. return 3875;
  98. }
  99. }
  100. static int mt6370_adc_get_ibat_scale(struct mt6370_adc_data *priv)
  101. {
  102. switch (priv->vid) {
  103. case MT6370_VID_RT5081:
  104. case MT6370_VID_RT5081A:
  105. case MT6370_VID_MT6370:
  106. return 2680;
  107. default:
  108. return 3870;
  109. }
  110. }
  111. static int mt6370_adc_read_scale(struct mt6370_adc_data *priv,
  112. int chan, int *val1, int *val2)
  113. {
  114. unsigned int reg_val;
  115. int ret;
  116. switch (chan) {
  117. case MT6370_CHAN_VBAT:
  118. case MT6370_CHAN_VSYS:
  119. case MT6370_CHAN_CHG_VDDP:
  120. *val1 = 5;
  121. return IIO_VAL_INT;
  122. case MT6370_CHAN_IBUS:
  123. ret = regmap_read(priv->regmap, MT6370_REG_CHG_CTRL3, &reg_val);
  124. if (ret)
  125. return ret;
  126. reg_val = FIELD_GET(MT6370_AICR_ICHG_MASK, reg_val);
  127. switch (reg_val) {
  128. case MT6370_AICR_100_mA:
  129. case MT6370_AICR_150_mA:
  130. case MT6370_AICR_200_mA:
  131. case MT6370_AICR_250_mA:
  132. case MT6370_AICR_300_mA:
  133. case MT6370_AICR_350_mA:
  134. *val1 = mt6370_adc_get_ibus_scale(priv);
  135. break;
  136. default:
  137. *val1 = 5000;
  138. break;
  139. }
  140. *val2 = 100;
  141. return IIO_VAL_FRACTIONAL;
  142. case MT6370_CHAN_IBAT:
  143. ret = regmap_read(priv->regmap, MT6370_REG_CHG_CTRL7, &reg_val);
  144. if (ret)
  145. return ret;
  146. reg_val = FIELD_GET(MT6370_AICR_ICHG_MASK, reg_val);
  147. switch (reg_val) {
  148. case MT6370_ICHG_100_mA:
  149. case MT6370_ICHG_200_mA:
  150. case MT6370_ICHG_300_mA:
  151. case MT6370_ICHG_400_mA:
  152. *val1 = 2375;
  153. break;
  154. case MT6370_ICHG_500_mA:
  155. case MT6370_ICHG_600_mA:
  156. case MT6370_ICHG_700_mA:
  157. case MT6370_ICHG_800_mA:
  158. *val1 = mt6370_adc_get_ibat_scale(priv);
  159. break;
  160. default:
  161. *val1 = 5000;
  162. break;
  163. }
  164. *val2 = 100;
  165. return IIO_VAL_FRACTIONAL;
  166. case MT6370_CHAN_VBUSDIV5:
  167. *val1 = 25;
  168. return IIO_VAL_INT;
  169. case MT6370_CHAN_VBUSDIV2:
  170. *val1 = 10;
  171. return IIO_VAL_INT;
  172. case MT6370_CHAN_TS_BAT:
  173. *val1 = 25;
  174. *val2 = 10000;
  175. return IIO_VAL_FRACTIONAL;
  176. case MT6370_CHAN_TEMP_JC:
  177. *val1 = 2000;
  178. return IIO_VAL_INT;
  179. default:
  180. return -EINVAL;
  181. }
  182. }
  183. static int mt6370_adc_read_offset(struct mt6370_adc_data *priv,
  184. int chan, int *val)
  185. {
  186. *val = -20;
  187. return IIO_VAL_INT;
  188. }
  189. static int mt6370_adc_read_raw(struct iio_dev *iio_dev,
  190. const struct iio_chan_spec *chan,
  191. int *val, int *val2, long mask)
  192. {
  193. struct mt6370_adc_data *priv = iio_priv(iio_dev);
  194. switch (mask) {
  195. case IIO_CHAN_INFO_RAW:
  196. return mt6370_adc_read_channel(priv, chan->channel,
  197. chan->address, val);
  198. case IIO_CHAN_INFO_SCALE:
  199. return mt6370_adc_read_scale(priv, chan->channel, val, val2);
  200. case IIO_CHAN_INFO_OFFSET:
  201. return mt6370_adc_read_offset(priv, chan->channel, val);
  202. default:
  203. return -EINVAL;
  204. }
  205. }
  206. static const char * const mt6370_channel_labels[MT6370_CHAN_MAX] = {
  207. [MT6370_CHAN_VBUSDIV5] = "vbusdiv5",
  208. [MT6370_CHAN_VBUSDIV2] = "vbusdiv2",
  209. [MT6370_CHAN_VSYS] = "vsys",
  210. [MT6370_CHAN_VBAT] = "vbat",
  211. [MT6370_CHAN_TS_BAT] = "ts_bat",
  212. [MT6370_CHAN_IBUS] = "ibus",
  213. [MT6370_CHAN_IBAT] = "ibat",
  214. [MT6370_CHAN_CHG_VDDP] = "chg_vddp",
  215. [MT6370_CHAN_TEMP_JC] = "temp_jc",
  216. };
  217. static int mt6370_adc_read_label(struct iio_dev *iio_dev,
  218. struct iio_chan_spec const *chan, char *label)
  219. {
  220. return sysfs_emit(label, "%s\n", mt6370_channel_labels[chan->channel]);
  221. }
  222. static const struct iio_info mt6370_adc_iio_info = {
  223. .read_raw = mt6370_adc_read_raw,
  224. .read_label = mt6370_adc_read_label,
  225. };
  226. #define MT6370_ADC_CHAN(_idx, _type, _addr, _extra_info) { \
  227. .type = _type, \
  228. .channel = MT6370_CHAN_##_idx, \
  229. .address = _addr, \
  230. .scan_index = MT6370_CHAN_##_idx, \
  231. .indexed = 1, \
  232. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  233. BIT(IIO_CHAN_INFO_SCALE) | \
  234. _extra_info, \
  235. }
  236. static const struct iio_chan_spec mt6370_adc_channels[] = {
  237. MT6370_ADC_CHAN(VBUSDIV5, IIO_VOLTAGE, 1, 0),
  238. MT6370_ADC_CHAN(VBUSDIV2, IIO_VOLTAGE, 2, 0),
  239. MT6370_ADC_CHAN(VSYS, IIO_VOLTAGE, 3, 0),
  240. MT6370_ADC_CHAN(VBAT, IIO_VOLTAGE, 4, 0),
  241. MT6370_ADC_CHAN(TS_BAT, IIO_VOLTAGE, 6, 0),
  242. MT6370_ADC_CHAN(IBUS, IIO_CURRENT, 8, 0),
  243. MT6370_ADC_CHAN(IBAT, IIO_CURRENT, 9, 0),
  244. MT6370_ADC_CHAN(CHG_VDDP, IIO_VOLTAGE, 11, 0),
  245. MT6370_ADC_CHAN(TEMP_JC, IIO_TEMP, 12, BIT(IIO_CHAN_INFO_OFFSET)),
  246. };
  247. static int mt6370_get_vendor_info(struct mt6370_adc_data *priv)
  248. {
  249. unsigned int dev_info;
  250. int ret;
  251. ret = regmap_read(priv->regmap, MT6370_REG_DEV_INFO, &dev_info);
  252. if (ret)
  253. return ret;
  254. priv->vid = FIELD_GET(MT6370_VENID_MASK, dev_info);
  255. return 0;
  256. }
  257. static int mt6370_adc_probe(struct platform_device *pdev)
  258. {
  259. struct device *dev = &pdev->dev;
  260. struct mt6370_adc_data *priv;
  261. struct iio_dev *indio_dev;
  262. struct regmap *regmap;
  263. int ret;
  264. regmap = dev_get_regmap(pdev->dev.parent, NULL);
  265. if (!regmap)
  266. return dev_err_probe(dev, -ENODEV, "Failed to get regmap\n");
  267. indio_dev = devm_iio_device_alloc(dev, sizeof(*priv));
  268. if (!indio_dev)
  269. return -ENOMEM;
  270. priv = iio_priv(indio_dev);
  271. priv->dev = dev;
  272. priv->regmap = regmap;
  273. mutex_init(&priv->adc_lock);
  274. ret = mt6370_get_vendor_info(priv);
  275. if (ret)
  276. return dev_err_probe(dev, ret, "Failed to get vid\n");
  277. ret = regmap_write(priv->regmap, MT6370_REG_CHG_ADC, 0);
  278. if (ret)
  279. return dev_err_probe(dev, ret, "Failed to reset ADC\n");
  280. indio_dev->name = "mt6370-adc";
  281. indio_dev->info = &mt6370_adc_iio_info;
  282. indio_dev->modes = INDIO_DIRECT_MODE;
  283. indio_dev->channels = mt6370_adc_channels;
  284. indio_dev->num_channels = ARRAY_SIZE(mt6370_adc_channels);
  285. return devm_iio_device_register(dev, indio_dev);
  286. }
  287. static const struct of_device_id mt6370_adc_of_id[] = {
  288. { .compatible = "mediatek,mt6370-adc", },
  289. {}
  290. };
  291. MODULE_DEVICE_TABLE(of, mt6370_adc_of_id);
  292. static struct platform_driver mt6370_adc_driver = {
  293. .driver = {
  294. .name = "mt6370-adc",
  295. .of_match_table = mt6370_adc_of_id,
  296. },
  297. .probe = mt6370_adc_probe,
  298. };
  299. module_platform_driver(mt6370_adc_driver);
  300. MODULE_AUTHOR("ChiaEn Wu <chiaen_wu@richtek.com>");
  301. MODULE_DESCRIPTION("MT6370 ADC Driver");
  302. MODULE_LICENSE("GPL v2");