rtq6056.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (c) 2022 Richtek Technology Corp.
  4. *
  5. * ChiYuan Huang <cy_huang@richtek.com>
  6. */
  7. #include <linux/bitops.h>
  8. #include <linux/delay.h>
  9. #include <linux/i2c.h>
  10. #include <linux/kernel.h>
  11. #include <linux/mod_devicetable.h>
  12. #include <linux/module.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/property.h>
  15. #include <linux/regmap.h>
  16. #include <linux/sysfs.h>
  17. #include <linux/types.h>
  18. #include <linux/util_macros.h>
  19. #include <linux/iio/buffer.h>
  20. #include <linux/iio/iio.h>
  21. #include <linux/iio/sysfs.h>
  22. #include <linux/iio/trigger_consumer.h>
  23. #include <linux/iio/triggered_buffer.h>
  24. #define RTQ6056_REG_CONFIG 0x00
  25. #define RTQ6056_REG_SHUNTVOLT 0x01
  26. #define RTQ6056_REG_BUSVOLT 0x02
  27. #define RTQ6056_REG_POWER 0x03
  28. #define RTQ6056_REG_CURRENT 0x04
  29. #define RTQ6056_REG_CALIBRATION 0x05
  30. #define RTQ6056_REG_MASKENABLE 0x06
  31. #define RTQ6056_REG_ALERTLIMIT 0x07
  32. #define RTQ6056_REG_MANUFACTID 0xFE
  33. #define RTQ6056_REG_DIEID 0xFF
  34. #define RTQ6056_VENDOR_ID 0x1214
  35. #define RTQ6056_DEFAULT_CONFIG 0x4127
  36. #define RTQ6056_CONT_ALLON 7
  37. #define RTQ6059_DEFAULT_CONFIG 0x3C47
  38. #define RTQ6059_VBUS_LSB_OFFSET 3
  39. #define RTQ6059_AVG_BASE 8
  40. enum {
  41. RTQ6056_CH_VSHUNT = 0,
  42. RTQ6056_CH_VBUS,
  43. RTQ6056_CH_POWER,
  44. RTQ6056_CH_CURRENT,
  45. RTQ6056_MAX_CHANNEL
  46. };
  47. /*
  48. * The enum is to present the 0x00 CONFIG RG bitfield for the 16bit RG value
  49. * field value order from LSB to MSB
  50. * RTQ6053/6 is OPMODE->VSHUNTCT->VBUSCT->AVG->RESET
  51. * RTQ6059 is OPMODE->SADC->BADC->PGA->RESET
  52. */
  53. enum {
  54. F_OPMODE = 0,
  55. F_VSHUNTCT,
  56. F_RTQ6059_SADC = F_VSHUNTCT,
  57. F_VBUSCT,
  58. F_RTQ6059_BADC = F_VBUSCT,
  59. F_AVG,
  60. F_RTQ6059_PGA = F_AVG,
  61. F_RESET,
  62. F_MAX_FIELDS
  63. };
  64. struct rtq6056_priv;
  65. struct richtek_dev_data {
  66. bool fixed_samp_freq;
  67. u8 vbus_offset;
  68. int default_conv_time_us;
  69. unsigned int default_config;
  70. unsigned int calib_coefficient;
  71. const int *avg_sample_list;
  72. int avg_sample_list_length;
  73. const struct reg_field *reg_fields;
  74. const struct iio_chan_spec *channels;
  75. int num_channels;
  76. int (*read_scale)(struct iio_chan_spec const *ch, int *val, int *val2);
  77. int (*set_average)(struct rtq6056_priv *priv, int val);
  78. };
  79. struct rtq6056_priv {
  80. struct device *dev;
  81. struct regmap *regmap;
  82. struct regmap_field *rm_fields[F_MAX_FIELDS];
  83. const struct richtek_dev_data *devdata;
  84. u32 shunt_resistor_uohm;
  85. int vshuntct_us;
  86. int vbusct_us;
  87. int avg_sample;
  88. };
  89. static const struct reg_field rtq6056_reg_fields[F_MAX_FIELDS] = {
  90. [F_OPMODE] = REG_FIELD(RTQ6056_REG_CONFIG, 0, 2),
  91. [F_VSHUNTCT] = REG_FIELD(RTQ6056_REG_CONFIG, 3, 5),
  92. [F_VBUSCT] = REG_FIELD(RTQ6056_REG_CONFIG, 6, 8),
  93. [F_AVG] = REG_FIELD(RTQ6056_REG_CONFIG, 9, 11),
  94. [F_RESET] = REG_FIELD(RTQ6056_REG_CONFIG, 15, 15),
  95. };
  96. static const struct reg_field rtq6059_reg_fields[F_MAX_FIELDS] = {
  97. [F_OPMODE] = REG_FIELD(RTQ6056_REG_CONFIG, 0, 2),
  98. [F_RTQ6059_SADC] = REG_FIELD(RTQ6056_REG_CONFIG, 3, 6),
  99. [F_RTQ6059_BADC] = REG_FIELD(RTQ6056_REG_CONFIG, 7, 10),
  100. [F_RTQ6059_PGA] = REG_FIELD(RTQ6056_REG_CONFIG, 11, 12),
  101. [F_RESET] = REG_FIELD(RTQ6056_REG_CONFIG, 15, 15),
  102. };
  103. static const struct iio_chan_spec rtq6056_channels[RTQ6056_MAX_CHANNEL + 1] = {
  104. {
  105. .type = IIO_VOLTAGE,
  106. .indexed = 1,
  107. .channel = 0,
  108. .address = RTQ6056_REG_SHUNTVOLT,
  109. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  110. BIT(IIO_CHAN_INFO_SCALE) |
  111. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  112. .info_mask_separate_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
  113. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  114. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  115. .scan_index = 0,
  116. .scan_type = {
  117. .sign = 's',
  118. .realbits = 16,
  119. .storagebits = 16,
  120. .endianness = IIO_CPU,
  121. },
  122. },
  123. {
  124. .type = IIO_VOLTAGE,
  125. .indexed = 1,
  126. .channel = 1,
  127. .address = RTQ6056_REG_BUSVOLT,
  128. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  129. BIT(IIO_CHAN_INFO_SCALE) |
  130. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  131. .info_mask_separate_available = BIT(IIO_CHAN_INFO_SAMP_FREQ),
  132. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  133. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  134. .scan_index = 1,
  135. .scan_type = {
  136. .sign = 'u',
  137. .realbits = 16,
  138. .storagebits = 16,
  139. .endianness = IIO_CPU,
  140. },
  141. },
  142. {
  143. .type = IIO_POWER,
  144. .indexed = 1,
  145. .channel = 2,
  146. .address = RTQ6056_REG_POWER,
  147. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  148. BIT(IIO_CHAN_INFO_SCALE) |
  149. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  150. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  151. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  152. .scan_index = 2,
  153. .scan_type = {
  154. .sign = 'u',
  155. .realbits = 16,
  156. .storagebits = 16,
  157. .endianness = IIO_CPU,
  158. },
  159. },
  160. {
  161. .type = IIO_CURRENT,
  162. .indexed = 1,
  163. .channel = 3,
  164. .address = RTQ6056_REG_CURRENT,
  165. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  166. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  167. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  168. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  169. .scan_index = 3,
  170. .scan_type = {
  171. .sign = 's',
  172. .realbits = 16,
  173. .storagebits = 16,
  174. .endianness = IIO_CPU,
  175. },
  176. },
  177. IIO_CHAN_SOFT_TIMESTAMP(RTQ6056_MAX_CHANNEL),
  178. };
  179. /*
  180. * Difference between RTQ6056 and RTQ6059
  181. * - Fixed sampling conversion time
  182. * - Average sample numbers
  183. * - Channel scale
  184. * - calibration coefficient
  185. */
  186. static const struct iio_chan_spec rtq6059_channels[RTQ6056_MAX_CHANNEL + 1] = {
  187. {
  188. .type = IIO_VOLTAGE,
  189. .indexed = 1,
  190. .channel = 0,
  191. .address = RTQ6056_REG_SHUNTVOLT,
  192. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  193. BIT(IIO_CHAN_INFO_SCALE) |
  194. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  195. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  196. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  197. .scan_index = 0,
  198. .scan_type = {
  199. .sign = 's',
  200. .realbits = 16,
  201. .storagebits = 16,
  202. .endianness = IIO_CPU,
  203. },
  204. },
  205. {
  206. .type = IIO_VOLTAGE,
  207. .indexed = 1,
  208. .channel = 1,
  209. .address = RTQ6056_REG_BUSVOLT,
  210. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  211. BIT(IIO_CHAN_INFO_SCALE) |
  212. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  213. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  214. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  215. .scan_index = 1,
  216. .scan_type = {
  217. .sign = 'u',
  218. .realbits = 16,
  219. .storagebits = 16,
  220. .endianness = IIO_CPU,
  221. },
  222. },
  223. {
  224. .type = IIO_POWER,
  225. .indexed = 1,
  226. .channel = 2,
  227. .address = RTQ6056_REG_POWER,
  228. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  229. BIT(IIO_CHAN_INFO_SCALE) |
  230. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  231. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  232. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  233. .scan_index = 2,
  234. .scan_type = {
  235. .sign = 'u',
  236. .realbits = 16,
  237. .storagebits = 16,
  238. .endianness = IIO_CPU,
  239. },
  240. },
  241. {
  242. .type = IIO_CURRENT,
  243. .indexed = 1,
  244. .channel = 3,
  245. .address = RTQ6056_REG_CURRENT,
  246. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  247. BIT(IIO_CHAN_INFO_SAMP_FREQ),
  248. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  249. .info_mask_shared_by_all_available = BIT(IIO_CHAN_INFO_OVERSAMPLING_RATIO),
  250. .scan_index = 3,
  251. .scan_type = {
  252. .sign = 's',
  253. .realbits = 16,
  254. .storagebits = 16,
  255. .endianness = IIO_CPU,
  256. },
  257. },
  258. IIO_CHAN_SOFT_TIMESTAMP(RTQ6056_MAX_CHANNEL),
  259. };
  260. static int rtq6056_adc_read_channel(struct rtq6056_priv *priv,
  261. struct iio_chan_spec const *ch,
  262. int *val)
  263. {
  264. const struct richtek_dev_data *devdata = priv->devdata;
  265. struct device *dev = priv->dev;
  266. unsigned int addr = ch->address;
  267. unsigned int regval;
  268. int ret;
  269. pm_runtime_get_sync(dev);
  270. ret = regmap_read(priv->regmap, addr, &regval);
  271. pm_runtime_mark_last_busy(dev);
  272. pm_runtime_put(dev);
  273. if (ret)
  274. return ret;
  275. /* Power and VBUS is unsigned 16-bit, others are signed 16-bit */
  276. switch (addr) {
  277. case RTQ6056_REG_BUSVOLT:
  278. regval >>= devdata->vbus_offset;
  279. *val = regval;
  280. return IIO_VAL_INT;
  281. case RTQ6056_REG_POWER:
  282. *val = regval;
  283. return IIO_VAL_INT;
  284. case RTQ6056_REG_SHUNTVOLT:
  285. case RTQ6056_REG_CURRENT:
  286. *val = sign_extend32(regval, 16);
  287. return IIO_VAL_INT;
  288. default:
  289. return -EINVAL;
  290. }
  291. }
  292. static int rtq6056_adc_read_scale(struct iio_chan_spec const *ch, int *val,
  293. int *val2)
  294. {
  295. switch (ch->address) {
  296. case RTQ6056_REG_SHUNTVOLT:
  297. /* VSHUNT lsb 2.5uV */
  298. *val = 2500;
  299. *val2 = 1000000;
  300. return IIO_VAL_FRACTIONAL;
  301. case RTQ6056_REG_BUSVOLT:
  302. /* VBUS lsb 1.25mV */
  303. *val = 1250;
  304. *val2 = 1000;
  305. return IIO_VAL_FRACTIONAL;
  306. case RTQ6056_REG_POWER:
  307. /* Power lsb 25mW */
  308. *val = 25;
  309. return IIO_VAL_INT;
  310. default:
  311. return -EINVAL;
  312. }
  313. }
  314. static int rtq6059_adc_read_scale(struct iio_chan_spec const *ch, int *val,
  315. int *val2)
  316. {
  317. switch (ch->address) {
  318. case RTQ6056_REG_SHUNTVOLT:
  319. /* VSHUNT lsb 10uV */
  320. *val = 10000;
  321. *val2 = 1000000;
  322. return IIO_VAL_FRACTIONAL;
  323. case RTQ6056_REG_BUSVOLT:
  324. /* VBUS lsb 4mV */
  325. *val = 4;
  326. return IIO_VAL_INT;
  327. case RTQ6056_REG_POWER:
  328. /* Power lsb 20mW */
  329. *val = 20;
  330. return IIO_VAL_INT;
  331. default:
  332. return -EINVAL;
  333. }
  334. }
  335. /*
  336. * Sample frequency for channel VSHUNT and VBUS. The indices correspond
  337. * with the bit value expected by the chip. And it can be found at
  338. * https://www.richtek.com/assets/product_file/RTQ6056/DSQ6056-00.pdf
  339. */
  340. static const int rtq6056_samp_freq_list[] = {
  341. 7194, 4926, 3717, 1904, 964, 485, 243, 122,
  342. };
  343. static int rtq6056_adc_set_samp_freq(struct rtq6056_priv *priv,
  344. struct iio_chan_spec const *ch, int val)
  345. {
  346. struct regmap_field *rm_field;
  347. unsigned int selector;
  348. int *ct, ret;
  349. if (val > 7194 || val < 122)
  350. return -EINVAL;
  351. if (ch->address == RTQ6056_REG_SHUNTVOLT) {
  352. rm_field = priv->rm_fields[F_VSHUNTCT];
  353. ct = &priv->vshuntct_us;
  354. } else if (ch->address == RTQ6056_REG_BUSVOLT) {
  355. rm_field = priv->rm_fields[F_VBUSCT];
  356. ct = &priv->vbusct_us;
  357. } else
  358. return -EINVAL;
  359. selector = find_closest_descending(val, rtq6056_samp_freq_list,
  360. ARRAY_SIZE(rtq6056_samp_freq_list));
  361. ret = regmap_field_write(rm_field, selector);
  362. if (ret)
  363. return ret;
  364. *ct = 1000000 / rtq6056_samp_freq_list[selector];
  365. return 0;
  366. }
  367. /*
  368. * Available averaging rate for rtq6056. The indices correspond with the bit
  369. * value expected by the chip. And it can be found at
  370. * https://www.richtek.com/assets/product_file/RTQ6056/DSQ6056-00.pdf
  371. */
  372. static const int rtq6056_avg_sample_list[] = {
  373. 1, 4, 16, 64, 128, 256, 512, 1024,
  374. };
  375. static const int rtq6059_avg_sample_list[] = {
  376. 1, 2, 4, 8, 16, 32, 64, 128,
  377. };
  378. static int rtq6056_adc_set_average(struct rtq6056_priv *priv, int val)
  379. {
  380. unsigned int selector;
  381. int ret;
  382. if (val > 1024 || val < 1)
  383. return -EINVAL;
  384. selector = find_closest(val, rtq6056_avg_sample_list,
  385. ARRAY_SIZE(rtq6056_avg_sample_list));
  386. ret = regmap_field_write(priv->rm_fields[F_AVG], selector);
  387. if (ret)
  388. return ret;
  389. priv->avg_sample = rtq6056_avg_sample_list[selector];
  390. return 0;
  391. }
  392. static int rtq6059_adc_set_average(struct rtq6056_priv *priv, int val)
  393. {
  394. unsigned int selector;
  395. int ret;
  396. if (val > 128 || val < 1)
  397. return -EINVAL;
  398. /* The supported average sample is 2^x (x from 0 to 7) */
  399. selector = fls(val) - 1;
  400. ret = regmap_field_write(priv->rm_fields[F_RTQ6059_BADC],
  401. RTQ6059_AVG_BASE + selector);
  402. if (ret)
  403. return ret;
  404. ret = regmap_field_write(priv->rm_fields[F_RTQ6059_SADC],
  405. RTQ6059_AVG_BASE + selector);
  406. priv->avg_sample = BIT(selector);
  407. return 0;
  408. }
  409. static int rtq6056_adc_get_sample_freq(struct rtq6056_priv *priv,
  410. struct iio_chan_spec const *ch, int *val)
  411. {
  412. int sample_time;
  413. if (ch->address == RTQ6056_REG_SHUNTVOLT)
  414. sample_time = priv->vshuntct_us;
  415. else if (ch->address == RTQ6056_REG_BUSVOLT)
  416. sample_time = priv->vbusct_us;
  417. else {
  418. sample_time = priv->vshuntct_us + priv->vbusct_us;
  419. sample_time *= priv->avg_sample;
  420. }
  421. *val = 1000000 / sample_time;
  422. return IIO_VAL_INT;
  423. }
  424. static int rtq6056_adc_read_raw(struct iio_dev *indio_dev,
  425. struct iio_chan_spec const *chan, int *val,
  426. int *val2, long mask)
  427. {
  428. struct rtq6056_priv *priv = iio_priv(indio_dev);
  429. const struct richtek_dev_data *devdata = priv->devdata;
  430. switch (mask) {
  431. case IIO_CHAN_INFO_RAW:
  432. return rtq6056_adc_read_channel(priv, chan, val);
  433. case IIO_CHAN_INFO_SCALE:
  434. return devdata->read_scale(chan, val, val2);
  435. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  436. *val = priv->avg_sample;
  437. return IIO_VAL_INT;
  438. case IIO_CHAN_INFO_SAMP_FREQ:
  439. return rtq6056_adc_get_sample_freq(priv, chan, val);
  440. default:
  441. return -EINVAL;
  442. }
  443. }
  444. static int rtq6056_adc_read_avail(struct iio_dev *indio_dev,
  445. struct iio_chan_spec const *chan,
  446. const int **vals, int *type, int *length,
  447. long mask)
  448. {
  449. struct rtq6056_priv *priv = iio_priv(indio_dev);
  450. const struct richtek_dev_data *devdata = priv->devdata;
  451. switch (mask) {
  452. case IIO_CHAN_INFO_SAMP_FREQ:
  453. *vals = rtq6056_samp_freq_list;
  454. *type = IIO_VAL_INT;
  455. *length = ARRAY_SIZE(rtq6056_samp_freq_list);
  456. return IIO_AVAIL_LIST;
  457. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  458. *vals = devdata->avg_sample_list;
  459. *length = devdata->avg_sample_list_length;
  460. *type = IIO_VAL_INT;
  461. return IIO_AVAIL_LIST;
  462. default:
  463. return -EINVAL;
  464. }
  465. }
  466. static int rtq6056_adc_write_raw(struct iio_dev *indio_dev,
  467. struct iio_chan_spec const *chan, int val,
  468. int val2, long mask)
  469. {
  470. struct rtq6056_priv *priv = iio_priv(indio_dev);
  471. const struct richtek_dev_data *devdata = priv->devdata;
  472. iio_device_claim_direct_scoped(return -EBUSY, indio_dev) {
  473. switch (mask) {
  474. case IIO_CHAN_INFO_SAMP_FREQ:
  475. if (devdata->fixed_samp_freq)
  476. return -EINVAL;
  477. return rtq6056_adc_set_samp_freq(priv, chan, val);
  478. case IIO_CHAN_INFO_OVERSAMPLING_RATIO:
  479. return devdata->set_average(priv, val);
  480. default:
  481. return -EINVAL;
  482. }
  483. }
  484. unreachable();
  485. }
  486. static const char *rtq6056_channel_labels[RTQ6056_MAX_CHANNEL] = {
  487. [RTQ6056_CH_VSHUNT] = "Vshunt",
  488. [RTQ6056_CH_VBUS] = "Vbus",
  489. [RTQ6056_CH_POWER] = "Power",
  490. [RTQ6056_CH_CURRENT] = "Current",
  491. };
  492. static int rtq6056_adc_read_label(struct iio_dev *indio_dev,
  493. struct iio_chan_spec const *chan,
  494. char *label)
  495. {
  496. return sysfs_emit(label, "%s\n", rtq6056_channel_labels[chan->channel]);
  497. }
  498. static int rtq6056_set_shunt_resistor(struct rtq6056_priv *priv,
  499. int resistor_uohm)
  500. {
  501. const struct richtek_dev_data *devdata = priv->devdata;
  502. unsigned int calib_val;
  503. int ret;
  504. if (resistor_uohm <= 0) {
  505. dev_err(priv->dev, "Invalid resistor [%d]\n", resistor_uohm);
  506. return -EINVAL;
  507. }
  508. /* calibration = coefficient / (Rshunt (uOhm) * current lsb (1mA)) */
  509. calib_val = devdata->calib_coefficient / resistor_uohm;
  510. ret = regmap_write(priv->regmap, RTQ6056_REG_CALIBRATION, calib_val);
  511. if (ret)
  512. return ret;
  513. priv->shunt_resistor_uohm = resistor_uohm;
  514. return 0;
  515. }
  516. static ssize_t shunt_resistor_show(struct device *dev,
  517. struct device_attribute *attr, char *buf)
  518. {
  519. struct rtq6056_priv *priv = iio_priv(dev_to_iio_dev(dev));
  520. int vals[2] = { priv->shunt_resistor_uohm, 1000000 };
  521. return iio_format_value(buf, IIO_VAL_FRACTIONAL, 1, vals);
  522. }
  523. static ssize_t shunt_resistor_store(struct device *dev,
  524. struct device_attribute *attr,
  525. const char *buf, size_t len)
  526. {
  527. struct iio_dev *indio_dev = dev_to_iio_dev(dev);
  528. struct rtq6056_priv *priv = iio_priv(indio_dev);
  529. int val, val_fract, ret;
  530. ret = iio_device_claim_direct_mode(indio_dev);
  531. if (ret)
  532. return ret;
  533. ret = iio_str_to_fixpoint(buf, 100000, &val, &val_fract);
  534. if (ret)
  535. goto out_store;
  536. ret = rtq6056_set_shunt_resistor(priv, val * 1000000 + val_fract);
  537. out_store:
  538. iio_device_release_direct_mode(indio_dev);
  539. return ret ?: len;
  540. }
  541. static IIO_DEVICE_ATTR_RW(shunt_resistor, 0);
  542. static struct attribute *rtq6056_attributes[] = {
  543. &iio_dev_attr_shunt_resistor.dev_attr.attr,
  544. NULL
  545. };
  546. static const struct attribute_group rtq6056_attribute_group = {
  547. .attrs = rtq6056_attributes,
  548. };
  549. static const struct iio_info rtq6056_info = {
  550. .attrs = &rtq6056_attribute_group,
  551. .read_raw = rtq6056_adc_read_raw,
  552. .read_avail = rtq6056_adc_read_avail,
  553. .write_raw = rtq6056_adc_write_raw,
  554. .read_label = rtq6056_adc_read_label,
  555. };
  556. static irqreturn_t rtq6056_buffer_trigger_handler(int irq, void *p)
  557. {
  558. struct iio_poll_func *pf = p;
  559. struct iio_dev *indio_dev = pf->indio_dev;
  560. struct rtq6056_priv *priv = iio_priv(indio_dev);
  561. const struct richtek_dev_data *devdata = priv->devdata;
  562. struct device *dev = priv->dev;
  563. struct {
  564. u16 vals[RTQ6056_MAX_CHANNEL];
  565. s64 timestamp __aligned(8);
  566. } data;
  567. unsigned int raw;
  568. int i = 0, bit, ret;
  569. memset(&data, 0, sizeof(data));
  570. pm_runtime_get_sync(dev);
  571. iio_for_each_active_channel(indio_dev, bit) {
  572. unsigned int addr = rtq6056_channels[bit].address;
  573. ret = regmap_read(priv->regmap, addr, &raw);
  574. if (ret)
  575. goto out;
  576. if (addr == RTQ6056_REG_BUSVOLT)
  577. raw >>= devdata->vbus_offset;
  578. data.vals[i++] = raw;
  579. }
  580. iio_push_to_buffers_with_timestamp(indio_dev, &data, iio_get_time_ns(indio_dev));
  581. out:
  582. pm_runtime_mark_last_busy(dev);
  583. pm_runtime_put(dev);
  584. iio_trigger_notify_done(indio_dev->trig);
  585. return IRQ_HANDLED;
  586. }
  587. static void rtq6056_enter_shutdown_state(void *dev)
  588. {
  589. struct rtq6056_priv *priv = dev_get_drvdata(dev);
  590. /* Enter shutdown state */
  591. regmap_field_write(priv->rm_fields[F_OPMODE], 0);
  592. }
  593. static bool rtq6056_is_readable_reg(struct device *dev, unsigned int reg)
  594. {
  595. switch (reg) {
  596. case RTQ6056_REG_CONFIG ... RTQ6056_REG_ALERTLIMIT:
  597. case RTQ6056_REG_MANUFACTID ... RTQ6056_REG_DIEID:
  598. return true;
  599. default:
  600. return false;
  601. }
  602. }
  603. static bool rtq6056_is_writeable_reg(struct device *dev, unsigned int reg)
  604. {
  605. switch (reg) {
  606. case RTQ6056_REG_CONFIG:
  607. case RTQ6056_REG_CALIBRATION ... RTQ6056_REG_ALERTLIMIT:
  608. return true;
  609. default:
  610. return false;
  611. }
  612. }
  613. static const struct regmap_config rtq6056_regmap_config = {
  614. .reg_bits = 8,
  615. .val_bits = 16,
  616. .val_format_endian = REGMAP_ENDIAN_BIG,
  617. .max_register = RTQ6056_REG_DIEID,
  618. .readable_reg = rtq6056_is_readable_reg,
  619. .writeable_reg = rtq6056_is_writeable_reg,
  620. };
  621. static int rtq6056_probe(struct i2c_client *i2c)
  622. {
  623. struct iio_dev *indio_dev;
  624. struct rtq6056_priv *priv;
  625. struct device *dev = &i2c->dev;
  626. struct regmap *regmap;
  627. const struct richtek_dev_data *devdata;
  628. unsigned int vendor_id, shunt_resistor_uohm;
  629. int ret;
  630. if (!i2c_check_functionality(i2c->adapter, I2C_FUNC_SMBUS_WORD_DATA))
  631. return -EOPNOTSUPP;
  632. devdata = device_get_match_data(dev);
  633. if (!devdata)
  634. return dev_err_probe(dev, -EINVAL, "Invalid dev data\n");
  635. indio_dev = devm_iio_device_alloc(dev, sizeof(*priv));
  636. if (!indio_dev)
  637. return -ENOMEM;
  638. priv = iio_priv(indio_dev);
  639. priv->dev = dev;
  640. priv->vshuntct_us = priv->vbusct_us = devdata->default_conv_time_us;
  641. priv->avg_sample = 1;
  642. priv->devdata = devdata;
  643. i2c_set_clientdata(i2c, priv);
  644. regmap = devm_regmap_init_i2c(i2c, &rtq6056_regmap_config);
  645. if (IS_ERR(regmap))
  646. return dev_err_probe(dev, PTR_ERR(regmap),
  647. "Failed to init regmap\n");
  648. priv->regmap = regmap;
  649. ret = regmap_read(regmap, RTQ6056_REG_MANUFACTID, &vendor_id);
  650. if (ret)
  651. return dev_err_probe(dev, ret,
  652. "Failed to get manufacturer info\n");
  653. if (vendor_id != RTQ6056_VENDOR_ID)
  654. return dev_err_probe(dev, -ENODEV,
  655. "Invalid vendor id 0x%04x\n", vendor_id);
  656. ret = devm_regmap_field_bulk_alloc(dev, regmap, priv->rm_fields,
  657. devdata->reg_fields, F_MAX_FIELDS);
  658. if (ret)
  659. return dev_err_probe(dev, ret, "Failed to init regmap field\n");
  660. ret = regmap_write(regmap, RTQ6056_REG_CONFIG, devdata->default_config);
  661. if (ret)
  662. return dev_err_probe(dev, ret,
  663. "Failed to enable continuous sensing\n");
  664. ret = devm_add_action_or_reset(dev, rtq6056_enter_shutdown_state, dev);
  665. if (ret)
  666. return ret;
  667. pm_runtime_set_autosuspend_delay(dev, MSEC_PER_SEC);
  668. pm_runtime_use_autosuspend(dev);
  669. pm_runtime_set_active(dev);
  670. pm_runtime_mark_last_busy(dev);
  671. ret = devm_pm_runtime_enable(dev);
  672. if (ret)
  673. return dev_err_probe(dev, ret, "Failed to enable pm_runtime\n");
  674. /* By default, use 2000 micro-Ohm resistor */
  675. shunt_resistor_uohm = 2000;
  676. device_property_read_u32(dev, "shunt-resistor-micro-ohms",
  677. &shunt_resistor_uohm);
  678. ret = rtq6056_set_shunt_resistor(priv, shunt_resistor_uohm);
  679. if (ret)
  680. return dev_err_probe(dev, ret,
  681. "Failed to init shunt resistor\n");
  682. indio_dev->name = "rtq6056";
  683. indio_dev->modes = INDIO_DIRECT_MODE;
  684. indio_dev->channels = devdata->channels;
  685. indio_dev->num_channels = devdata->num_channels;
  686. indio_dev->info = &rtq6056_info;
  687. ret = devm_iio_triggered_buffer_setup(dev, indio_dev, NULL,
  688. rtq6056_buffer_trigger_handler,
  689. NULL);
  690. if (ret)
  691. return dev_err_probe(dev, ret,
  692. "Failed to allocate iio trigger buffer\n");
  693. return devm_iio_device_register(dev, indio_dev);
  694. }
  695. static int rtq6056_runtime_suspend(struct device *dev)
  696. {
  697. struct rtq6056_priv *priv = dev_get_drvdata(dev);
  698. /* Configure to shutdown mode */
  699. return regmap_field_write(priv->rm_fields[F_OPMODE], 0);
  700. }
  701. static int rtq6056_runtime_resume(struct device *dev)
  702. {
  703. struct rtq6056_priv *priv = dev_get_drvdata(dev);
  704. int sample_rdy_time_us, ret;
  705. ret = regmap_field_write(priv->rm_fields[F_OPMODE], RTQ6056_CONT_ALLON);
  706. if (ret)
  707. return ret;
  708. sample_rdy_time_us = priv->vbusct_us + priv->vshuntct_us;
  709. sample_rdy_time_us *= priv->avg_sample;
  710. usleep_range(sample_rdy_time_us, sample_rdy_time_us + 100);
  711. return 0;
  712. }
  713. static DEFINE_RUNTIME_DEV_PM_OPS(rtq6056_pm_ops, rtq6056_runtime_suspend,
  714. rtq6056_runtime_resume, NULL);
  715. static const struct richtek_dev_data rtq6056_devdata = {
  716. .default_conv_time_us = 1037,
  717. .calib_coefficient = 5120000,
  718. /*
  719. * By default, configure average sample as 1, bus and shunt conversion
  720. * time as 1037 microsecond, and operating mode to all on.
  721. */
  722. .default_config = RTQ6056_DEFAULT_CONFIG,
  723. .avg_sample_list = rtq6056_avg_sample_list,
  724. .avg_sample_list_length = ARRAY_SIZE(rtq6056_avg_sample_list),
  725. .reg_fields = rtq6056_reg_fields,
  726. .channels = rtq6056_channels,
  727. .num_channels = ARRAY_SIZE(rtq6056_channels),
  728. .read_scale = rtq6056_adc_read_scale,
  729. .set_average = rtq6056_adc_set_average,
  730. };
  731. static const struct richtek_dev_data rtq6059_devdata = {
  732. .fixed_samp_freq = true,
  733. .vbus_offset = RTQ6059_VBUS_LSB_OFFSET,
  734. .default_conv_time_us = 532,
  735. .calib_coefficient = 40960000,
  736. /*
  737. * By default, configure average sample as 1, bus and shunt conversion
  738. * time as 532 microsecond, and operating mode to all on.
  739. */
  740. .default_config = RTQ6059_DEFAULT_CONFIG,
  741. .avg_sample_list = rtq6059_avg_sample_list,
  742. .avg_sample_list_length = ARRAY_SIZE(rtq6059_avg_sample_list),
  743. .reg_fields = rtq6059_reg_fields,
  744. .channels = rtq6059_channels,
  745. .num_channels = ARRAY_SIZE(rtq6059_channels),
  746. .read_scale = rtq6059_adc_read_scale,
  747. .set_average = rtq6059_adc_set_average,
  748. };
  749. static const struct of_device_id rtq6056_device_match[] = {
  750. { .compatible = "richtek,rtq6056", .data = &rtq6056_devdata },
  751. { .compatible = "richtek,rtq6059", .data = &rtq6059_devdata },
  752. { }
  753. };
  754. MODULE_DEVICE_TABLE(of, rtq6056_device_match);
  755. static struct i2c_driver rtq6056_driver = {
  756. .driver = {
  757. .name = "rtq6056",
  758. .of_match_table = rtq6056_device_match,
  759. .pm = pm_ptr(&rtq6056_pm_ops),
  760. },
  761. .probe = rtq6056_probe,
  762. };
  763. module_i2c_driver(rtq6056_driver);
  764. MODULE_AUTHOR("ChiYuan Huang <cy_huang@richtek.com>");
  765. MODULE_DESCRIPTION("Richtek RTQ6056 Driver");
  766. MODULE_LICENSE("GPL v2");