ad5686.c 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * AD5686R, AD5685R, AD5684R Digital to analog converters driver
  4. *
  5. * Copyright 2011 Analog Devices Inc.
  6. */
  7. #include <linux/interrupt.h>
  8. #include <linux/fs.h>
  9. #include <linux/device.h>
  10. #include <linux/module.h>
  11. #include <linux/kernel.h>
  12. #include <linux/slab.h>
  13. #include <linux/sysfs.h>
  14. #include <linux/regulator/consumer.h>
  15. #include <linux/iio/iio.h>
  16. #include <linux/iio/sysfs.h>
  17. #include "ad5686.h"
  18. static const char * const ad5686_powerdown_modes[] = {
  19. "1kohm_to_gnd",
  20. "100kohm_to_gnd",
  21. "three_state"
  22. };
  23. static int ad5686_get_powerdown_mode(struct iio_dev *indio_dev,
  24. const struct iio_chan_spec *chan)
  25. {
  26. struct ad5686_state *st = iio_priv(indio_dev);
  27. return ((st->pwr_down_mode >> (chan->channel * 2)) & 0x3) - 1;
  28. }
  29. static int ad5686_set_powerdown_mode(struct iio_dev *indio_dev,
  30. const struct iio_chan_spec *chan,
  31. unsigned int mode)
  32. {
  33. struct ad5686_state *st = iio_priv(indio_dev);
  34. st->pwr_down_mode &= ~(0x3 << (chan->channel * 2));
  35. st->pwr_down_mode |= ((mode + 1) << (chan->channel * 2));
  36. return 0;
  37. }
  38. static const struct iio_enum ad5686_powerdown_mode_enum = {
  39. .items = ad5686_powerdown_modes,
  40. .num_items = ARRAY_SIZE(ad5686_powerdown_modes),
  41. .get = ad5686_get_powerdown_mode,
  42. .set = ad5686_set_powerdown_mode,
  43. };
  44. static ssize_t ad5686_read_dac_powerdown(struct iio_dev *indio_dev,
  45. uintptr_t private, const struct iio_chan_spec *chan, char *buf)
  46. {
  47. struct ad5686_state *st = iio_priv(indio_dev);
  48. return sysfs_emit(buf, "%d\n", !!(st->pwr_down_mask &
  49. (0x3 << (chan->channel * 2))));
  50. }
  51. static ssize_t ad5686_write_dac_powerdown(struct iio_dev *indio_dev,
  52. uintptr_t private,
  53. const struct iio_chan_spec *chan,
  54. const char *buf,
  55. size_t len)
  56. {
  57. bool readin;
  58. int ret;
  59. struct ad5686_state *st = iio_priv(indio_dev);
  60. unsigned int val, ref_bit_msk;
  61. u8 shift, address = 0;
  62. ret = kstrtobool(buf, &readin);
  63. if (ret)
  64. return ret;
  65. if (readin)
  66. st->pwr_down_mask |= (0x3 << (chan->channel * 2));
  67. else
  68. st->pwr_down_mask &= ~(0x3 << (chan->channel * 2));
  69. switch (st->chip_info->regmap_type) {
  70. case AD5310_REGMAP:
  71. shift = 9;
  72. ref_bit_msk = AD5310_REF_BIT_MSK;
  73. break;
  74. case AD5683_REGMAP:
  75. shift = 13;
  76. ref_bit_msk = AD5683_REF_BIT_MSK;
  77. break;
  78. case AD5686_REGMAP:
  79. shift = 0;
  80. ref_bit_msk = 0;
  81. /* AD5674R/AD5679R have 16 channels and 2 powerdown registers */
  82. if (chan->channel > 0x7)
  83. address = 0x8;
  84. break;
  85. case AD5693_REGMAP:
  86. shift = 13;
  87. ref_bit_msk = AD5693_REF_BIT_MSK;
  88. break;
  89. default:
  90. return -EINVAL;
  91. }
  92. val = ((st->pwr_down_mask & st->pwr_down_mode) << shift);
  93. if (!st->use_internal_vref)
  94. val |= ref_bit_msk;
  95. ret = st->write(st, AD5686_CMD_POWERDOWN_DAC,
  96. address, val >> (address * 2));
  97. return ret ? ret : len;
  98. }
  99. static int ad5686_read_raw(struct iio_dev *indio_dev,
  100. struct iio_chan_spec const *chan,
  101. int *val,
  102. int *val2,
  103. long m)
  104. {
  105. struct ad5686_state *st = iio_priv(indio_dev);
  106. int ret;
  107. switch (m) {
  108. case IIO_CHAN_INFO_RAW:
  109. mutex_lock(&st->lock);
  110. ret = st->read(st, chan->address);
  111. mutex_unlock(&st->lock);
  112. if (ret < 0)
  113. return ret;
  114. *val = (ret >> chan->scan_type.shift) &
  115. GENMASK(chan->scan_type.realbits - 1, 0);
  116. return IIO_VAL_INT;
  117. case IIO_CHAN_INFO_SCALE:
  118. *val = st->vref_mv;
  119. *val2 = chan->scan_type.realbits;
  120. return IIO_VAL_FRACTIONAL_LOG2;
  121. }
  122. return -EINVAL;
  123. }
  124. static int ad5686_write_raw(struct iio_dev *indio_dev,
  125. struct iio_chan_spec const *chan,
  126. int val,
  127. int val2,
  128. long mask)
  129. {
  130. struct ad5686_state *st = iio_priv(indio_dev);
  131. int ret;
  132. switch (mask) {
  133. case IIO_CHAN_INFO_RAW:
  134. if (val > (1 << chan->scan_type.realbits) || val < 0)
  135. return -EINVAL;
  136. mutex_lock(&st->lock);
  137. ret = st->write(st,
  138. AD5686_CMD_WRITE_INPUT_N_UPDATE_N,
  139. chan->address,
  140. val << chan->scan_type.shift);
  141. mutex_unlock(&st->lock);
  142. break;
  143. default:
  144. ret = -EINVAL;
  145. }
  146. return ret;
  147. }
  148. static const struct iio_info ad5686_info = {
  149. .read_raw = ad5686_read_raw,
  150. .write_raw = ad5686_write_raw,
  151. };
  152. static const struct iio_chan_spec_ext_info ad5686_ext_info[] = {
  153. {
  154. .name = "powerdown",
  155. .read = ad5686_read_dac_powerdown,
  156. .write = ad5686_write_dac_powerdown,
  157. .shared = IIO_SEPARATE,
  158. },
  159. IIO_ENUM("powerdown_mode", IIO_SEPARATE, &ad5686_powerdown_mode_enum),
  160. IIO_ENUM_AVAILABLE("powerdown_mode", IIO_SHARED_BY_TYPE, &ad5686_powerdown_mode_enum),
  161. { },
  162. };
  163. #define AD5868_CHANNEL(chan, addr, bits, _shift) { \
  164. .type = IIO_VOLTAGE, \
  165. .indexed = 1, \
  166. .output = 1, \
  167. .channel = chan, \
  168. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  169. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE),\
  170. .address = addr, \
  171. .scan_type = { \
  172. .sign = 'u', \
  173. .realbits = (bits), \
  174. .storagebits = 16, \
  175. .shift = (_shift), \
  176. }, \
  177. .ext_info = ad5686_ext_info, \
  178. }
  179. #define DECLARE_AD5693_CHANNELS(name, bits, _shift) \
  180. static const struct iio_chan_spec name[] = { \
  181. AD5868_CHANNEL(0, 0, bits, _shift), \
  182. }
  183. #define DECLARE_AD5338_CHANNELS(name, bits, _shift) \
  184. static const struct iio_chan_spec name[] = { \
  185. AD5868_CHANNEL(0, 1, bits, _shift), \
  186. AD5868_CHANNEL(1, 8, bits, _shift), \
  187. }
  188. #define DECLARE_AD5686_CHANNELS(name, bits, _shift) \
  189. static const struct iio_chan_spec name[] = { \
  190. AD5868_CHANNEL(0, 1, bits, _shift), \
  191. AD5868_CHANNEL(1, 2, bits, _shift), \
  192. AD5868_CHANNEL(2, 4, bits, _shift), \
  193. AD5868_CHANNEL(3, 8, bits, _shift), \
  194. }
  195. #define DECLARE_AD5676_CHANNELS(name, bits, _shift) \
  196. static const struct iio_chan_spec name[] = { \
  197. AD5868_CHANNEL(0, 0, bits, _shift), \
  198. AD5868_CHANNEL(1, 1, bits, _shift), \
  199. AD5868_CHANNEL(2, 2, bits, _shift), \
  200. AD5868_CHANNEL(3, 3, bits, _shift), \
  201. AD5868_CHANNEL(4, 4, bits, _shift), \
  202. AD5868_CHANNEL(5, 5, bits, _shift), \
  203. AD5868_CHANNEL(6, 6, bits, _shift), \
  204. AD5868_CHANNEL(7, 7, bits, _shift), \
  205. }
  206. #define DECLARE_AD5679_CHANNELS(name, bits, _shift) \
  207. static const struct iio_chan_spec name[] = { \
  208. AD5868_CHANNEL(0, 0, bits, _shift), \
  209. AD5868_CHANNEL(1, 1, bits, _shift), \
  210. AD5868_CHANNEL(2, 2, bits, _shift), \
  211. AD5868_CHANNEL(3, 3, bits, _shift), \
  212. AD5868_CHANNEL(4, 4, bits, _shift), \
  213. AD5868_CHANNEL(5, 5, bits, _shift), \
  214. AD5868_CHANNEL(6, 6, bits, _shift), \
  215. AD5868_CHANNEL(7, 7, bits, _shift), \
  216. AD5868_CHANNEL(8, 8, bits, _shift), \
  217. AD5868_CHANNEL(9, 9, bits, _shift), \
  218. AD5868_CHANNEL(10, 10, bits, _shift), \
  219. AD5868_CHANNEL(11, 11, bits, _shift), \
  220. AD5868_CHANNEL(12, 12, bits, _shift), \
  221. AD5868_CHANNEL(13, 13, bits, _shift), \
  222. AD5868_CHANNEL(14, 14, bits, _shift), \
  223. AD5868_CHANNEL(15, 15, bits, _shift), \
  224. }
  225. DECLARE_AD5693_CHANNELS(ad5310r_channels, 10, 2);
  226. DECLARE_AD5693_CHANNELS(ad5311r_channels, 10, 6);
  227. DECLARE_AD5338_CHANNELS(ad5337r_channels, 8, 8);
  228. DECLARE_AD5338_CHANNELS(ad5338r_channels, 10, 6);
  229. DECLARE_AD5676_CHANNELS(ad5672_channels, 12, 4);
  230. DECLARE_AD5679_CHANNELS(ad5674r_channels, 12, 4);
  231. DECLARE_AD5676_CHANNELS(ad5676_channels, 16, 0);
  232. DECLARE_AD5679_CHANNELS(ad5679r_channels, 16, 0);
  233. DECLARE_AD5686_CHANNELS(ad5684_channels, 12, 4);
  234. DECLARE_AD5686_CHANNELS(ad5685r_channels, 14, 2);
  235. DECLARE_AD5686_CHANNELS(ad5686_channels, 16, 0);
  236. DECLARE_AD5693_CHANNELS(ad5693_channels, 16, 0);
  237. DECLARE_AD5693_CHANNELS(ad5692r_channels, 14, 2);
  238. DECLARE_AD5693_CHANNELS(ad5691r_channels, 12, 4);
  239. static const struct ad5686_chip_info ad5686_chip_info_tbl[] = {
  240. [ID_AD5310R] = {
  241. .channels = ad5310r_channels,
  242. .int_vref_mv = 2500,
  243. .num_channels = 1,
  244. .regmap_type = AD5310_REGMAP,
  245. },
  246. [ID_AD5311R] = {
  247. .channels = ad5311r_channels,
  248. .int_vref_mv = 2500,
  249. .num_channels = 1,
  250. .regmap_type = AD5693_REGMAP,
  251. },
  252. [ID_AD5337R] = {
  253. .channels = ad5337r_channels,
  254. .int_vref_mv = 2500,
  255. .num_channels = 2,
  256. .regmap_type = AD5686_REGMAP,
  257. },
  258. [ID_AD5338R] = {
  259. .channels = ad5338r_channels,
  260. .int_vref_mv = 2500,
  261. .num_channels = 2,
  262. .regmap_type = AD5686_REGMAP,
  263. },
  264. [ID_AD5671R] = {
  265. .channels = ad5672_channels,
  266. .int_vref_mv = 2500,
  267. .num_channels = 8,
  268. .regmap_type = AD5686_REGMAP,
  269. },
  270. [ID_AD5672R] = {
  271. .channels = ad5672_channels,
  272. .int_vref_mv = 2500,
  273. .num_channels = 8,
  274. .regmap_type = AD5686_REGMAP,
  275. },
  276. [ID_AD5673R] = {
  277. .channels = ad5674r_channels,
  278. .int_vref_mv = 2500,
  279. .num_channels = 16,
  280. .regmap_type = AD5686_REGMAP,
  281. },
  282. [ID_AD5674R] = {
  283. .channels = ad5674r_channels,
  284. .int_vref_mv = 2500,
  285. .num_channels = 16,
  286. .regmap_type = AD5686_REGMAP,
  287. },
  288. [ID_AD5675R] = {
  289. .channels = ad5676_channels,
  290. .int_vref_mv = 2500,
  291. .num_channels = 8,
  292. .regmap_type = AD5686_REGMAP,
  293. },
  294. [ID_AD5676] = {
  295. .channels = ad5676_channels,
  296. .num_channels = 8,
  297. .regmap_type = AD5686_REGMAP,
  298. },
  299. [ID_AD5676R] = {
  300. .channels = ad5676_channels,
  301. .int_vref_mv = 2500,
  302. .num_channels = 8,
  303. .regmap_type = AD5686_REGMAP,
  304. },
  305. [ID_AD5677R] = {
  306. .channels = ad5679r_channels,
  307. .int_vref_mv = 2500,
  308. .num_channels = 16,
  309. .regmap_type = AD5686_REGMAP,
  310. },
  311. [ID_AD5679R] = {
  312. .channels = ad5679r_channels,
  313. .int_vref_mv = 2500,
  314. .num_channels = 16,
  315. .regmap_type = AD5686_REGMAP,
  316. },
  317. [ID_AD5681R] = {
  318. .channels = ad5691r_channels,
  319. .int_vref_mv = 2500,
  320. .num_channels = 1,
  321. .regmap_type = AD5683_REGMAP,
  322. },
  323. [ID_AD5682R] = {
  324. .channels = ad5692r_channels,
  325. .int_vref_mv = 2500,
  326. .num_channels = 1,
  327. .regmap_type = AD5683_REGMAP,
  328. },
  329. [ID_AD5683] = {
  330. .channels = ad5693_channels,
  331. .num_channels = 1,
  332. .regmap_type = AD5683_REGMAP,
  333. },
  334. [ID_AD5683R] = {
  335. .channels = ad5693_channels,
  336. .int_vref_mv = 2500,
  337. .num_channels = 1,
  338. .regmap_type = AD5683_REGMAP,
  339. },
  340. [ID_AD5684] = {
  341. .channels = ad5684_channels,
  342. .num_channels = 4,
  343. .regmap_type = AD5686_REGMAP,
  344. },
  345. [ID_AD5684R] = {
  346. .channels = ad5684_channels,
  347. .int_vref_mv = 2500,
  348. .num_channels = 4,
  349. .regmap_type = AD5686_REGMAP,
  350. },
  351. [ID_AD5685R] = {
  352. .channels = ad5685r_channels,
  353. .int_vref_mv = 2500,
  354. .num_channels = 4,
  355. .regmap_type = AD5686_REGMAP,
  356. },
  357. [ID_AD5686] = {
  358. .channels = ad5686_channels,
  359. .num_channels = 4,
  360. .regmap_type = AD5686_REGMAP,
  361. },
  362. [ID_AD5686R] = {
  363. .channels = ad5686_channels,
  364. .int_vref_mv = 2500,
  365. .num_channels = 4,
  366. .regmap_type = AD5686_REGMAP,
  367. },
  368. [ID_AD5691R] = {
  369. .channels = ad5691r_channels,
  370. .int_vref_mv = 2500,
  371. .num_channels = 1,
  372. .regmap_type = AD5693_REGMAP,
  373. },
  374. [ID_AD5692R] = {
  375. .channels = ad5692r_channels,
  376. .int_vref_mv = 2500,
  377. .num_channels = 1,
  378. .regmap_type = AD5693_REGMAP,
  379. },
  380. [ID_AD5693] = {
  381. .channels = ad5693_channels,
  382. .num_channels = 1,
  383. .regmap_type = AD5693_REGMAP,
  384. },
  385. [ID_AD5693R] = {
  386. .channels = ad5693_channels,
  387. .int_vref_mv = 2500,
  388. .num_channels = 1,
  389. .regmap_type = AD5693_REGMAP,
  390. },
  391. [ID_AD5694] = {
  392. .channels = ad5684_channels,
  393. .num_channels = 4,
  394. .regmap_type = AD5686_REGMAP,
  395. },
  396. [ID_AD5694R] = {
  397. .channels = ad5684_channels,
  398. .int_vref_mv = 2500,
  399. .num_channels = 4,
  400. .regmap_type = AD5686_REGMAP,
  401. },
  402. [ID_AD5696] = {
  403. .channels = ad5686_channels,
  404. .num_channels = 4,
  405. .regmap_type = AD5686_REGMAP,
  406. },
  407. [ID_AD5696R] = {
  408. .channels = ad5686_channels,
  409. .int_vref_mv = 2500,
  410. .num_channels = 4,
  411. .regmap_type = AD5686_REGMAP,
  412. },
  413. };
  414. int ad5686_probe(struct device *dev,
  415. enum ad5686_supported_device_ids chip_type,
  416. const char *name, ad5686_write_func write,
  417. ad5686_read_func read)
  418. {
  419. struct ad5686_state *st;
  420. struct iio_dev *indio_dev;
  421. unsigned int val, ref_bit_msk;
  422. u8 cmd;
  423. int ret, i, voltage_uv = 0;
  424. indio_dev = devm_iio_device_alloc(dev, sizeof(*st));
  425. if (indio_dev == NULL)
  426. return -ENOMEM;
  427. st = iio_priv(indio_dev);
  428. dev_set_drvdata(dev, indio_dev);
  429. st->dev = dev;
  430. st->write = write;
  431. st->read = read;
  432. st->reg = devm_regulator_get_optional(dev, "vcc");
  433. if (!IS_ERR(st->reg)) {
  434. ret = regulator_enable(st->reg);
  435. if (ret)
  436. return ret;
  437. ret = regulator_get_voltage(st->reg);
  438. if (ret < 0)
  439. goto error_disable_reg;
  440. voltage_uv = ret;
  441. }
  442. st->chip_info = &ad5686_chip_info_tbl[chip_type];
  443. if (voltage_uv)
  444. st->vref_mv = voltage_uv / 1000;
  445. else
  446. st->vref_mv = st->chip_info->int_vref_mv;
  447. /* Set all the power down mode for all channels to 1K pulldown */
  448. for (i = 0; i < st->chip_info->num_channels; i++)
  449. st->pwr_down_mode |= (0x01 << (i * 2));
  450. indio_dev->name = name;
  451. indio_dev->info = &ad5686_info;
  452. indio_dev->modes = INDIO_DIRECT_MODE;
  453. indio_dev->channels = st->chip_info->channels;
  454. indio_dev->num_channels = st->chip_info->num_channels;
  455. mutex_init(&st->lock);
  456. switch (st->chip_info->regmap_type) {
  457. case AD5310_REGMAP:
  458. cmd = AD5686_CMD_CONTROL_REG;
  459. ref_bit_msk = AD5310_REF_BIT_MSK;
  460. st->use_internal_vref = !voltage_uv;
  461. break;
  462. case AD5683_REGMAP:
  463. cmd = AD5686_CMD_CONTROL_REG;
  464. ref_bit_msk = AD5683_REF_BIT_MSK;
  465. st->use_internal_vref = !voltage_uv;
  466. break;
  467. case AD5686_REGMAP:
  468. cmd = AD5686_CMD_INTERNAL_REFER_SETUP;
  469. ref_bit_msk = 0;
  470. break;
  471. case AD5693_REGMAP:
  472. cmd = AD5686_CMD_CONTROL_REG;
  473. ref_bit_msk = AD5693_REF_BIT_MSK;
  474. st->use_internal_vref = !voltage_uv;
  475. break;
  476. default:
  477. ret = -EINVAL;
  478. goto error_disable_reg;
  479. }
  480. val = (voltage_uv | ref_bit_msk);
  481. ret = st->write(st, cmd, 0, !!val);
  482. if (ret)
  483. goto error_disable_reg;
  484. ret = iio_device_register(indio_dev);
  485. if (ret)
  486. goto error_disable_reg;
  487. return 0;
  488. error_disable_reg:
  489. if (!IS_ERR(st->reg))
  490. regulator_disable(st->reg);
  491. return ret;
  492. }
  493. EXPORT_SYMBOL_NS_GPL(ad5686_probe, IIO_AD5686);
  494. void ad5686_remove(struct device *dev)
  495. {
  496. struct iio_dev *indio_dev = dev_get_drvdata(dev);
  497. struct ad5686_state *st = iio_priv(indio_dev);
  498. iio_device_unregister(indio_dev);
  499. if (!IS_ERR(st->reg))
  500. regulator_disable(st->reg);
  501. }
  502. EXPORT_SYMBOL_NS_GPL(ad5686_remove, IIO_AD5686);
  503. MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
  504. MODULE_DESCRIPTION("Analog Devices AD5686/85/84 DAC");
  505. MODULE_LICENSE("GPL v2");