adf4350.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * ADF4350/ADF4351 SPI Wideband Synthesizer driver
  4. *
  5. * Copyright 2012-2013 Analog Devices Inc.
  6. */
  7. #include <linux/device.h>
  8. #include <linux/kernel.h>
  9. #include <linux/mod_devicetable.h>
  10. #include <linux/module.h>
  11. #include <linux/property.h>
  12. #include <linux/slab.h>
  13. #include <linux/sysfs.h>
  14. #include <linux/spi/spi.h>
  15. #include <linux/regulator/consumer.h>
  16. #include <linux/err.h>
  17. #include <linux/gcd.h>
  18. #include <linux/gpio/consumer.h>
  19. #include <asm/div64.h>
  20. #include <linux/clk.h>
  21. #include <linux/clk-provider.h>
  22. #include <linux/iio/iio.h>
  23. #include <linux/iio/sysfs.h>
  24. #include <linux/iio/frequency/adf4350.h>
  25. enum {
  26. ADF4350_FREQ,
  27. ADF4350_FREQ_REFIN,
  28. ADF4350_FREQ_RESOLUTION,
  29. ADF4350_PWRDOWN,
  30. };
  31. struct adf4350_state {
  32. struct spi_device *spi;
  33. struct gpio_desc *lock_detect_gpiod;
  34. struct adf4350_platform_data *pdata;
  35. struct clk *clk;
  36. struct clk *clkout;
  37. const char *clk_out_name;
  38. struct clk_hw hw;
  39. unsigned long clkin;
  40. unsigned long chspc; /* Channel Spacing */
  41. unsigned long fpfd; /* Phase Frequency Detector */
  42. unsigned long min_out_freq;
  43. unsigned r0_fract;
  44. unsigned r0_int;
  45. unsigned r1_mod;
  46. unsigned r4_rf_div_sel;
  47. unsigned long regs[6];
  48. unsigned long regs_hw[6];
  49. unsigned long long freq_req;
  50. /*
  51. * Lock to protect the state of the device from potential concurrent
  52. * writes. The device is configured via a sequence of SPI writes,
  53. * and this lock is meant to prevent the start of another sequence
  54. * before another one has finished.
  55. */
  56. struct mutex lock;
  57. /*
  58. * DMA (thus cache coherency maintenance) may require that
  59. * transfer buffers live in their own cache lines.
  60. */
  61. __be32 val __aligned(IIO_DMA_MINALIGN);
  62. };
  63. #define to_adf4350_state(_hw) container_of(_hw, struct adf4350_state, hw)
  64. static struct adf4350_platform_data default_pdata = {
  65. .channel_spacing = 10000,
  66. .r2_user_settings = ADF4350_REG2_PD_POLARITY_POS |
  67. ADF4350_REG2_CHARGE_PUMP_CURR_uA(2500),
  68. .r3_user_settings = ADF4350_REG3_12BIT_CLKDIV_MODE(0),
  69. .r4_user_settings = ADF4350_REG4_OUTPUT_PWR(3) |
  70. ADF4350_REG4_MUTE_TILL_LOCK_EN,
  71. };
  72. static int adf4350_sync_config(struct adf4350_state *st)
  73. {
  74. int ret, i, doublebuf = 0;
  75. for (i = ADF4350_REG5; i >= ADF4350_REG0; i--) {
  76. if ((st->regs_hw[i] != st->regs[i]) ||
  77. ((i == ADF4350_REG0) && doublebuf)) {
  78. switch (i) {
  79. case ADF4350_REG1:
  80. case ADF4350_REG4:
  81. doublebuf = 1;
  82. break;
  83. }
  84. st->val = cpu_to_be32(st->regs[i] | i);
  85. ret = spi_write(st->spi, &st->val, 4);
  86. if (ret < 0)
  87. return ret;
  88. st->regs_hw[i] = st->regs[i];
  89. dev_dbg(&st->spi->dev, "[%d] 0x%X\n",
  90. i, (u32)st->regs[i] | i);
  91. }
  92. }
  93. return 0;
  94. }
  95. static int adf4350_reg_access(struct iio_dev *indio_dev,
  96. unsigned reg, unsigned writeval,
  97. unsigned *readval)
  98. {
  99. struct adf4350_state *st = iio_priv(indio_dev);
  100. int ret;
  101. if (reg > ADF4350_REG5)
  102. return -EINVAL;
  103. mutex_lock(&st->lock);
  104. if (readval == NULL) {
  105. st->regs[reg] = writeval & ~(BIT(0) | BIT(1) | BIT(2));
  106. ret = adf4350_sync_config(st);
  107. } else {
  108. *readval = st->regs_hw[reg];
  109. ret = 0;
  110. }
  111. mutex_unlock(&st->lock);
  112. return ret;
  113. }
  114. static int adf4350_tune_r_cnt(struct adf4350_state *st, unsigned short r_cnt)
  115. {
  116. struct adf4350_platform_data *pdata = st->pdata;
  117. do {
  118. r_cnt++;
  119. st->fpfd = (st->clkin * (pdata->ref_doubler_en ? 2 : 1)) /
  120. (r_cnt * (pdata->ref_div2_en ? 2 : 1));
  121. } while (st->fpfd > ADF4350_MAX_FREQ_PFD);
  122. return r_cnt;
  123. }
  124. static int adf4350_set_freq(struct adf4350_state *st, unsigned long long freq)
  125. {
  126. struct adf4350_platform_data *pdata = st->pdata;
  127. u64 tmp;
  128. u32 div_gcd, prescaler, chspc;
  129. u16 mdiv, r_cnt = 0;
  130. u8 band_sel_div;
  131. if (freq > ADF4350_MAX_OUT_FREQ || freq < st->min_out_freq)
  132. return -EINVAL;
  133. if (freq > ADF4350_MAX_FREQ_45_PRESC) {
  134. prescaler = ADF4350_REG1_PRESCALER;
  135. mdiv = 75;
  136. } else {
  137. prescaler = 0;
  138. mdiv = 23;
  139. }
  140. st->r4_rf_div_sel = 0;
  141. while (freq < ADF4350_MIN_VCO_FREQ) {
  142. freq <<= 1;
  143. st->r4_rf_div_sel++;
  144. }
  145. /*
  146. * Allow a predefined reference division factor
  147. * if not set, compute our own
  148. */
  149. if (pdata->ref_div_factor)
  150. r_cnt = pdata->ref_div_factor - 1;
  151. chspc = st->chspc;
  152. do {
  153. do {
  154. do {
  155. r_cnt = adf4350_tune_r_cnt(st, r_cnt);
  156. st->r1_mod = st->fpfd / chspc;
  157. if (r_cnt > ADF4350_MAX_R_CNT) {
  158. /* try higher spacing values */
  159. chspc++;
  160. r_cnt = 0;
  161. }
  162. } while ((st->r1_mod > ADF4350_MAX_MODULUS) && r_cnt);
  163. } while (r_cnt == 0);
  164. tmp = freq * (u64)st->r1_mod + (st->fpfd >> 1);
  165. do_div(tmp, st->fpfd); /* Div round closest (n + d/2)/d */
  166. st->r0_fract = do_div(tmp, st->r1_mod);
  167. st->r0_int = tmp;
  168. } while (mdiv > st->r0_int);
  169. band_sel_div = DIV_ROUND_UP(st->fpfd, ADF4350_MAX_BANDSEL_CLK);
  170. if (st->r0_fract && st->r1_mod) {
  171. div_gcd = gcd(st->r1_mod, st->r0_fract);
  172. st->r1_mod /= div_gcd;
  173. st->r0_fract /= div_gcd;
  174. } else {
  175. st->r0_fract = 0;
  176. st->r1_mod = 1;
  177. }
  178. dev_dbg(&st->spi->dev, "VCO: %llu Hz, PFD %lu Hz\n"
  179. "REF_DIV %d, R0_INT %d, R0_FRACT %d\n"
  180. "R1_MOD %d, RF_DIV %d\nPRESCALER %s, BAND_SEL_DIV %d\n",
  181. freq, st->fpfd, r_cnt, st->r0_int, st->r0_fract, st->r1_mod,
  182. 1 << st->r4_rf_div_sel, prescaler ? "8/9" : "4/5",
  183. band_sel_div);
  184. st->regs[ADF4350_REG0] = ADF4350_REG0_INT(st->r0_int) |
  185. ADF4350_REG0_FRACT(st->r0_fract);
  186. st->regs[ADF4350_REG1] = ADF4350_REG1_PHASE(1) |
  187. ADF4350_REG1_MOD(st->r1_mod) |
  188. prescaler;
  189. st->regs[ADF4350_REG2] =
  190. ADF4350_REG2_10BIT_R_CNT(r_cnt) |
  191. ADF4350_REG2_DOUBLE_BUFF_EN |
  192. (pdata->ref_doubler_en ? ADF4350_REG2_RMULT2_EN : 0) |
  193. (pdata->ref_div2_en ? ADF4350_REG2_RDIV2_EN : 0) |
  194. (pdata->r2_user_settings & (ADF4350_REG2_PD_POLARITY_POS |
  195. ADF4350_REG2_LDP_6ns | ADF4350_REG2_LDF_INT_N |
  196. ADF4350_REG2_CHARGE_PUMP_CURR_uA(5000) |
  197. ADF4350_REG2_MUXOUT(0x7) | ADF4350_REG2_NOISE_MODE(0x3)));
  198. st->regs[ADF4350_REG3] = pdata->r3_user_settings &
  199. (ADF4350_REG3_12BIT_CLKDIV(0xFFF) |
  200. ADF4350_REG3_12BIT_CLKDIV_MODE(0x3) |
  201. ADF4350_REG3_12BIT_CSR_EN |
  202. ADF4351_REG3_CHARGE_CANCELLATION_EN |
  203. ADF4351_REG3_ANTI_BACKLASH_3ns_EN |
  204. ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH);
  205. st->regs[ADF4350_REG4] =
  206. ADF4350_REG4_FEEDBACK_FUND |
  207. ADF4350_REG4_RF_DIV_SEL(st->r4_rf_div_sel) |
  208. ADF4350_REG4_8BIT_BAND_SEL_CLKDIV(band_sel_div) |
  209. ADF4350_REG4_RF_OUT_EN |
  210. (pdata->r4_user_settings &
  211. (ADF4350_REG4_OUTPUT_PWR(0x3) |
  212. ADF4350_REG4_AUX_OUTPUT_PWR(0x3) |
  213. ADF4350_REG4_AUX_OUTPUT_EN |
  214. ADF4350_REG4_AUX_OUTPUT_FUND |
  215. ADF4350_REG4_MUTE_TILL_LOCK_EN));
  216. st->regs[ADF4350_REG5] = ADF4350_REG5_LD_PIN_MODE_DIGITAL;
  217. st->freq_req = freq;
  218. return adf4350_sync_config(st);
  219. }
  220. static ssize_t adf4350_write(struct iio_dev *indio_dev,
  221. uintptr_t private,
  222. const struct iio_chan_spec *chan,
  223. const char *buf, size_t len)
  224. {
  225. struct adf4350_state *st = iio_priv(indio_dev);
  226. unsigned long long readin;
  227. unsigned long tmp;
  228. int ret;
  229. ret = kstrtoull(buf, 10, &readin);
  230. if (ret)
  231. return ret;
  232. mutex_lock(&st->lock);
  233. switch ((u32)private) {
  234. case ADF4350_FREQ:
  235. ret = adf4350_set_freq(st, readin);
  236. break;
  237. case ADF4350_FREQ_REFIN:
  238. if (readin > ADF4350_MAX_FREQ_REFIN) {
  239. ret = -EINVAL;
  240. break;
  241. }
  242. if (st->clk) {
  243. tmp = clk_round_rate(st->clk, readin);
  244. if (tmp != readin) {
  245. ret = -EINVAL;
  246. break;
  247. }
  248. ret = clk_set_rate(st->clk, tmp);
  249. if (ret < 0)
  250. break;
  251. }
  252. st->clkin = readin;
  253. ret = adf4350_set_freq(st, st->freq_req);
  254. break;
  255. case ADF4350_FREQ_RESOLUTION:
  256. if (readin == 0)
  257. ret = -EINVAL;
  258. else
  259. st->chspc = readin;
  260. break;
  261. case ADF4350_PWRDOWN:
  262. if (readin)
  263. st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
  264. else
  265. st->regs[ADF4350_REG2] &= ~ADF4350_REG2_POWER_DOWN_EN;
  266. adf4350_sync_config(st);
  267. break;
  268. default:
  269. ret = -EINVAL;
  270. }
  271. mutex_unlock(&st->lock);
  272. return ret ? ret : len;
  273. }
  274. static ssize_t adf4350_read(struct iio_dev *indio_dev,
  275. uintptr_t private,
  276. const struct iio_chan_spec *chan,
  277. char *buf)
  278. {
  279. struct adf4350_state *st = iio_priv(indio_dev);
  280. unsigned long long val;
  281. int ret = 0;
  282. mutex_lock(&st->lock);
  283. switch ((u32)private) {
  284. case ADF4350_FREQ:
  285. val = (u64)((st->r0_int * st->r1_mod) + st->r0_fract) *
  286. (u64)st->fpfd;
  287. do_div(val, st->r1_mod * (1 << st->r4_rf_div_sel));
  288. /* PLL unlocked? return error */
  289. if (st->lock_detect_gpiod)
  290. if (!gpiod_get_value(st->lock_detect_gpiod)) {
  291. dev_dbg(&st->spi->dev, "PLL un-locked\n");
  292. ret = -EBUSY;
  293. }
  294. break;
  295. case ADF4350_FREQ_REFIN:
  296. if (st->clk)
  297. st->clkin = clk_get_rate(st->clk);
  298. val = st->clkin;
  299. break;
  300. case ADF4350_FREQ_RESOLUTION:
  301. val = st->chspc;
  302. break;
  303. case ADF4350_PWRDOWN:
  304. val = !!(st->regs[ADF4350_REG2] & ADF4350_REG2_POWER_DOWN_EN);
  305. break;
  306. default:
  307. ret = -EINVAL;
  308. val = 0;
  309. }
  310. mutex_unlock(&st->lock);
  311. return ret < 0 ? ret : sprintf(buf, "%llu\n", val);
  312. }
  313. #define _ADF4350_EXT_INFO(_name, _ident) { \
  314. .name = _name, \
  315. .read = adf4350_read, \
  316. .write = adf4350_write, \
  317. .private = _ident, \
  318. .shared = IIO_SEPARATE, \
  319. }
  320. static const struct iio_chan_spec_ext_info adf4350_ext_info[] = {
  321. /* Ideally we use IIO_CHAN_INFO_FREQUENCY, but there are
  322. * values > 2^32 in order to support the entire frequency range
  323. * in Hz. Using scale is a bit ugly.
  324. */
  325. _ADF4350_EXT_INFO("frequency", ADF4350_FREQ),
  326. _ADF4350_EXT_INFO("frequency_resolution", ADF4350_FREQ_RESOLUTION),
  327. _ADF4350_EXT_INFO("refin_frequency", ADF4350_FREQ_REFIN),
  328. _ADF4350_EXT_INFO("powerdown", ADF4350_PWRDOWN),
  329. { },
  330. };
  331. static const struct iio_chan_spec adf4350_chan = {
  332. .type = IIO_ALTVOLTAGE,
  333. .indexed = 1,
  334. .output = 1,
  335. .ext_info = adf4350_ext_info,
  336. };
  337. static const struct iio_info adf4350_info = {
  338. .debugfs_reg_access = &adf4350_reg_access,
  339. };
  340. static void adf4350_clk_del_provider(void *data)
  341. {
  342. struct adf4350_state *st = data;
  343. of_clk_del_provider(st->spi->dev.of_node);
  344. }
  345. static unsigned long adf4350_clk_recalc_rate(struct clk_hw *hw,
  346. unsigned long parent_rate)
  347. {
  348. struct adf4350_state *st = to_adf4350_state(hw);
  349. unsigned long long tmp;
  350. tmp = (u64)(st->r0_int * st->r1_mod + st->r0_fract) * st->fpfd;
  351. do_div(tmp, st->r1_mod * (1 << st->r4_rf_div_sel));
  352. return tmp;
  353. }
  354. static int adf4350_clk_set_rate(struct clk_hw *hw,
  355. unsigned long rate,
  356. unsigned long parent_rate)
  357. {
  358. struct adf4350_state *st = to_adf4350_state(hw);
  359. if (parent_rate == 0 || parent_rate > ADF4350_MAX_FREQ_REFIN)
  360. return -EINVAL;
  361. st->clkin = parent_rate;
  362. return adf4350_set_freq(st, rate);
  363. }
  364. static int adf4350_clk_prepare(struct clk_hw *hw)
  365. {
  366. struct adf4350_state *st = to_adf4350_state(hw);
  367. st->regs[ADF4350_REG2] &= ~ADF4350_REG2_POWER_DOWN_EN;
  368. return adf4350_sync_config(st);
  369. }
  370. static void adf4350_clk_unprepare(struct clk_hw *hw)
  371. {
  372. struct adf4350_state *st = to_adf4350_state(hw);
  373. st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
  374. adf4350_sync_config(st);
  375. }
  376. static int adf4350_clk_is_enabled(struct clk_hw *hw)
  377. {
  378. struct adf4350_state *st = to_adf4350_state(hw);
  379. return (st->regs[ADF4350_REG2] & ADF4350_REG2_POWER_DOWN_EN);
  380. }
  381. static const struct clk_ops adf4350_clk_ops = {
  382. .recalc_rate = adf4350_clk_recalc_rate,
  383. .set_rate = adf4350_clk_set_rate,
  384. .prepare = adf4350_clk_prepare,
  385. .unprepare = adf4350_clk_unprepare,
  386. .is_enabled = adf4350_clk_is_enabled,
  387. };
  388. static int adf4350_clk_register(struct adf4350_state *st)
  389. {
  390. struct spi_device *spi = st->spi;
  391. struct clk_init_data init;
  392. struct clk *clk;
  393. const char *parent_name;
  394. int ret;
  395. if (!device_property_present(&spi->dev, "#clock-cells"))
  396. return 0;
  397. if (device_property_read_string(&spi->dev, "clock-output-names", &init.name)) {
  398. init.name = devm_kasprintf(&spi->dev, GFP_KERNEL, "%s-clk",
  399. fwnode_get_name(dev_fwnode(&spi->dev)));
  400. if (!init.name)
  401. return -ENOMEM;
  402. }
  403. parent_name = of_clk_get_parent_name(spi->dev.of_node, 0);
  404. if (!parent_name)
  405. return -EINVAL;
  406. init.ops = &adf4350_clk_ops;
  407. init.parent_names = &parent_name;
  408. init.num_parents = 1;
  409. init.flags = CLK_SET_RATE_PARENT;
  410. st->hw.init = &init;
  411. clk = devm_clk_register(&spi->dev, &st->hw);
  412. if (IS_ERR(clk))
  413. return PTR_ERR(clk);
  414. ret = of_clk_add_provider(spi->dev.of_node, of_clk_src_simple_get, clk);
  415. if (ret)
  416. return ret;
  417. st->clkout = clk;
  418. return devm_add_action_or_reset(&spi->dev, adf4350_clk_del_provider, st);
  419. }
  420. static struct adf4350_platform_data *adf4350_parse_dt(struct device *dev)
  421. {
  422. struct adf4350_platform_data *pdata;
  423. unsigned int tmp;
  424. pdata = devm_kzalloc(dev, sizeof(*pdata), GFP_KERNEL);
  425. if (!pdata)
  426. return NULL;
  427. snprintf(pdata->name, sizeof(pdata->name), "%pfw", dev_fwnode(dev));
  428. tmp = 10000;
  429. device_property_read_u32(dev, "adi,channel-spacing", &tmp);
  430. pdata->channel_spacing = tmp;
  431. tmp = 0;
  432. device_property_read_u32(dev, "adi,power-up-frequency", &tmp);
  433. pdata->power_up_frequency = tmp;
  434. tmp = 0;
  435. device_property_read_u32(dev, "adi,reference-div-factor", &tmp);
  436. pdata->ref_div_factor = tmp;
  437. pdata->ref_doubler_en = device_property_read_bool(dev, "adi,reference-doubler-enable");
  438. pdata->ref_div2_en = device_property_read_bool(dev, "adi,reference-div2-enable");
  439. /* r2_user_settings */
  440. pdata->r2_user_settings = 0;
  441. if (device_property_read_bool(dev, "adi,phase-detector-polarity-positive-enable"))
  442. pdata->r2_user_settings |= ADF4350_REG2_PD_POLARITY_POS;
  443. if (device_property_read_bool(dev, "adi,lock-detect-precision-6ns-enable"))
  444. pdata->r2_user_settings |= ADF4350_REG2_LDP_6ns;
  445. if (device_property_read_bool(dev, "adi,lock-detect-function-integer-n-enable"))
  446. pdata->r2_user_settings |= ADF4350_REG2_LDF_INT_N;
  447. tmp = 2500;
  448. device_property_read_u32(dev, "adi,charge-pump-current", &tmp);
  449. pdata->r2_user_settings |= ADF4350_REG2_CHARGE_PUMP_CURR_uA(tmp);
  450. tmp = 0;
  451. device_property_read_u32(dev, "adi,muxout-select", &tmp);
  452. pdata->r2_user_settings |= ADF4350_REG2_MUXOUT(tmp);
  453. if (device_property_read_bool(dev, "adi,low-spur-mode-enable"))
  454. pdata->r2_user_settings |= ADF4350_REG2_NOISE_MODE(0x3);
  455. /* r3_user_settings */
  456. pdata->r3_user_settings = 0;
  457. if (device_property_read_bool(dev, "adi,cycle-slip-reduction-enable"))
  458. pdata->r3_user_settings |= ADF4350_REG3_12BIT_CSR_EN;
  459. if (device_property_read_bool(dev, "adi,charge-cancellation-enable"))
  460. pdata->r3_user_settings |= ADF4351_REG3_CHARGE_CANCELLATION_EN;
  461. if (device_property_read_bool(dev, "adi,anti-backlash-3ns-enable"))
  462. pdata->r3_user_settings |= ADF4351_REG3_ANTI_BACKLASH_3ns_EN;
  463. if (device_property_read_bool(dev, "adi,band-select-clock-mode-high-enable"))
  464. pdata->r3_user_settings |= ADF4351_REG3_BAND_SEL_CLOCK_MODE_HIGH;
  465. tmp = 0;
  466. device_property_read_u32(dev, "adi,12bit-clk-divider", &tmp);
  467. pdata->r3_user_settings |= ADF4350_REG3_12BIT_CLKDIV(tmp);
  468. tmp = 0;
  469. device_property_read_u32(dev, "adi,clk-divider-mode", &tmp);
  470. pdata->r3_user_settings |= ADF4350_REG3_12BIT_CLKDIV_MODE(tmp);
  471. /* r4_user_settings */
  472. pdata->r4_user_settings = 0;
  473. if (device_property_read_bool(dev, "adi,aux-output-enable"))
  474. pdata->r4_user_settings |= ADF4350_REG4_AUX_OUTPUT_EN;
  475. if (device_property_read_bool(dev, "adi,aux-output-fundamental-enable"))
  476. pdata->r4_user_settings |= ADF4350_REG4_AUX_OUTPUT_FUND;
  477. if (device_property_read_bool(dev, "adi,mute-till-lock-enable"))
  478. pdata->r4_user_settings |= ADF4350_REG4_MUTE_TILL_LOCK_EN;
  479. tmp = 0;
  480. device_property_read_u32(dev, "adi,output-power", &tmp);
  481. pdata->r4_user_settings |= ADF4350_REG4_OUTPUT_PWR(tmp);
  482. tmp = 0;
  483. device_property_read_u32(dev, "adi,aux-output-power", &tmp);
  484. pdata->r4_user_settings |= ADF4350_REG4_AUX_OUTPUT_PWR(tmp);
  485. return pdata;
  486. }
  487. static void adf4350_power_down(void *data)
  488. {
  489. struct iio_dev *indio_dev = data;
  490. struct adf4350_state *st = iio_priv(indio_dev);
  491. st->regs[ADF4350_REG2] |= ADF4350_REG2_POWER_DOWN_EN;
  492. adf4350_sync_config(st);
  493. }
  494. static int adf4350_probe(struct spi_device *spi)
  495. {
  496. struct adf4350_platform_data *pdata;
  497. struct iio_dev *indio_dev;
  498. struct adf4350_state *st;
  499. struct clk *clk = NULL;
  500. int ret;
  501. if (dev_fwnode(&spi->dev)) {
  502. pdata = adf4350_parse_dt(&spi->dev);
  503. if (pdata == NULL)
  504. return -EINVAL;
  505. } else {
  506. pdata = spi->dev.platform_data;
  507. }
  508. if (!pdata) {
  509. dev_warn(&spi->dev, "no platform data? using default\n");
  510. pdata = &default_pdata;
  511. }
  512. if (!pdata->clkin) {
  513. clk = devm_clk_get_enabled(&spi->dev, "clkin");
  514. if (IS_ERR(clk))
  515. return PTR_ERR(clk);
  516. }
  517. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  518. if (indio_dev == NULL)
  519. return -ENOMEM;
  520. st = iio_priv(indio_dev);
  521. ret = devm_regulator_get_enable(&spi->dev, "vcc");
  522. if (ret)
  523. return ret;
  524. st->spi = spi;
  525. st->pdata = pdata;
  526. indio_dev->name = (pdata->name[0] != 0) ? pdata->name :
  527. spi_get_device_id(spi)->name;
  528. indio_dev->info = &adf4350_info;
  529. indio_dev->modes = INDIO_DIRECT_MODE;
  530. mutex_init(&st->lock);
  531. st->chspc = pdata->channel_spacing;
  532. if (clk) {
  533. st->clk = clk;
  534. st->clkin = clk_get_rate(clk);
  535. } else {
  536. st->clkin = pdata->clkin;
  537. }
  538. st->min_out_freq = spi_get_device_id(spi)->driver_data == 4351 ?
  539. ADF4351_MIN_OUT_FREQ : ADF4350_MIN_OUT_FREQ;
  540. memset(st->regs_hw, 0xFF, sizeof(st->regs_hw));
  541. st->lock_detect_gpiod = devm_gpiod_get_optional(&spi->dev, NULL,
  542. GPIOD_IN);
  543. if (IS_ERR(st->lock_detect_gpiod))
  544. return PTR_ERR(st->lock_detect_gpiod);
  545. if (pdata->power_up_frequency) {
  546. ret = adf4350_set_freq(st, pdata->power_up_frequency);
  547. if (ret)
  548. return ret;
  549. }
  550. ret = adf4350_clk_register(st);
  551. if (ret)
  552. return ret;
  553. if (!st->clkout) {
  554. indio_dev->channels = &adf4350_chan;
  555. indio_dev->num_channels = 1;
  556. }
  557. ret = devm_add_action_or_reset(&spi->dev, adf4350_power_down, indio_dev);
  558. if (ret)
  559. return dev_err_probe(&spi->dev, ret,
  560. "Failed to add action to managed power down\n");
  561. return devm_iio_device_register(&spi->dev, indio_dev);
  562. }
  563. static const struct of_device_id adf4350_of_match[] = {
  564. { .compatible = "adi,adf4350", },
  565. { .compatible = "adi,adf4351", },
  566. { /* sentinel */ },
  567. };
  568. MODULE_DEVICE_TABLE(of, adf4350_of_match);
  569. static const struct spi_device_id adf4350_id[] = {
  570. {"adf4350", 4350},
  571. {"adf4351", 4351},
  572. {}
  573. };
  574. MODULE_DEVICE_TABLE(spi, adf4350_id);
  575. static struct spi_driver adf4350_driver = {
  576. .driver = {
  577. .name = "adf4350",
  578. .of_match_table = adf4350_of_match,
  579. },
  580. .probe = adf4350_probe,
  581. .id_table = adf4350_id,
  582. };
  583. module_spi_driver(adf4350_driver);
  584. MODULE_AUTHOR("Michael Hennerich <michael.hennerich@analog.com>");
  585. MODULE_DESCRIPTION("Analog Devices ADF4350/ADF4351 PLL");
  586. MODULE_LICENSE("GPL v2");