adxrs290.c 17 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * ADXRS290 SPI Gyroscope Driver
  4. *
  5. * Copyright (C) 2020 Nishant Malpani <nish.malpani25@gmail.com>
  6. * Copyright (C) 2020 Analog Devices, Inc.
  7. */
  8. #include <linux/bitfield.h>
  9. #include <linux/bitops.h>
  10. #include <linux/delay.h>
  11. #include <linux/device.h>
  12. #include <linux/kernel.h>
  13. #include <linux/module.h>
  14. #include <linux/spi/spi.h>
  15. #include <linux/iio/buffer.h>
  16. #include <linux/iio/iio.h>
  17. #include <linux/iio/sysfs.h>
  18. #include <linux/iio/trigger.h>
  19. #include <linux/iio/triggered_buffer.h>
  20. #include <linux/iio/trigger_consumer.h>
  21. #define ADXRS290_ADI_ID 0xAD
  22. #define ADXRS290_MEMS_ID 0x1D
  23. #define ADXRS290_DEV_ID 0x92
  24. #define ADXRS290_REG_ADI_ID 0x00
  25. #define ADXRS290_REG_MEMS_ID 0x01
  26. #define ADXRS290_REG_DEV_ID 0x02
  27. #define ADXRS290_REG_REV_ID 0x03
  28. #define ADXRS290_REG_SN0 0x04 /* Serial Number Registers, 4 bytes */
  29. #define ADXRS290_REG_DATAX0 0x08 /* Roll Rate o/p Data Regs, 2 bytes */
  30. #define ADXRS290_REG_DATAY0 0x0A /* Pitch Rate o/p Data Regs, 2 bytes */
  31. #define ADXRS290_REG_TEMP0 0x0C
  32. #define ADXRS290_REG_POWER_CTL 0x10
  33. #define ADXRS290_REG_FILTER 0x11
  34. #define ADXRS290_REG_DATA_RDY 0x12
  35. #define ADXRS290_READ BIT(7)
  36. #define ADXRS290_TSM BIT(0)
  37. #define ADXRS290_MEASUREMENT BIT(1)
  38. #define ADXRS290_DATA_RDY_OUT BIT(0)
  39. #define ADXRS290_SYNC_MASK GENMASK(1, 0)
  40. #define ADXRS290_SYNC(x) FIELD_PREP(ADXRS290_SYNC_MASK, x)
  41. #define ADXRS290_LPF_MASK GENMASK(2, 0)
  42. #define ADXRS290_LPF(x) FIELD_PREP(ADXRS290_LPF_MASK, x)
  43. #define ADXRS290_HPF_MASK GENMASK(7, 4)
  44. #define ADXRS290_HPF(x) FIELD_PREP(ADXRS290_HPF_MASK, x)
  45. #define ADXRS290_READ_REG(reg) (ADXRS290_READ | (reg))
  46. #define ADXRS290_MAX_TRANSITION_TIME_MS 100
  47. enum adxrs290_mode {
  48. ADXRS290_MODE_STANDBY,
  49. ADXRS290_MODE_MEASUREMENT,
  50. };
  51. enum adxrs290_scan_index {
  52. ADXRS290_IDX_X,
  53. ADXRS290_IDX_Y,
  54. ADXRS290_IDX_TEMP,
  55. ADXRS290_IDX_TS,
  56. };
  57. struct adxrs290_state {
  58. struct spi_device *spi;
  59. /* Serialize reads and their subsequent processing */
  60. struct mutex lock;
  61. enum adxrs290_mode mode;
  62. unsigned int lpf_3db_freq_idx;
  63. unsigned int hpf_3db_freq_idx;
  64. struct iio_trigger *dready_trig;
  65. /* Ensure correct alignment of timestamp when present */
  66. struct {
  67. s16 channels[3];
  68. s64 ts __aligned(8);
  69. } buffer;
  70. };
  71. /*
  72. * Available cut-off frequencies of the low pass filter in Hz.
  73. * The integer part and fractional part are represented separately.
  74. */
  75. static const int adxrs290_lpf_3db_freq_hz_table[][2] = {
  76. [0] = {480, 0},
  77. [1] = {320, 0},
  78. [2] = {160, 0},
  79. [3] = {80, 0},
  80. [4] = {56, 600000},
  81. [5] = {40, 0},
  82. [6] = {28, 300000},
  83. [7] = {20, 0},
  84. };
  85. /*
  86. * Available cut-off frequencies of the high pass filter in Hz.
  87. * The integer part and fractional part are represented separately.
  88. */
  89. static const int adxrs290_hpf_3db_freq_hz_table[][2] = {
  90. [0] = {0, 0},
  91. [1] = {0, 11000},
  92. [2] = {0, 22000},
  93. [3] = {0, 44000},
  94. [4] = {0, 87000},
  95. [5] = {0, 175000},
  96. [6] = {0, 350000},
  97. [7] = {0, 700000},
  98. [8] = {1, 400000},
  99. [9] = {2, 800000},
  100. [10] = {11, 300000},
  101. };
  102. static int adxrs290_get_rate_data(struct iio_dev *indio_dev, const u8 cmd, int *val)
  103. {
  104. struct adxrs290_state *st = iio_priv(indio_dev);
  105. int ret = 0;
  106. int temp;
  107. mutex_lock(&st->lock);
  108. temp = spi_w8r16(st->spi, cmd);
  109. if (temp < 0) {
  110. ret = temp;
  111. goto err_unlock;
  112. }
  113. *val = sign_extend32(temp, 15);
  114. err_unlock:
  115. mutex_unlock(&st->lock);
  116. return ret;
  117. }
  118. static int adxrs290_get_temp_data(struct iio_dev *indio_dev, int *val)
  119. {
  120. const u8 cmd = ADXRS290_READ_REG(ADXRS290_REG_TEMP0);
  121. struct adxrs290_state *st = iio_priv(indio_dev);
  122. int ret = 0;
  123. int temp;
  124. mutex_lock(&st->lock);
  125. temp = spi_w8r16(st->spi, cmd);
  126. if (temp < 0) {
  127. ret = temp;
  128. goto err_unlock;
  129. }
  130. /* extract lower 12 bits temperature reading */
  131. *val = sign_extend32(temp, 11);
  132. err_unlock:
  133. mutex_unlock(&st->lock);
  134. return ret;
  135. }
  136. static int adxrs290_get_3db_freq(struct iio_dev *indio_dev, u8 *val, u8 *val2)
  137. {
  138. const u8 cmd = ADXRS290_READ_REG(ADXRS290_REG_FILTER);
  139. struct adxrs290_state *st = iio_priv(indio_dev);
  140. int ret = 0;
  141. short temp;
  142. mutex_lock(&st->lock);
  143. temp = spi_w8r8(st->spi, cmd);
  144. if (temp < 0) {
  145. ret = temp;
  146. goto err_unlock;
  147. }
  148. *val = FIELD_GET(ADXRS290_LPF_MASK, temp);
  149. *val2 = FIELD_GET(ADXRS290_HPF_MASK, temp);
  150. err_unlock:
  151. mutex_unlock(&st->lock);
  152. return ret;
  153. }
  154. static int adxrs290_spi_write_reg(struct spi_device *spi, const u8 reg,
  155. const u8 val)
  156. {
  157. u8 buf[2];
  158. buf[0] = reg;
  159. buf[1] = val;
  160. return spi_write_then_read(spi, buf, ARRAY_SIZE(buf), NULL, 0);
  161. }
  162. static int adxrs290_find_match(const int (*freq_tbl)[2], const int n,
  163. const int val, const int val2)
  164. {
  165. int i;
  166. for (i = 0; i < n; i++) {
  167. if (freq_tbl[i][0] == val && freq_tbl[i][1] == val2)
  168. return i;
  169. }
  170. return -EINVAL;
  171. }
  172. static int adxrs290_set_filter_freq(struct iio_dev *indio_dev,
  173. const unsigned int lpf_idx,
  174. const unsigned int hpf_idx)
  175. {
  176. struct adxrs290_state *st = iio_priv(indio_dev);
  177. u8 val;
  178. val = ADXRS290_HPF(hpf_idx) | ADXRS290_LPF(lpf_idx);
  179. return adxrs290_spi_write_reg(st->spi, ADXRS290_REG_FILTER, val);
  180. }
  181. static int adxrs290_set_mode(struct iio_dev *indio_dev, enum adxrs290_mode mode)
  182. {
  183. struct adxrs290_state *st = iio_priv(indio_dev);
  184. int val, ret;
  185. if (st->mode == mode)
  186. return 0;
  187. mutex_lock(&st->lock);
  188. ret = spi_w8r8(st->spi, ADXRS290_READ_REG(ADXRS290_REG_POWER_CTL));
  189. if (ret < 0)
  190. goto out_unlock;
  191. val = ret;
  192. switch (mode) {
  193. case ADXRS290_MODE_STANDBY:
  194. val &= ~ADXRS290_MEASUREMENT;
  195. break;
  196. case ADXRS290_MODE_MEASUREMENT:
  197. val |= ADXRS290_MEASUREMENT;
  198. break;
  199. default:
  200. ret = -EINVAL;
  201. goto out_unlock;
  202. }
  203. ret = adxrs290_spi_write_reg(st->spi, ADXRS290_REG_POWER_CTL, val);
  204. if (ret < 0) {
  205. dev_err(&st->spi->dev, "unable to set mode: %d\n", ret);
  206. goto out_unlock;
  207. }
  208. /* update cached mode */
  209. st->mode = mode;
  210. out_unlock:
  211. mutex_unlock(&st->lock);
  212. return ret;
  213. }
  214. static void adxrs290_chip_off_action(void *data)
  215. {
  216. struct iio_dev *indio_dev = data;
  217. adxrs290_set_mode(indio_dev, ADXRS290_MODE_STANDBY);
  218. }
  219. static int adxrs290_initial_setup(struct iio_dev *indio_dev)
  220. {
  221. struct adxrs290_state *st = iio_priv(indio_dev);
  222. struct spi_device *spi = st->spi;
  223. int ret;
  224. ret = adxrs290_spi_write_reg(spi, ADXRS290_REG_POWER_CTL,
  225. ADXRS290_MEASUREMENT | ADXRS290_TSM);
  226. if (ret < 0)
  227. return ret;
  228. st->mode = ADXRS290_MODE_MEASUREMENT;
  229. return devm_add_action_or_reset(&spi->dev, adxrs290_chip_off_action,
  230. indio_dev);
  231. }
  232. static int adxrs290_read_raw(struct iio_dev *indio_dev,
  233. struct iio_chan_spec const *chan,
  234. int *val,
  235. int *val2,
  236. long mask)
  237. {
  238. struct adxrs290_state *st = iio_priv(indio_dev);
  239. unsigned int t;
  240. int ret;
  241. switch (mask) {
  242. case IIO_CHAN_INFO_RAW:
  243. ret = iio_device_claim_direct_mode(indio_dev);
  244. if (ret)
  245. return ret;
  246. switch (chan->type) {
  247. case IIO_ANGL_VEL:
  248. ret = adxrs290_get_rate_data(indio_dev,
  249. ADXRS290_READ_REG(chan->address),
  250. val);
  251. if (ret < 0)
  252. break;
  253. ret = IIO_VAL_INT;
  254. break;
  255. case IIO_TEMP:
  256. ret = adxrs290_get_temp_data(indio_dev, val);
  257. if (ret < 0)
  258. break;
  259. ret = IIO_VAL_INT;
  260. break;
  261. default:
  262. ret = -EINVAL;
  263. break;
  264. }
  265. iio_device_release_direct_mode(indio_dev);
  266. return ret;
  267. case IIO_CHAN_INFO_SCALE:
  268. switch (chan->type) {
  269. case IIO_ANGL_VEL:
  270. /* 1 LSB = 0.005 degrees/sec */
  271. *val = 0;
  272. *val2 = 87266;
  273. return IIO_VAL_INT_PLUS_NANO;
  274. case IIO_TEMP:
  275. /* 1 LSB = 0.1 degrees Celsius */
  276. *val = 100;
  277. return IIO_VAL_INT;
  278. default:
  279. return -EINVAL;
  280. }
  281. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  282. switch (chan->type) {
  283. case IIO_ANGL_VEL:
  284. t = st->lpf_3db_freq_idx;
  285. *val = adxrs290_lpf_3db_freq_hz_table[t][0];
  286. *val2 = adxrs290_lpf_3db_freq_hz_table[t][1];
  287. return IIO_VAL_INT_PLUS_MICRO;
  288. default:
  289. return -EINVAL;
  290. }
  291. case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
  292. switch (chan->type) {
  293. case IIO_ANGL_VEL:
  294. t = st->hpf_3db_freq_idx;
  295. *val = adxrs290_hpf_3db_freq_hz_table[t][0];
  296. *val2 = adxrs290_hpf_3db_freq_hz_table[t][1];
  297. return IIO_VAL_INT_PLUS_MICRO;
  298. default:
  299. return -EINVAL;
  300. }
  301. }
  302. return -EINVAL;
  303. }
  304. static int adxrs290_write_raw(struct iio_dev *indio_dev,
  305. struct iio_chan_spec const *chan,
  306. int val,
  307. int val2,
  308. long mask)
  309. {
  310. struct adxrs290_state *st = iio_priv(indio_dev);
  311. int ret, lpf_idx, hpf_idx;
  312. ret = iio_device_claim_direct_mode(indio_dev);
  313. if (ret)
  314. return ret;
  315. switch (mask) {
  316. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  317. lpf_idx = adxrs290_find_match(adxrs290_lpf_3db_freq_hz_table,
  318. ARRAY_SIZE(adxrs290_lpf_3db_freq_hz_table),
  319. val, val2);
  320. if (lpf_idx < 0) {
  321. ret = -EINVAL;
  322. break;
  323. }
  324. /* caching the updated state of the low-pass filter */
  325. st->lpf_3db_freq_idx = lpf_idx;
  326. /* retrieving the current state of the high-pass filter */
  327. hpf_idx = st->hpf_3db_freq_idx;
  328. ret = adxrs290_set_filter_freq(indio_dev, lpf_idx, hpf_idx);
  329. break;
  330. case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
  331. hpf_idx = adxrs290_find_match(adxrs290_hpf_3db_freq_hz_table,
  332. ARRAY_SIZE(adxrs290_hpf_3db_freq_hz_table),
  333. val, val2);
  334. if (hpf_idx < 0) {
  335. ret = -EINVAL;
  336. break;
  337. }
  338. /* caching the updated state of the high-pass filter */
  339. st->hpf_3db_freq_idx = hpf_idx;
  340. /* retrieving the current state of the low-pass filter */
  341. lpf_idx = st->lpf_3db_freq_idx;
  342. ret = adxrs290_set_filter_freq(indio_dev, lpf_idx, hpf_idx);
  343. break;
  344. default:
  345. ret = -EINVAL;
  346. break;
  347. }
  348. iio_device_release_direct_mode(indio_dev);
  349. return ret;
  350. }
  351. static int adxrs290_read_avail(struct iio_dev *indio_dev,
  352. struct iio_chan_spec const *chan,
  353. const int **vals, int *type, int *length,
  354. long mask)
  355. {
  356. switch (mask) {
  357. case IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY:
  358. *vals = (const int *)adxrs290_lpf_3db_freq_hz_table;
  359. *type = IIO_VAL_INT_PLUS_MICRO;
  360. /* Values are stored in a 2D matrix */
  361. *length = ARRAY_SIZE(adxrs290_lpf_3db_freq_hz_table) * 2;
  362. return IIO_AVAIL_LIST;
  363. case IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY:
  364. *vals = (const int *)adxrs290_hpf_3db_freq_hz_table;
  365. *type = IIO_VAL_INT_PLUS_MICRO;
  366. /* Values are stored in a 2D matrix */
  367. *length = ARRAY_SIZE(adxrs290_hpf_3db_freq_hz_table) * 2;
  368. return IIO_AVAIL_LIST;
  369. default:
  370. return -EINVAL;
  371. }
  372. }
  373. static int adxrs290_reg_access_rw(struct spi_device *spi, unsigned int reg,
  374. unsigned int *readval)
  375. {
  376. int ret;
  377. ret = spi_w8r8(spi, ADXRS290_READ_REG(reg));
  378. if (ret < 0)
  379. return ret;
  380. *readval = ret;
  381. return 0;
  382. }
  383. static int adxrs290_reg_access(struct iio_dev *indio_dev, unsigned int reg,
  384. unsigned int writeval, unsigned int *readval)
  385. {
  386. struct adxrs290_state *st = iio_priv(indio_dev);
  387. if (readval)
  388. return adxrs290_reg_access_rw(st->spi, reg, readval);
  389. else
  390. return adxrs290_spi_write_reg(st->spi, reg, writeval);
  391. }
  392. static int adxrs290_data_rdy_trigger_set_state(struct iio_trigger *trig,
  393. bool state)
  394. {
  395. struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
  396. struct adxrs290_state *st = iio_priv(indio_dev);
  397. int ret;
  398. u8 val;
  399. val = state ? ADXRS290_SYNC(ADXRS290_DATA_RDY_OUT) : 0;
  400. ret = adxrs290_spi_write_reg(st->spi, ADXRS290_REG_DATA_RDY, val);
  401. if (ret < 0)
  402. dev_err(&st->spi->dev, "failed to start data rdy interrupt\n");
  403. return ret;
  404. }
  405. static void adxrs290_reset_trig(struct iio_trigger *trig)
  406. {
  407. struct iio_dev *indio_dev = iio_trigger_get_drvdata(trig);
  408. int val;
  409. /*
  410. * Data ready interrupt is reset after a read of the data registers.
  411. * Here, we only read the 16b DATAY registers as that marks the end of
  412. * a read of the data registers and initiates a reset for the interrupt
  413. * line.
  414. */
  415. adxrs290_get_rate_data(indio_dev,
  416. ADXRS290_READ_REG(ADXRS290_REG_DATAY0), &val);
  417. }
  418. static const struct iio_trigger_ops adxrs290_trigger_ops = {
  419. .set_trigger_state = &adxrs290_data_rdy_trigger_set_state,
  420. .validate_device = &iio_trigger_validate_own_device,
  421. .reenable = &adxrs290_reset_trig,
  422. };
  423. static irqreturn_t adxrs290_trigger_handler(int irq, void *p)
  424. {
  425. struct iio_poll_func *pf = p;
  426. struct iio_dev *indio_dev = pf->indio_dev;
  427. struct adxrs290_state *st = iio_priv(indio_dev);
  428. u8 tx = ADXRS290_READ_REG(ADXRS290_REG_DATAX0);
  429. int ret;
  430. mutex_lock(&st->lock);
  431. /* exercise a bulk data capture starting from reg DATAX0... */
  432. ret = spi_write_then_read(st->spi, &tx, sizeof(tx), st->buffer.channels,
  433. sizeof(st->buffer.channels));
  434. if (ret < 0)
  435. goto out_unlock_notify;
  436. iio_push_to_buffers_with_timestamp(indio_dev, &st->buffer,
  437. pf->timestamp);
  438. out_unlock_notify:
  439. mutex_unlock(&st->lock);
  440. iio_trigger_notify_done(indio_dev->trig);
  441. return IRQ_HANDLED;
  442. }
  443. #define ADXRS290_ANGL_VEL_CHANNEL(reg, axis) { \
  444. .type = IIO_ANGL_VEL, \
  445. .address = reg, \
  446. .modified = 1, \
  447. .channel2 = IIO_MOD_##axis, \
  448. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW), \
  449. .info_mask_shared_by_type = BIT(IIO_CHAN_INFO_SCALE) | \
  450. BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY) | \
  451. BIT(IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY), \
  452. .info_mask_shared_by_type_available = \
  453. BIT(IIO_CHAN_INFO_LOW_PASS_FILTER_3DB_FREQUENCY) | \
  454. BIT(IIO_CHAN_INFO_HIGH_PASS_FILTER_3DB_FREQUENCY), \
  455. .scan_index = ADXRS290_IDX_##axis, \
  456. .scan_type = { \
  457. .sign = 's', \
  458. .realbits = 16, \
  459. .storagebits = 16, \
  460. .endianness = IIO_LE, \
  461. }, \
  462. }
  463. static const struct iio_chan_spec adxrs290_channels[] = {
  464. ADXRS290_ANGL_VEL_CHANNEL(ADXRS290_REG_DATAX0, X),
  465. ADXRS290_ANGL_VEL_CHANNEL(ADXRS290_REG_DATAY0, Y),
  466. {
  467. .type = IIO_TEMP,
  468. .address = ADXRS290_REG_TEMP0,
  469. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) |
  470. BIT(IIO_CHAN_INFO_SCALE),
  471. .scan_index = ADXRS290_IDX_TEMP,
  472. .scan_type = {
  473. .sign = 's',
  474. .realbits = 12,
  475. .storagebits = 16,
  476. .endianness = IIO_LE,
  477. },
  478. },
  479. IIO_CHAN_SOFT_TIMESTAMP(ADXRS290_IDX_TS),
  480. };
  481. static const unsigned long adxrs290_avail_scan_masks[] = {
  482. BIT(ADXRS290_IDX_X) | BIT(ADXRS290_IDX_Y) | BIT(ADXRS290_IDX_TEMP),
  483. 0
  484. };
  485. static const struct iio_info adxrs290_info = {
  486. .read_raw = &adxrs290_read_raw,
  487. .write_raw = &adxrs290_write_raw,
  488. .read_avail = &adxrs290_read_avail,
  489. .debugfs_reg_access = &adxrs290_reg_access,
  490. };
  491. static int adxrs290_probe_trigger(struct iio_dev *indio_dev)
  492. {
  493. struct adxrs290_state *st = iio_priv(indio_dev);
  494. int ret;
  495. if (!st->spi->irq) {
  496. dev_info(&st->spi->dev, "no irq, using polling\n");
  497. return 0;
  498. }
  499. st->dready_trig = devm_iio_trigger_alloc(&st->spi->dev, "%s-dev%d",
  500. indio_dev->name,
  501. iio_device_id(indio_dev));
  502. if (!st->dready_trig)
  503. return -ENOMEM;
  504. st->dready_trig->ops = &adxrs290_trigger_ops;
  505. iio_trigger_set_drvdata(st->dready_trig, indio_dev);
  506. ret = devm_request_irq(&st->spi->dev, st->spi->irq,
  507. &iio_trigger_generic_data_rdy_poll,
  508. IRQF_ONESHOT, "adxrs290_irq", st->dready_trig);
  509. if (ret < 0)
  510. return dev_err_probe(&st->spi->dev, ret,
  511. "request irq %d failed\n", st->spi->irq);
  512. ret = devm_iio_trigger_register(&st->spi->dev, st->dready_trig);
  513. if (ret) {
  514. dev_err(&st->spi->dev, "iio trigger register failed\n");
  515. return ret;
  516. }
  517. indio_dev->trig = iio_trigger_get(st->dready_trig);
  518. return 0;
  519. }
  520. static int adxrs290_probe(struct spi_device *spi)
  521. {
  522. struct iio_dev *indio_dev;
  523. struct adxrs290_state *st;
  524. u8 val, val2;
  525. int ret;
  526. indio_dev = devm_iio_device_alloc(&spi->dev, sizeof(*st));
  527. if (!indio_dev)
  528. return -ENOMEM;
  529. st = iio_priv(indio_dev);
  530. st->spi = spi;
  531. indio_dev->name = "adxrs290";
  532. indio_dev->modes = INDIO_DIRECT_MODE;
  533. indio_dev->channels = adxrs290_channels;
  534. indio_dev->num_channels = ARRAY_SIZE(adxrs290_channels);
  535. indio_dev->info = &adxrs290_info;
  536. indio_dev->available_scan_masks = adxrs290_avail_scan_masks;
  537. mutex_init(&st->lock);
  538. val = spi_w8r8(spi, ADXRS290_READ_REG(ADXRS290_REG_ADI_ID));
  539. if (val != ADXRS290_ADI_ID) {
  540. dev_err(&spi->dev, "Wrong ADI ID 0x%02x\n", val);
  541. return -ENODEV;
  542. }
  543. val = spi_w8r8(spi, ADXRS290_READ_REG(ADXRS290_REG_MEMS_ID));
  544. if (val != ADXRS290_MEMS_ID) {
  545. dev_err(&spi->dev, "Wrong MEMS ID 0x%02x\n", val);
  546. return -ENODEV;
  547. }
  548. val = spi_w8r8(spi, ADXRS290_READ_REG(ADXRS290_REG_DEV_ID));
  549. if (val != ADXRS290_DEV_ID) {
  550. dev_err(&spi->dev, "Wrong DEV ID 0x%02x\n", val);
  551. return -ENODEV;
  552. }
  553. /* default mode the gyroscope starts in */
  554. st->mode = ADXRS290_MODE_STANDBY;
  555. /* switch to measurement mode and switch on the temperature sensor */
  556. ret = adxrs290_initial_setup(indio_dev);
  557. if (ret < 0)
  558. return ret;
  559. /* max transition time to measurement mode */
  560. msleep(ADXRS290_MAX_TRANSITION_TIME_MS);
  561. ret = adxrs290_get_3db_freq(indio_dev, &val, &val2);
  562. if (ret < 0)
  563. return ret;
  564. st->lpf_3db_freq_idx = val;
  565. st->hpf_3db_freq_idx = val2;
  566. ret = devm_iio_triggered_buffer_setup(&spi->dev, indio_dev,
  567. &iio_pollfunc_store_time,
  568. &adxrs290_trigger_handler, NULL);
  569. if (ret < 0)
  570. return dev_err_probe(&spi->dev, ret,
  571. "iio triggered buffer setup failed\n");
  572. ret = adxrs290_probe_trigger(indio_dev);
  573. if (ret < 0)
  574. return ret;
  575. return devm_iio_device_register(&spi->dev, indio_dev);
  576. }
  577. static const struct of_device_id adxrs290_of_match[] = {
  578. { .compatible = "adi,adxrs290" },
  579. { }
  580. };
  581. MODULE_DEVICE_TABLE(of, adxrs290_of_match);
  582. static struct spi_driver adxrs290_driver = {
  583. .driver = {
  584. .name = "adxrs290",
  585. .of_match_table = adxrs290_of_match,
  586. },
  587. .probe = adxrs290_probe,
  588. };
  589. module_spi_driver(adxrs290_driver);
  590. MODULE_AUTHOR("Nishant Malpani <nish.malpani25@gmail.com>");
  591. MODULE_DESCRIPTION("Analog Devices ADXRS290 Gyroscope SPI driver");
  592. MODULE_LICENSE("GPL");