sx9310.c 30 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2018 Google LLC.
  4. *
  5. * Driver for Semtech's SX9310/SX9311 capacitive proximity/button solution.
  6. * Based on SX9500 driver and Semtech driver using the input framework
  7. * <https://my.syncplicity.com/share/teouwsim8niiaud/
  8. * linux-driver-SX9310_NoSmartHSensing>.
  9. * Reworked in April 2019 by Evan Green <evgreen@chromium.org>
  10. * and in January 2020 by Daniel Campello <campello@chromium.org>.
  11. */
  12. #include <linux/bitfield.h>
  13. #include <linux/delay.h>
  14. #include <linux/i2c.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/kernel.h>
  17. #include <linux/log2.h>
  18. #include <linux/mod_devicetable.h>
  19. #include <linux/module.h>
  20. #include <linux/pm.h>
  21. #include <linux/property.h>
  22. #include <linux/regmap.h>
  23. #include <linux/iio/iio.h>
  24. #include "sx_common.h"
  25. /* Register definitions. */
  26. #define SX9310_REG_IRQ_SRC SX_COMMON_REG_IRQ_SRC
  27. #define SX9310_REG_STAT0 0x01
  28. #define SX9310_REG_STAT1 0x02
  29. #define SX9310_REG_STAT1_COMPSTAT_MASK GENMASK(3, 0)
  30. #define SX9310_REG_IRQ_MSK 0x03
  31. #define SX9310_CONVDONE_IRQ BIT(3)
  32. #define SX9310_FAR_IRQ BIT(5)
  33. #define SX9310_CLOSE_IRQ BIT(6)
  34. #define SX9310_REG_IRQ_FUNC 0x04
  35. #define SX9310_REG_PROX_CTRL0 0x10
  36. #define SX9310_REG_PROX_CTRL0_SENSOREN_MASK GENMASK(3, 0)
  37. #define SX9310_REG_PROX_CTRL0_SCANPERIOD_MASK GENMASK(7, 4)
  38. #define SX9310_REG_PROX_CTRL0_SCANPERIOD_15MS 0x01
  39. #define SX9310_REG_PROX_CTRL1 0x11
  40. #define SX9310_REG_PROX_CTRL2 0x12
  41. #define SX9310_REG_PROX_CTRL2_COMBMODE_MASK GENMASK(7, 6)
  42. #define SX9310_REG_PROX_CTRL2_COMBMODE_CS0_CS1_CS2_CS3 (0x03 << 6)
  43. #define SX9310_REG_PROX_CTRL2_COMBMODE_CS1_CS2 (0x02 << 6)
  44. #define SX9310_REG_PROX_CTRL2_COMBMODE_CS0_CS1 (0x01 << 6)
  45. #define SX9310_REG_PROX_CTRL2_COMBMODE_CS3 (0x00 << 6)
  46. #define SX9310_REG_PROX_CTRL2_SHIELDEN_MASK GENMASK(3, 2)
  47. #define SX9310_REG_PROX_CTRL2_SHIELDEN_DYNAMIC (0x01 << 2)
  48. #define SX9310_REG_PROX_CTRL2_SHIELDEN_GROUND (0x02 << 2)
  49. #define SX9310_REG_PROX_CTRL3 0x13
  50. #define SX9310_REG_PROX_CTRL3_GAIN0_MASK GENMASK(3, 2)
  51. #define SX9310_REG_PROX_CTRL3_GAIN0_X8 (0x03 << 2)
  52. #define SX9310_REG_PROX_CTRL3_GAIN12_MASK GENMASK(1, 0)
  53. #define SX9310_REG_PROX_CTRL3_GAIN12_X4 0x02
  54. #define SX9310_REG_PROX_CTRL4 0x14
  55. #define SX9310_REG_PROX_CTRL4_RESOLUTION_MASK GENMASK(2, 0)
  56. #define SX9310_REG_PROX_CTRL4_RESOLUTION_FINEST 0x07
  57. #define SX9310_REG_PROX_CTRL4_RESOLUTION_VERY_FINE 0x06
  58. #define SX9310_REG_PROX_CTRL4_RESOLUTION_FINE 0x05
  59. #define SX9310_REG_PROX_CTRL4_RESOLUTION_MEDIUM 0x04
  60. #define SX9310_REG_PROX_CTRL4_RESOLUTION_MEDIUM_COARSE 0x03
  61. #define SX9310_REG_PROX_CTRL4_RESOLUTION_COARSE 0x02
  62. #define SX9310_REG_PROX_CTRL4_RESOLUTION_VERY_COARSE 0x01
  63. #define SX9310_REG_PROX_CTRL4_RESOLUTION_COARSEST 0x00
  64. #define SX9310_REG_PROX_CTRL5 0x15
  65. #define SX9310_REG_PROX_CTRL5_RANGE_SMALL (0x03 << 6)
  66. #define SX9310_REG_PROX_CTRL5_STARTUPSENS_MASK GENMASK(3, 2)
  67. #define SX9310_REG_PROX_CTRL5_STARTUPSENS_CS1 (0x01 << 2)
  68. #define SX9310_REG_PROX_CTRL5_RAWFILT_MASK GENMASK(1, 0)
  69. #define SX9310_REG_PROX_CTRL5_RAWFILT_SHIFT 0
  70. #define SX9310_REG_PROX_CTRL5_RAWFILT_1P25 0x02
  71. #define SX9310_REG_PROX_CTRL6 0x16
  72. #define SX9310_REG_PROX_CTRL6_AVGTHRESH_DEFAULT 0x20
  73. #define SX9310_REG_PROX_CTRL7 0x17
  74. #define SX9310_REG_PROX_CTRL7_AVGNEGFILT_2 (0x01 << 3)
  75. #define SX9310_REG_PROX_CTRL7_AVGPOSFILT_MASK GENMASK(2, 0)
  76. #define SX9310_REG_PROX_CTRL7_AVGPOSFILT_SHIFT 0
  77. #define SX9310_REG_PROX_CTRL7_AVGPOSFILT_512 0x05
  78. #define SX9310_REG_PROX_CTRL8 0x18
  79. #define SX9310_REG_PROX_CTRL8_9_PTHRESH_MASK GENMASK(7, 3)
  80. #define SX9310_REG_PROX_CTRL9 0x19
  81. #define SX9310_REG_PROX_CTRL8_9_PTHRESH_28 (0x08 << 3)
  82. #define SX9310_REG_PROX_CTRL8_9_PTHRESH_96 (0x11 << 3)
  83. #define SX9310_REG_PROX_CTRL8_9_BODYTHRESH_900 0x03
  84. #define SX9310_REG_PROX_CTRL8_9_BODYTHRESH_1500 0x05
  85. #define SX9310_REG_PROX_CTRL10 0x1a
  86. #define SX9310_REG_PROX_CTRL10_HYST_MASK GENMASK(5, 4)
  87. #define SX9310_REG_PROX_CTRL10_HYST_6PCT (0x01 << 4)
  88. #define SX9310_REG_PROX_CTRL10_CLOSE_DEBOUNCE_MASK GENMASK(3, 2)
  89. #define SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_MASK GENMASK(1, 0)
  90. #define SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_2 0x01
  91. #define SX9310_REG_PROX_CTRL11 0x1b
  92. #define SX9310_REG_PROX_CTRL12 0x1c
  93. #define SX9310_REG_PROX_CTRL13 0x1d
  94. #define SX9310_REG_PROX_CTRL14 0x1e
  95. #define SX9310_REG_PROX_CTRL15 0x1f
  96. #define SX9310_REG_PROX_CTRL16 0x20
  97. #define SX9310_REG_PROX_CTRL17 0x21
  98. #define SX9310_REG_PROX_CTRL18 0x22
  99. #define SX9310_REG_PROX_CTRL19 0x23
  100. #define SX9310_REG_SAR_CTRL0 0x2a
  101. #define SX9310_REG_SAR_CTRL0_SARDEB_4_SAMPLES (0x02 << 5)
  102. #define SX9310_REG_SAR_CTRL0_SARHYST_8 (0x02 << 3)
  103. #define SX9310_REG_SAR_CTRL1 0x2b
  104. /* Each increment of the slope register is 0.0078125. */
  105. #define SX9310_REG_SAR_CTRL1_SLOPE(_hnslope) (_hnslope / 78125)
  106. #define SX9310_REG_SAR_CTRL2 0x2c
  107. #define SX9310_REG_SAR_CTRL2_SAROFFSET_DEFAULT 0x3c
  108. #define SX9310_REG_SENSOR_SEL 0x30
  109. #define SX9310_REG_USE_MSB 0x31
  110. #define SX9310_REG_USE_LSB 0x32
  111. #define SX9310_REG_AVG_MSB 0x33
  112. #define SX9310_REG_AVG_LSB 0x34
  113. #define SX9310_REG_DIFF_MSB 0x35
  114. #define SX9310_REG_DIFF_LSB 0x36
  115. #define SX9310_REG_OFFSET_MSB 0x37
  116. #define SX9310_REG_OFFSET_LSB 0x38
  117. #define SX9310_REG_SAR_MSB 0x39
  118. #define SX9310_REG_SAR_LSB 0x3a
  119. #define SX9310_REG_I2C_ADDR 0x40
  120. #define SX9310_REG_PAUSE 0x41
  121. #define SX9310_REG_WHOAMI 0x42
  122. #define SX9310_WHOAMI_VALUE 0x01
  123. #define SX9311_WHOAMI_VALUE 0x02
  124. #define SX9310_REG_RESET 0x7f
  125. /* 4 hardware channels, as defined in STAT0: COMB, CS2, CS1 and CS0. */
  126. #define SX9310_NUM_CHANNELS 4
  127. static_assert(SX9310_NUM_CHANNELS <= SX_COMMON_MAX_NUM_CHANNELS);
  128. #define SX9310_NAMED_CHANNEL(idx, name) \
  129. { \
  130. .type = IIO_PROXIMITY, \
  131. .info_mask_separate = BIT(IIO_CHAN_INFO_RAW) | \
  132. BIT(IIO_CHAN_INFO_HARDWAREGAIN), \
  133. .info_mask_shared_by_all = BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  134. .info_mask_separate_available = \
  135. BIT(IIO_CHAN_INFO_HARDWAREGAIN), \
  136. .info_mask_shared_by_all_available = \
  137. BIT(IIO_CHAN_INFO_SAMP_FREQ), \
  138. .indexed = 1, \
  139. .channel = idx, \
  140. .extend_name = name, \
  141. .address = SX9310_REG_DIFF_MSB, \
  142. .event_spec = sx_common_events, \
  143. .num_event_specs = ARRAY_SIZE(sx_common_events), \
  144. .scan_index = idx, \
  145. .scan_type = { \
  146. .sign = 's', \
  147. .realbits = 12, \
  148. .storagebits = 16, \
  149. .endianness = IIO_BE, \
  150. }, \
  151. }
  152. #define SX9310_CHANNEL(idx) SX9310_NAMED_CHANNEL(idx, NULL)
  153. struct sx931x_info {
  154. const char *name;
  155. unsigned int whoami;
  156. };
  157. static const struct iio_chan_spec sx9310_channels[] = {
  158. SX9310_CHANNEL(0), /* CS0 */
  159. SX9310_CHANNEL(1), /* CS1 */
  160. SX9310_CHANNEL(2), /* CS2 */
  161. SX9310_NAMED_CHANNEL(3, "comb"), /* COMB */
  162. IIO_CHAN_SOFT_TIMESTAMP(4),
  163. };
  164. /*
  165. * Each entry contains the integer part (val) and the fractional part, in micro
  166. * seconds. It conforms to the IIO output IIO_VAL_INT_PLUS_MICRO.
  167. */
  168. static const struct {
  169. int val;
  170. int val2;
  171. } sx9310_samp_freq_table[] = {
  172. { 500, 0 }, /* 0000: Min (no idle time) */
  173. { 66, 666666 }, /* 0001: 15 ms */
  174. { 33, 333333 }, /* 0010: 30 ms (Typ.) */
  175. { 22, 222222 }, /* 0011: 45 ms */
  176. { 16, 666666 }, /* 0100: 60 ms */
  177. { 11, 111111 }, /* 0101: 90 ms */
  178. { 8, 333333 }, /* 0110: 120 ms */
  179. { 5, 0 }, /* 0111: 200 ms */
  180. { 2, 500000 }, /* 1000: 400 ms */
  181. { 1, 666666 }, /* 1001: 600 ms */
  182. { 1, 250000 }, /* 1010: 800 ms */
  183. { 1, 0 }, /* 1011: 1 s */
  184. { 0, 500000 }, /* 1100: 2 s */
  185. { 0, 333333 }, /* 1101: 3 s */
  186. { 0, 250000 }, /* 1110: 4 s */
  187. { 0, 200000 }, /* 1111: 5 s */
  188. };
  189. static const unsigned int sx9310_scan_period_table[] = {
  190. 2, 15, 30, 45, 60, 90, 120, 200,
  191. 400, 600, 800, 1000, 2000, 3000, 4000, 5000,
  192. };
  193. static const struct regmap_range sx9310_writable_reg_ranges[] = {
  194. regmap_reg_range(SX9310_REG_IRQ_MSK, SX9310_REG_IRQ_FUNC),
  195. regmap_reg_range(SX9310_REG_PROX_CTRL0, SX9310_REG_PROX_CTRL19),
  196. regmap_reg_range(SX9310_REG_SAR_CTRL0, SX9310_REG_SAR_CTRL2),
  197. regmap_reg_range(SX9310_REG_SENSOR_SEL, SX9310_REG_SENSOR_SEL),
  198. regmap_reg_range(SX9310_REG_OFFSET_MSB, SX9310_REG_OFFSET_LSB),
  199. regmap_reg_range(SX9310_REG_PAUSE, SX9310_REG_PAUSE),
  200. regmap_reg_range(SX9310_REG_RESET, SX9310_REG_RESET),
  201. };
  202. static const struct regmap_access_table sx9310_writeable_regs = {
  203. .yes_ranges = sx9310_writable_reg_ranges,
  204. .n_yes_ranges = ARRAY_SIZE(sx9310_writable_reg_ranges),
  205. };
  206. static const struct regmap_range sx9310_readable_reg_ranges[] = {
  207. regmap_reg_range(SX9310_REG_IRQ_SRC, SX9310_REG_IRQ_FUNC),
  208. regmap_reg_range(SX9310_REG_PROX_CTRL0, SX9310_REG_PROX_CTRL19),
  209. regmap_reg_range(SX9310_REG_SAR_CTRL0, SX9310_REG_SAR_CTRL2),
  210. regmap_reg_range(SX9310_REG_SENSOR_SEL, SX9310_REG_SAR_LSB),
  211. regmap_reg_range(SX9310_REG_I2C_ADDR, SX9310_REG_WHOAMI),
  212. regmap_reg_range(SX9310_REG_RESET, SX9310_REG_RESET),
  213. };
  214. static const struct regmap_access_table sx9310_readable_regs = {
  215. .yes_ranges = sx9310_readable_reg_ranges,
  216. .n_yes_ranges = ARRAY_SIZE(sx9310_readable_reg_ranges),
  217. };
  218. static const struct regmap_range sx9310_volatile_reg_ranges[] = {
  219. regmap_reg_range(SX9310_REG_IRQ_SRC, SX9310_REG_STAT1),
  220. regmap_reg_range(SX9310_REG_USE_MSB, SX9310_REG_DIFF_LSB),
  221. regmap_reg_range(SX9310_REG_SAR_MSB, SX9310_REG_SAR_LSB),
  222. regmap_reg_range(SX9310_REG_RESET, SX9310_REG_RESET),
  223. };
  224. static const struct regmap_access_table sx9310_volatile_regs = {
  225. .yes_ranges = sx9310_volatile_reg_ranges,
  226. .n_yes_ranges = ARRAY_SIZE(sx9310_volatile_reg_ranges),
  227. };
  228. static const struct regmap_config sx9310_regmap_config = {
  229. .reg_bits = 8,
  230. .val_bits = 8,
  231. .max_register = SX9310_REG_RESET,
  232. .cache_type = REGCACHE_RBTREE,
  233. .wr_table = &sx9310_writeable_regs,
  234. .rd_table = &sx9310_readable_regs,
  235. .volatile_table = &sx9310_volatile_regs,
  236. };
  237. static int sx9310_read_prox_data(struct sx_common_data *data,
  238. const struct iio_chan_spec *chan, __be16 *val)
  239. {
  240. int ret;
  241. ret = regmap_write(data->regmap, SX9310_REG_SENSOR_SEL, chan->channel);
  242. if (ret)
  243. return ret;
  244. return regmap_bulk_read(data->regmap, chan->address, val, sizeof(*val));
  245. }
  246. /*
  247. * If we have no interrupt support, we have to wait for a scan period
  248. * after enabling a channel to get a result.
  249. */
  250. static int sx9310_wait_for_sample(struct sx_common_data *data)
  251. {
  252. int ret;
  253. unsigned int val;
  254. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL0, &val);
  255. if (ret)
  256. return ret;
  257. val = FIELD_GET(SX9310_REG_PROX_CTRL0_SCANPERIOD_MASK, val);
  258. msleep(sx9310_scan_period_table[val]);
  259. return 0;
  260. }
  261. static int sx9310_read_gain(struct sx_common_data *data,
  262. const struct iio_chan_spec *chan, int *val)
  263. {
  264. unsigned int regval, gain;
  265. int ret;
  266. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL3, &regval);
  267. if (ret)
  268. return ret;
  269. switch (chan->channel) {
  270. case 0:
  271. case 3:
  272. gain = FIELD_GET(SX9310_REG_PROX_CTRL3_GAIN0_MASK, regval);
  273. break;
  274. case 1:
  275. case 2:
  276. gain = FIELD_GET(SX9310_REG_PROX_CTRL3_GAIN12_MASK, regval);
  277. break;
  278. default:
  279. return -EINVAL;
  280. }
  281. *val = 1 << gain;
  282. return IIO_VAL_INT;
  283. }
  284. static int sx9310_read_samp_freq(struct sx_common_data *data, int *val, int *val2)
  285. {
  286. unsigned int regval;
  287. int ret;
  288. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL0, &regval);
  289. if (ret)
  290. return ret;
  291. regval = FIELD_GET(SX9310_REG_PROX_CTRL0_SCANPERIOD_MASK, regval);
  292. *val = sx9310_samp_freq_table[regval].val;
  293. *val2 = sx9310_samp_freq_table[regval].val2;
  294. return IIO_VAL_INT_PLUS_MICRO;
  295. }
  296. static int sx9310_read_raw(struct iio_dev *indio_dev,
  297. const struct iio_chan_spec *chan, int *val,
  298. int *val2, long mask)
  299. {
  300. struct sx_common_data *data = iio_priv(indio_dev);
  301. if (chan->type != IIO_PROXIMITY)
  302. return -EINVAL;
  303. switch (mask) {
  304. case IIO_CHAN_INFO_RAW:
  305. iio_device_claim_direct_scoped(return -EBUSY, indio_dev)
  306. return sx_common_read_proximity(data, chan, val);
  307. unreachable();
  308. case IIO_CHAN_INFO_HARDWAREGAIN:
  309. iio_device_claim_direct_scoped(return -EBUSY, indio_dev)
  310. return sx9310_read_gain(data, chan, val);
  311. unreachable();
  312. case IIO_CHAN_INFO_SAMP_FREQ:
  313. return sx9310_read_samp_freq(data, val, val2);
  314. default:
  315. return -EINVAL;
  316. }
  317. }
  318. static const int sx9310_gain_vals[] = { 1, 2, 4, 8 };
  319. static int sx9310_read_avail(struct iio_dev *indio_dev,
  320. struct iio_chan_spec const *chan,
  321. const int **vals, int *type, int *length,
  322. long mask)
  323. {
  324. if (chan->type != IIO_PROXIMITY)
  325. return -EINVAL;
  326. switch (mask) {
  327. case IIO_CHAN_INFO_HARDWAREGAIN:
  328. *type = IIO_VAL_INT;
  329. *length = ARRAY_SIZE(sx9310_gain_vals);
  330. *vals = sx9310_gain_vals;
  331. return IIO_AVAIL_LIST;
  332. case IIO_CHAN_INFO_SAMP_FREQ:
  333. *type = IIO_VAL_INT_PLUS_MICRO;
  334. *length = ARRAY_SIZE(sx9310_samp_freq_table) * 2;
  335. *vals = (int *)sx9310_samp_freq_table;
  336. return IIO_AVAIL_LIST;
  337. default:
  338. return -EINVAL;
  339. }
  340. }
  341. static const unsigned int sx9310_pthresh_codes[] = {
  342. 2, 4, 6, 8, 12, 16, 20, 24, 28, 32, 40, 48, 56, 64, 72, 80, 88, 96, 112,
  343. 128, 144, 160, 192, 224, 256, 320, 384, 512, 640, 768, 1024, 1536
  344. };
  345. static int sx9310_get_thresh_reg(unsigned int channel)
  346. {
  347. switch (channel) {
  348. case 0:
  349. case 3:
  350. return SX9310_REG_PROX_CTRL8;
  351. case 1:
  352. case 2:
  353. return SX9310_REG_PROX_CTRL9;
  354. default:
  355. return -EINVAL;
  356. }
  357. }
  358. static int sx9310_read_thresh(struct sx_common_data *data,
  359. const struct iio_chan_spec *chan, int *val)
  360. {
  361. unsigned int reg;
  362. unsigned int regval;
  363. int ret;
  364. reg = ret = sx9310_get_thresh_reg(chan->channel);
  365. if (ret < 0)
  366. return ret;
  367. ret = regmap_read(data->regmap, reg, &regval);
  368. if (ret)
  369. return ret;
  370. regval = FIELD_GET(SX9310_REG_PROX_CTRL8_9_PTHRESH_MASK, regval);
  371. if (regval >= ARRAY_SIZE(sx9310_pthresh_codes))
  372. return -EINVAL;
  373. *val = sx9310_pthresh_codes[regval];
  374. return IIO_VAL_INT;
  375. }
  376. static int sx9310_read_hysteresis(struct sx_common_data *data,
  377. const struct iio_chan_spec *chan, int *val)
  378. {
  379. unsigned int regval, pthresh;
  380. int ret;
  381. ret = sx9310_read_thresh(data, chan, &pthresh);
  382. if (ret < 0)
  383. return ret;
  384. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL10, &regval);
  385. if (ret)
  386. return ret;
  387. regval = FIELD_GET(SX9310_REG_PROX_CTRL10_HYST_MASK, regval);
  388. if (!regval)
  389. regval = 5;
  390. /* regval is at most 5 */
  391. *val = pthresh >> (5 - regval);
  392. return IIO_VAL_INT;
  393. }
  394. static int sx9310_read_far_debounce(struct sx_common_data *data, int *val)
  395. {
  396. unsigned int regval;
  397. int ret;
  398. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL10, &regval);
  399. if (ret)
  400. return ret;
  401. regval = FIELD_GET(SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_MASK, regval);
  402. if (regval)
  403. *val = 1 << regval;
  404. else
  405. *val = 0;
  406. return IIO_VAL_INT;
  407. }
  408. static int sx9310_read_close_debounce(struct sx_common_data *data, int *val)
  409. {
  410. unsigned int regval;
  411. int ret;
  412. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL10, &regval);
  413. if (ret)
  414. return ret;
  415. regval = FIELD_GET(SX9310_REG_PROX_CTRL10_CLOSE_DEBOUNCE_MASK, regval);
  416. if (regval)
  417. *val = 1 << regval;
  418. else
  419. *val = 0;
  420. return IIO_VAL_INT;
  421. }
  422. static int sx9310_read_event_val(struct iio_dev *indio_dev,
  423. const struct iio_chan_spec *chan,
  424. enum iio_event_type type,
  425. enum iio_event_direction dir,
  426. enum iio_event_info info, int *val, int *val2)
  427. {
  428. struct sx_common_data *data = iio_priv(indio_dev);
  429. if (chan->type != IIO_PROXIMITY)
  430. return -EINVAL;
  431. switch (info) {
  432. case IIO_EV_INFO_VALUE:
  433. return sx9310_read_thresh(data, chan, val);
  434. case IIO_EV_INFO_PERIOD:
  435. switch (dir) {
  436. case IIO_EV_DIR_RISING:
  437. return sx9310_read_far_debounce(data, val);
  438. case IIO_EV_DIR_FALLING:
  439. return sx9310_read_close_debounce(data, val);
  440. default:
  441. return -EINVAL;
  442. }
  443. case IIO_EV_INFO_HYSTERESIS:
  444. return sx9310_read_hysteresis(data, chan, val);
  445. default:
  446. return -EINVAL;
  447. }
  448. }
  449. static int sx9310_write_thresh(struct sx_common_data *data,
  450. const struct iio_chan_spec *chan, int val)
  451. {
  452. unsigned int reg;
  453. unsigned int regval;
  454. int ret, i;
  455. reg = ret = sx9310_get_thresh_reg(chan->channel);
  456. if (ret < 0)
  457. return ret;
  458. for (i = 0; i < ARRAY_SIZE(sx9310_pthresh_codes); i++) {
  459. if (sx9310_pthresh_codes[i] == val) {
  460. regval = i;
  461. break;
  462. }
  463. }
  464. if (i == ARRAY_SIZE(sx9310_pthresh_codes))
  465. return -EINVAL;
  466. regval = FIELD_PREP(SX9310_REG_PROX_CTRL8_9_PTHRESH_MASK, regval);
  467. guard(mutex)(&data->mutex);
  468. return regmap_update_bits(data->regmap, reg,
  469. SX9310_REG_PROX_CTRL8_9_PTHRESH_MASK, regval);
  470. }
  471. static int sx9310_write_hysteresis(struct sx_common_data *data,
  472. const struct iio_chan_spec *chan, int _val)
  473. {
  474. unsigned int hyst, val = _val;
  475. int ret, pthresh;
  476. ret = sx9310_read_thresh(data, chan, &pthresh);
  477. if (ret < 0)
  478. return ret;
  479. if (val == 0)
  480. hyst = 0;
  481. else if (val == pthresh >> 2)
  482. hyst = 3;
  483. else if (val == pthresh >> 3)
  484. hyst = 2;
  485. else if (val == pthresh >> 4)
  486. hyst = 1;
  487. else
  488. return -EINVAL;
  489. hyst = FIELD_PREP(SX9310_REG_PROX_CTRL10_HYST_MASK, hyst);
  490. guard(mutex)(&data->mutex);
  491. return regmap_update_bits(data->regmap, SX9310_REG_PROX_CTRL10,
  492. SX9310_REG_PROX_CTRL10_HYST_MASK, hyst);
  493. }
  494. static int sx9310_write_far_debounce(struct sx_common_data *data, int val)
  495. {
  496. unsigned int regval;
  497. if (val > 0)
  498. val = ilog2(val);
  499. if (!FIELD_FIT(SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_MASK, val))
  500. return -EINVAL;
  501. regval = FIELD_PREP(SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_MASK, val);
  502. guard(mutex)(&data->mutex);
  503. return regmap_update_bits(data->regmap, SX9310_REG_PROX_CTRL10,
  504. SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_MASK,
  505. regval);
  506. }
  507. static int sx9310_write_close_debounce(struct sx_common_data *data, int val)
  508. {
  509. unsigned int regval;
  510. if (val > 0)
  511. val = ilog2(val);
  512. if (!FIELD_FIT(SX9310_REG_PROX_CTRL10_CLOSE_DEBOUNCE_MASK, val))
  513. return -EINVAL;
  514. regval = FIELD_PREP(SX9310_REG_PROX_CTRL10_CLOSE_DEBOUNCE_MASK, val);
  515. guard(mutex)(&data->mutex);
  516. return regmap_update_bits(data->regmap, SX9310_REG_PROX_CTRL10,
  517. SX9310_REG_PROX_CTRL10_CLOSE_DEBOUNCE_MASK,
  518. regval);
  519. }
  520. static int sx9310_write_event_val(struct iio_dev *indio_dev,
  521. const struct iio_chan_spec *chan,
  522. enum iio_event_type type,
  523. enum iio_event_direction dir,
  524. enum iio_event_info info, int val, int val2)
  525. {
  526. struct sx_common_data *data = iio_priv(indio_dev);
  527. if (chan->type != IIO_PROXIMITY)
  528. return -EINVAL;
  529. switch (info) {
  530. case IIO_EV_INFO_VALUE:
  531. return sx9310_write_thresh(data, chan, val);
  532. case IIO_EV_INFO_PERIOD:
  533. switch (dir) {
  534. case IIO_EV_DIR_RISING:
  535. return sx9310_write_far_debounce(data, val);
  536. case IIO_EV_DIR_FALLING:
  537. return sx9310_write_close_debounce(data, val);
  538. default:
  539. return -EINVAL;
  540. }
  541. case IIO_EV_INFO_HYSTERESIS:
  542. return sx9310_write_hysteresis(data, chan, val);
  543. default:
  544. return -EINVAL;
  545. }
  546. }
  547. static int sx9310_set_samp_freq(struct sx_common_data *data, int val, int val2)
  548. {
  549. int i;
  550. for (i = 0; i < ARRAY_SIZE(sx9310_samp_freq_table); i++)
  551. if (val == sx9310_samp_freq_table[i].val &&
  552. val2 == sx9310_samp_freq_table[i].val2)
  553. break;
  554. if (i == ARRAY_SIZE(sx9310_samp_freq_table))
  555. return -EINVAL;
  556. guard(mutex)(&data->mutex);
  557. return regmap_update_bits(
  558. data->regmap, SX9310_REG_PROX_CTRL0,
  559. SX9310_REG_PROX_CTRL0_SCANPERIOD_MASK,
  560. FIELD_PREP(SX9310_REG_PROX_CTRL0_SCANPERIOD_MASK, i));
  561. }
  562. static int sx9310_write_gain(struct sx_common_data *data,
  563. const struct iio_chan_spec *chan, int val)
  564. {
  565. unsigned int gain, mask;
  566. gain = ilog2(val);
  567. switch (chan->channel) {
  568. case 0:
  569. case 3:
  570. mask = SX9310_REG_PROX_CTRL3_GAIN0_MASK;
  571. gain = FIELD_PREP(SX9310_REG_PROX_CTRL3_GAIN0_MASK, gain);
  572. break;
  573. case 1:
  574. case 2:
  575. mask = SX9310_REG_PROX_CTRL3_GAIN12_MASK;
  576. gain = FIELD_PREP(SX9310_REG_PROX_CTRL3_GAIN12_MASK, gain);
  577. break;
  578. default:
  579. return -EINVAL;
  580. }
  581. guard(mutex)(&data->mutex);
  582. return regmap_update_bits(data->regmap, SX9310_REG_PROX_CTRL3, mask,
  583. gain);
  584. }
  585. static int sx9310_write_raw(struct iio_dev *indio_dev,
  586. const struct iio_chan_spec *chan, int val, int val2,
  587. long mask)
  588. {
  589. struct sx_common_data *data = iio_priv(indio_dev);
  590. if (chan->type != IIO_PROXIMITY)
  591. return -EINVAL;
  592. switch (mask) {
  593. case IIO_CHAN_INFO_SAMP_FREQ:
  594. return sx9310_set_samp_freq(data, val, val2);
  595. case IIO_CHAN_INFO_HARDWAREGAIN:
  596. return sx9310_write_gain(data, chan, val);
  597. default:
  598. return -EINVAL;
  599. }
  600. }
  601. static const struct sx_common_reg_default sx9310_default_regs[] = {
  602. { SX9310_REG_IRQ_MSK, 0x00 },
  603. { SX9310_REG_IRQ_FUNC, 0x00 },
  604. /*
  605. * The lower 4 bits should not be set as it enable sensors measurements.
  606. * Turning the detection on before the configuration values are set to
  607. * good values can cause the device to return erroneous readings.
  608. */
  609. { SX9310_REG_PROX_CTRL0, SX9310_REG_PROX_CTRL0_SCANPERIOD_15MS },
  610. { SX9310_REG_PROX_CTRL1, 0x00 },
  611. { SX9310_REG_PROX_CTRL2, SX9310_REG_PROX_CTRL2_COMBMODE_CS1_CS2 |
  612. SX9310_REG_PROX_CTRL2_SHIELDEN_DYNAMIC },
  613. { SX9310_REG_PROX_CTRL3, SX9310_REG_PROX_CTRL3_GAIN0_X8 |
  614. SX9310_REG_PROX_CTRL3_GAIN12_X4 },
  615. { SX9310_REG_PROX_CTRL4, SX9310_REG_PROX_CTRL4_RESOLUTION_FINEST },
  616. { SX9310_REG_PROX_CTRL5, SX9310_REG_PROX_CTRL5_RANGE_SMALL |
  617. SX9310_REG_PROX_CTRL5_STARTUPSENS_CS1 |
  618. SX9310_REG_PROX_CTRL5_RAWFILT_1P25 },
  619. { SX9310_REG_PROX_CTRL6, SX9310_REG_PROX_CTRL6_AVGTHRESH_DEFAULT },
  620. { SX9310_REG_PROX_CTRL7, SX9310_REG_PROX_CTRL7_AVGNEGFILT_2 |
  621. SX9310_REG_PROX_CTRL7_AVGPOSFILT_512 },
  622. { SX9310_REG_PROX_CTRL8, SX9310_REG_PROX_CTRL8_9_PTHRESH_96 |
  623. SX9310_REG_PROX_CTRL8_9_BODYTHRESH_1500 },
  624. { SX9310_REG_PROX_CTRL9, SX9310_REG_PROX_CTRL8_9_PTHRESH_28 |
  625. SX9310_REG_PROX_CTRL8_9_BODYTHRESH_900 },
  626. { SX9310_REG_PROX_CTRL10, SX9310_REG_PROX_CTRL10_HYST_6PCT |
  627. SX9310_REG_PROX_CTRL10_FAR_DEBOUNCE_2 },
  628. { SX9310_REG_PROX_CTRL11, 0x00 },
  629. { SX9310_REG_PROX_CTRL12, 0x00 },
  630. { SX9310_REG_PROX_CTRL13, 0x00 },
  631. { SX9310_REG_PROX_CTRL14, 0x00 },
  632. { SX9310_REG_PROX_CTRL15, 0x00 },
  633. { SX9310_REG_PROX_CTRL16, 0x00 },
  634. { SX9310_REG_PROX_CTRL17, 0x00 },
  635. { SX9310_REG_PROX_CTRL18, 0x00 },
  636. { SX9310_REG_PROX_CTRL19, 0x00 },
  637. { SX9310_REG_SAR_CTRL0, SX9310_REG_SAR_CTRL0_SARDEB_4_SAMPLES |
  638. SX9310_REG_SAR_CTRL0_SARHYST_8 },
  639. { SX9310_REG_SAR_CTRL1, SX9310_REG_SAR_CTRL1_SLOPE(10781250) },
  640. { SX9310_REG_SAR_CTRL2, SX9310_REG_SAR_CTRL2_SAROFFSET_DEFAULT },
  641. };
  642. /* Activate all channels and perform an initial compensation. */
  643. static int sx9310_init_compensation(struct iio_dev *indio_dev)
  644. {
  645. struct sx_common_data *data = iio_priv(indio_dev);
  646. int ret;
  647. unsigned int val;
  648. unsigned int ctrl0;
  649. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL0, &ctrl0);
  650. if (ret)
  651. return ret;
  652. /* run the compensation phase on all channels */
  653. ret = regmap_write(data->regmap, SX9310_REG_PROX_CTRL0,
  654. ctrl0 | SX9310_REG_PROX_CTRL0_SENSOREN_MASK);
  655. if (ret)
  656. return ret;
  657. ret = regmap_read_poll_timeout(data->regmap, SX9310_REG_STAT1, val,
  658. !(val & SX9310_REG_STAT1_COMPSTAT_MASK),
  659. 20000, 2000000);
  660. if (ret)
  661. return ret;
  662. regmap_write(data->regmap, SX9310_REG_PROX_CTRL0, ctrl0);
  663. return ret;
  664. }
  665. static const struct sx_common_reg_default *
  666. sx9310_get_default_reg(struct device *dev, int idx,
  667. struct sx_common_reg_default *reg_def)
  668. {
  669. u32 combined[SX9310_NUM_CHANNELS];
  670. u32 start = 0, raw = 0, pos = 0;
  671. unsigned long comb_mask = 0;
  672. int ret, i, count;
  673. const char *res;
  674. memcpy(reg_def, &sx9310_default_regs[idx], sizeof(*reg_def));
  675. switch (reg_def->reg) {
  676. case SX9310_REG_PROX_CTRL2:
  677. if (device_property_read_bool(dev, "semtech,cs0-ground")) {
  678. reg_def->def &= ~SX9310_REG_PROX_CTRL2_SHIELDEN_MASK;
  679. reg_def->def |= SX9310_REG_PROX_CTRL2_SHIELDEN_GROUND;
  680. }
  681. count = device_property_count_u32(dev, "semtech,combined-sensors");
  682. if (count < 0 || count > ARRAY_SIZE(combined))
  683. break;
  684. ret = device_property_read_u32_array(dev, "semtech,combined-sensors",
  685. combined, count);
  686. if (ret)
  687. break;
  688. for (i = 0; i < count; i++)
  689. comb_mask |= BIT(combined[i]);
  690. reg_def->def &= ~SX9310_REG_PROX_CTRL2_COMBMODE_MASK;
  691. if (comb_mask == (BIT(3) | BIT(2) | BIT(1) | BIT(0)))
  692. reg_def->def |= SX9310_REG_PROX_CTRL2_COMBMODE_CS0_CS1_CS2_CS3;
  693. else if (comb_mask == (BIT(1) | BIT(2)))
  694. reg_def->def |= SX9310_REG_PROX_CTRL2_COMBMODE_CS1_CS2;
  695. else if (comb_mask == (BIT(0) | BIT(1)))
  696. reg_def->def |= SX9310_REG_PROX_CTRL2_COMBMODE_CS0_CS1;
  697. else if (comb_mask == BIT(3))
  698. reg_def->def |= SX9310_REG_PROX_CTRL2_COMBMODE_CS3;
  699. break;
  700. case SX9310_REG_PROX_CTRL4:
  701. ret = device_property_read_string(dev, "semtech,resolution", &res);
  702. if (ret)
  703. break;
  704. reg_def->def &= ~SX9310_REG_PROX_CTRL4_RESOLUTION_MASK;
  705. if (!strcmp(res, "coarsest"))
  706. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_COARSEST;
  707. else if (!strcmp(res, "very-coarse"))
  708. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_VERY_COARSE;
  709. else if (!strcmp(res, "coarse"))
  710. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_COARSE;
  711. else if (!strcmp(res, "medium-coarse"))
  712. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_MEDIUM_COARSE;
  713. else if (!strcmp(res, "medium"))
  714. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_MEDIUM;
  715. else if (!strcmp(res, "fine"))
  716. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_FINE;
  717. else if (!strcmp(res, "very-fine"))
  718. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_VERY_FINE;
  719. else if (!strcmp(res, "finest"))
  720. reg_def->def |= SX9310_REG_PROX_CTRL4_RESOLUTION_FINEST;
  721. break;
  722. case SX9310_REG_PROX_CTRL5:
  723. ret = device_property_read_u32(dev, "semtech,startup-sensor", &start);
  724. if (ret) {
  725. start = FIELD_GET(SX9310_REG_PROX_CTRL5_STARTUPSENS_MASK,
  726. reg_def->def);
  727. }
  728. reg_def->def &= ~SX9310_REG_PROX_CTRL5_STARTUPSENS_MASK;
  729. reg_def->def |= FIELD_PREP(SX9310_REG_PROX_CTRL5_STARTUPSENS_MASK,
  730. start);
  731. ret = device_property_read_u32(dev, "semtech,proxraw-strength", &raw);
  732. if (ret) {
  733. raw = FIELD_GET(SX9310_REG_PROX_CTRL5_RAWFILT_MASK,
  734. reg_def->def);
  735. } else {
  736. raw = ilog2(raw);
  737. }
  738. reg_def->def &= ~SX9310_REG_PROX_CTRL5_RAWFILT_MASK;
  739. reg_def->def |= FIELD_PREP(SX9310_REG_PROX_CTRL5_RAWFILT_MASK,
  740. raw);
  741. break;
  742. case SX9310_REG_PROX_CTRL7:
  743. ret = device_property_read_u32(dev, "semtech,avg-pos-strength", &pos);
  744. if (ret)
  745. break;
  746. /* Powers of 2, except for a gap between 16 and 64 */
  747. pos = clamp(ilog2(pos), 3, 11) - (pos >= 32 ? 4 : 3);
  748. reg_def->def &= ~SX9310_REG_PROX_CTRL7_AVGPOSFILT_MASK;
  749. reg_def->def |= FIELD_PREP(SX9310_REG_PROX_CTRL7_AVGPOSFILT_MASK,
  750. pos);
  751. break;
  752. }
  753. return reg_def;
  754. }
  755. static int sx9310_check_whoami(struct device *dev,
  756. struct iio_dev *indio_dev)
  757. {
  758. struct sx_common_data *data = iio_priv(indio_dev);
  759. const struct sx931x_info *ddata;
  760. unsigned int whoami;
  761. int ret;
  762. ret = regmap_read(data->regmap, SX9310_REG_WHOAMI, &whoami);
  763. if (ret)
  764. return ret;
  765. ddata = device_get_match_data(dev);
  766. if (ddata->whoami != whoami)
  767. return -ENODEV;
  768. indio_dev->name = ddata->name;
  769. return 0;
  770. }
  771. static const struct sx_common_chip_info sx9310_chip_info = {
  772. .reg_stat = SX9310_REG_STAT0,
  773. .reg_irq_msk = SX9310_REG_IRQ_MSK,
  774. .reg_enable_chan = SX9310_REG_PROX_CTRL0,
  775. .reg_reset = SX9310_REG_RESET,
  776. .mask_enable_chan = SX9310_REG_STAT1_COMPSTAT_MASK,
  777. .irq_msk_offset = 3,
  778. .num_channels = SX9310_NUM_CHANNELS,
  779. .num_default_regs = ARRAY_SIZE(sx9310_default_regs),
  780. .ops = {
  781. .read_prox_data = sx9310_read_prox_data,
  782. .check_whoami = sx9310_check_whoami,
  783. .init_compensation = sx9310_init_compensation,
  784. .wait_for_sample = sx9310_wait_for_sample,
  785. .get_default_reg = sx9310_get_default_reg,
  786. },
  787. .iio_channels = sx9310_channels,
  788. .num_iio_channels = ARRAY_SIZE(sx9310_channels),
  789. .iio_info = {
  790. .read_raw = sx9310_read_raw,
  791. .read_avail = sx9310_read_avail,
  792. .read_event_value = sx9310_read_event_val,
  793. .write_event_value = sx9310_write_event_val,
  794. .write_raw = sx9310_write_raw,
  795. .read_event_config = sx_common_read_event_config,
  796. .write_event_config = sx_common_write_event_config,
  797. },
  798. };
  799. static int sx9310_probe(struct i2c_client *client)
  800. {
  801. return sx_common_probe(client, &sx9310_chip_info, &sx9310_regmap_config);
  802. }
  803. static int sx9310_suspend(struct device *dev)
  804. {
  805. struct sx_common_data *data = iio_priv(dev_get_drvdata(dev));
  806. u8 ctrl0;
  807. int ret;
  808. disable_irq_nosync(data->client->irq);
  809. guard(mutex)(&data->mutex);
  810. ret = regmap_read(data->regmap, SX9310_REG_PROX_CTRL0,
  811. &data->suspend_ctrl);
  812. if (ret)
  813. return ret;
  814. ctrl0 = data->suspend_ctrl & ~SX9310_REG_PROX_CTRL0_SENSOREN_MASK;
  815. ret = regmap_write(data->regmap, SX9310_REG_PROX_CTRL0, ctrl0);
  816. if (ret)
  817. return ret;
  818. return regmap_write(data->regmap, SX9310_REG_PAUSE, 0);
  819. }
  820. static int sx9310_resume(struct device *dev)
  821. {
  822. struct sx_common_data *data = iio_priv(dev_get_drvdata(dev));
  823. int ret;
  824. scoped_guard(mutex, &data->mutex) {
  825. ret = regmap_write(data->regmap, SX9310_REG_PAUSE, 1);
  826. if (ret)
  827. return ret;
  828. ret = regmap_write(data->regmap, SX9310_REG_PROX_CTRL0,
  829. data->suspend_ctrl);
  830. if (ret)
  831. return ret;
  832. }
  833. enable_irq(data->client->irq);
  834. return 0;
  835. }
  836. static DEFINE_SIMPLE_DEV_PM_OPS(sx9310_pm_ops, sx9310_suspend, sx9310_resume);
  837. static const struct sx931x_info sx9310_info = {
  838. .name = "sx9310",
  839. .whoami = SX9310_WHOAMI_VALUE,
  840. };
  841. static const struct sx931x_info sx9311_info = {
  842. .name = "sx9311",
  843. .whoami = SX9311_WHOAMI_VALUE,
  844. };
  845. static const struct acpi_device_id sx9310_acpi_match[] = {
  846. { "STH9310", (kernel_ulong_t)&sx9310_info },
  847. { "STH9311", (kernel_ulong_t)&sx9311_info },
  848. {}
  849. };
  850. MODULE_DEVICE_TABLE(acpi, sx9310_acpi_match);
  851. static const struct of_device_id sx9310_of_match[] = {
  852. { .compatible = "semtech,sx9310", &sx9310_info },
  853. { .compatible = "semtech,sx9311", &sx9311_info },
  854. {}
  855. };
  856. MODULE_DEVICE_TABLE(of, sx9310_of_match);
  857. static const struct i2c_device_id sx9310_id[] = {
  858. { "sx9310", (kernel_ulong_t)&sx9310_info },
  859. { "sx9311", (kernel_ulong_t)&sx9311_info },
  860. {}
  861. };
  862. MODULE_DEVICE_TABLE(i2c, sx9310_id);
  863. static struct i2c_driver sx9310_driver = {
  864. .driver = {
  865. .name = "sx9310",
  866. .acpi_match_table = sx9310_acpi_match,
  867. .of_match_table = sx9310_of_match,
  868. .pm = pm_sleep_ptr(&sx9310_pm_ops),
  869. /*
  870. * Lots of i2c transfers in probe + over 200 ms waiting in
  871. * sx9310_init_compensation() mean a slow probe; prefer async
  872. * so we don't delay boot if we're builtin to the kernel.
  873. */
  874. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  875. },
  876. .probe = sx9310_probe,
  877. .id_table = sx9310_id,
  878. };
  879. module_i2c_driver(sx9310_driver);
  880. MODULE_AUTHOR("Gwendal Grignou <gwendal@chromium.org>");
  881. MODULE_AUTHOR("Daniel Campello <campello@chromium.org>");
  882. MODULE_DESCRIPTION("Driver for Semtech SX9310/SX9311 proximity sensor");
  883. MODULE_LICENSE("GPL v2");
  884. MODULE_IMPORT_NS(SEMTECH_PROX);