sprd-mailbox.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Spreadtrum mailbox driver
  4. *
  5. * Copyright (c) 2020 Spreadtrum Communications Inc.
  6. */
  7. #include <linux/delay.h>
  8. #include <linux/err.h>
  9. #include <linux/interrupt.h>
  10. #include <linux/io.h>
  11. #include <linux/mailbox_controller.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/clk.h>
  16. #define SPRD_MBOX_ID 0x0
  17. #define SPRD_MBOX_MSG_LOW 0x4
  18. #define SPRD_MBOX_MSG_HIGH 0x8
  19. #define SPRD_MBOX_TRIGGER 0xc
  20. #define SPRD_MBOX_FIFO_RST 0x10
  21. #define SPRD_MBOX_FIFO_STS 0x14
  22. #define SPRD_MBOX_IRQ_STS 0x18
  23. #define SPRD_MBOX_IRQ_MSK 0x1c
  24. #define SPRD_MBOX_LOCK 0x20
  25. #define SPRD_MBOX_FIFO_DEPTH 0x24
  26. /* Bit and mask definition for inbox's SPRD_MBOX_FIFO_STS register */
  27. #define SPRD_INBOX_FIFO_DELIVER_MASK GENMASK(23, 16)
  28. #define SPRD_INBOX_FIFO_OVERLOW_MASK GENMASK(15, 8)
  29. #define SPRD_INBOX_FIFO_DELIVER_SHIFT 16
  30. #define SPRD_INBOX_FIFO_BUSY_MASK GENMASK(7, 0)
  31. /* Bit and mask definition for SPRD_MBOX_IRQ_STS register */
  32. #define SPRD_MBOX_IRQ_CLR BIT(0)
  33. /* Bit and mask definition for outbox's SPRD_MBOX_FIFO_STS register */
  34. #define SPRD_OUTBOX_FIFO_FULL BIT(2)
  35. #define SPRD_OUTBOX_FIFO_WR_SHIFT 16
  36. #define SPRD_OUTBOX_FIFO_RD_SHIFT 24
  37. #define SPRD_OUTBOX_FIFO_POS_MASK GENMASK(7, 0)
  38. /* Bit and mask definition for inbox's SPRD_MBOX_IRQ_MSK register */
  39. #define SPRD_INBOX_FIFO_BLOCK_IRQ BIT(0)
  40. #define SPRD_INBOX_FIFO_OVERFLOW_IRQ BIT(1)
  41. #define SPRD_INBOX_FIFO_DELIVER_IRQ BIT(2)
  42. #define SPRD_INBOX_FIFO_IRQ_MASK GENMASK(2, 0)
  43. /* Bit and mask definition for outbox's SPRD_MBOX_IRQ_MSK register */
  44. #define SPRD_OUTBOX_FIFO_NOT_EMPTY_IRQ BIT(0)
  45. #define SPRD_OUTBOX_FIFO_IRQ_MASK GENMASK(4, 0)
  46. #define SPRD_OUTBOX_BASE_SPAN 0x1000
  47. #define SPRD_MBOX_CHAN_MAX 8
  48. #define SPRD_SUPP_INBOX_ID_SC9863A 7
  49. struct sprd_mbox_priv {
  50. struct mbox_controller mbox;
  51. struct device *dev;
  52. void __iomem *inbox_base;
  53. void __iomem *outbox_base;
  54. /* Base register address for supplementary outbox */
  55. void __iomem *supp_base;
  56. u32 outbox_fifo_depth;
  57. struct mutex lock;
  58. u32 refcnt;
  59. struct mbox_chan chan[SPRD_MBOX_CHAN_MAX];
  60. };
  61. static struct sprd_mbox_priv *to_sprd_mbox_priv(struct mbox_controller *mbox)
  62. {
  63. return container_of(mbox, struct sprd_mbox_priv, mbox);
  64. }
  65. static u32 sprd_mbox_get_fifo_len(struct sprd_mbox_priv *priv, u32 fifo_sts)
  66. {
  67. u32 wr_pos = (fifo_sts >> SPRD_OUTBOX_FIFO_WR_SHIFT) &
  68. SPRD_OUTBOX_FIFO_POS_MASK;
  69. u32 rd_pos = (fifo_sts >> SPRD_OUTBOX_FIFO_RD_SHIFT) &
  70. SPRD_OUTBOX_FIFO_POS_MASK;
  71. u32 fifo_len;
  72. /*
  73. * If the read pointer is equal with write pointer, which means the fifo
  74. * is full or empty.
  75. */
  76. if (wr_pos == rd_pos) {
  77. if (fifo_sts & SPRD_OUTBOX_FIFO_FULL)
  78. fifo_len = priv->outbox_fifo_depth;
  79. else
  80. fifo_len = 0;
  81. } else if (wr_pos > rd_pos) {
  82. fifo_len = wr_pos - rd_pos;
  83. } else {
  84. fifo_len = priv->outbox_fifo_depth - rd_pos + wr_pos;
  85. }
  86. return fifo_len;
  87. }
  88. static irqreturn_t do_outbox_isr(void __iomem *base, struct sprd_mbox_priv *priv)
  89. {
  90. struct mbox_chan *chan;
  91. u32 fifo_sts, fifo_len, msg[2];
  92. int i, id;
  93. fifo_sts = readl(base + SPRD_MBOX_FIFO_STS);
  94. fifo_len = sprd_mbox_get_fifo_len(priv, fifo_sts);
  95. if (!fifo_len) {
  96. dev_warn_ratelimited(priv->dev, "spurious outbox interrupt\n");
  97. return IRQ_NONE;
  98. }
  99. for (i = 0; i < fifo_len; i++) {
  100. msg[0] = readl(base + SPRD_MBOX_MSG_LOW);
  101. msg[1] = readl(base + SPRD_MBOX_MSG_HIGH);
  102. id = readl(base + SPRD_MBOX_ID);
  103. chan = &priv->chan[id];
  104. if (chan->cl)
  105. mbox_chan_received_data(chan, (void *)msg);
  106. else
  107. dev_warn_ratelimited(priv->dev,
  108. "message's been dropped at ch[%d]\n", id);
  109. /* Trigger to update outbox FIFO pointer */
  110. writel(0x1, base + SPRD_MBOX_TRIGGER);
  111. }
  112. /* Clear irq status after reading all message. */
  113. writel(SPRD_MBOX_IRQ_CLR, base + SPRD_MBOX_IRQ_STS);
  114. return IRQ_HANDLED;
  115. }
  116. static irqreturn_t sprd_mbox_outbox_isr(int irq, void *data)
  117. {
  118. struct sprd_mbox_priv *priv = data;
  119. return do_outbox_isr(priv->outbox_base, priv);
  120. }
  121. static irqreturn_t sprd_mbox_supp_isr(int irq, void *data)
  122. {
  123. struct sprd_mbox_priv *priv = data;
  124. return do_outbox_isr(priv->supp_base, priv);
  125. }
  126. static irqreturn_t sprd_mbox_inbox_isr(int irq, void *data)
  127. {
  128. struct sprd_mbox_priv *priv = data;
  129. struct mbox_chan *chan;
  130. u32 fifo_sts, send_sts, busy, id;
  131. fifo_sts = readl(priv->inbox_base + SPRD_MBOX_FIFO_STS);
  132. /* Get the inbox data delivery status */
  133. send_sts = (fifo_sts & SPRD_INBOX_FIFO_DELIVER_MASK) >>
  134. SPRD_INBOX_FIFO_DELIVER_SHIFT;
  135. if (!send_sts) {
  136. dev_warn_ratelimited(priv->dev, "spurious inbox interrupt\n");
  137. return IRQ_NONE;
  138. }
  139. while (send_sts) {
  140. id = __ffs(send_sts);
  141. send_sts &= (send_sts - 1);
  142. chan = &priv->chan[id];
  143. /*
  144. * Check if the message was fetched by remote target, if yes,
  145. * that means the transmission has been completed.
  146. */
  147. busy = fifo_sts & SPRD_INBOX_FIFO_BUSY_MASK;
  148. if (!(busy & BIT(id)))
  149. mbox_chan_txdone(chan, 0);
  150. }
  151. /* Clear FIFO delivery and overflow status */
  152. writel(fifo_sts &
  153. (SPRD_INBOX_FIFO_DELIVER_MASK | SPRD_INBOX_FIFO_OVERLOW_MASK),
  154. priv->inbox_base + SPRD_MBOX_FIFO_RST);
  155. /* Clear irq status */
  156. writel(SPRD_MBOX_IRQ_CLR, priv->inbox_base + SPRD_MBOX_IRQ_STS);
  157. return IRQ_HANDLED;
  158. }
  159. static int sprd_mbox_send_data(struct mbox_chan *chan, void *msg)
  160. {
  161. struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
  162. unsigned long id = (unsigned long)chan->con_priv;
  163. u32 *data = msg;
  164. /* Write data into inbox FIFO, and only support 8 bytes every time */
  165. writel(data[0], priv->inbox_base + SPRD_MBOX_MSG_LOW);
  166. writel(data[1], priv->inbox_base + SPRD_MBOX_MSG_HIGH);
  167. /* Set target core id */
  168. writel(id, priv->inbox_base + SPRD_MBOX_ID);
  169. /* Trigger remote request */
  170. writel(0x1, priv->inbox_base + SPRD_MBOX_TRIGGER);
  171. return 0;
  172. }
  173. static int sprd_mbox_flush(struct mbox_chan *chan, unsigned long timeout)
  174. {
  175. struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
  176. unsigned long id = (unsigned long)chan->con_priv;
  177. u32 busy;
  178. timeout = jiffies + msecs_to_jiffies(timeout);
  179. while (time_before(jiffies, timeout)) {
  180. busy = readl(priv->inbox_base + SPRD_MBOX_FIFO_STS) &
  181. SPRD_INBOX_FIFO_BUSY_MASK;
  182. if (!(busy & BIT(id))) {
  183. mbox_chan_txdone(chan, 0);
  184. return 0;
  185. }
  186. udelay(1);
  187. }
  188. return -ETIME;
  189. }
  190. static int sprd_mbox_startup(struct mbox_chan *chan)
  191. {
  192. struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
  193. u32 val;
  194. mutex_lock(&priv->lock);
  195. if (priv->refcnt++ == 0) {
  196. /* Select outbox FIFO mode and reset the outbox FIFO status */
  197. writel(0x0, priv->outbox_base + SPRD_MBOX_FIFO_RST);
  198. /* Enable inbox FIFO overflow and delivery interrupt */
  199. val = readl(priv->inbox_base + SPRD_MBOX_IRQ_MSK);
  200. val &= ~(SPRD_INBOX_FIFO_OVERFLOW_IRQ | SPRD_INBOX_FIFO_DELIVER_IRQ);
  201. writel(val, priv->inbox_base + SPRD_MBOX_IRQ_MSK);
  202. /* Enable outbox FIFO not empty interrupt */
  203. val = readl(priv->outbox_base + SPRD_MBOX_IRQ_MSK);
  204. val &= ~SPRD_OUTBOX_FIFO_NOT_EMPTY_IRQ;
  205. writel(val, priv->outbox_base + SPRD_MBOX_IRQ_MSK);
  206. /* Enable supplementary outbox as the fundamental one */
  207. if (priv->supp_base) {
  208. writel(0x0, priv->supp_base + SPRD_MBOX_FIFO_RST);
  209. val = readl(priv->supp_base + SPRD_MBOX_IRQ_MSK);
  210. val &= ~SPRD_OUTBOX_FIFO_NOT_EMPTY_IRQ;
  211. writel(val, priv->supp_base + SPRD_MBOX_IRQ_MSK);
  212. }
  213. }
  214. mutex_unlock(&priv->lock);
  215. return 0;
  216. }
  217. static void sprd_mbox_shutdown(struct mbox_chan *chan)
  218. {
  219. struct sprd_mbox_priv *priv = to_sprd_mbox_priv(chan->mbox);
  220. mutex_lock(&priv->lock);
  221. if (--priv->refcnt == 0) {
  222. /* Disable inbox & outbox interrupt */
  223. writel(SPRD_INBOX_FIFO_IRQ_MASK, priv->inbox_base + SPRD_MBOX_IRQ_MSK);
  224. writel(SPRD_OUTBOX_FIFO_IRQ_MASK, priv->outbox_base + SPRD_MBOX_IRQ_MSK);
  225. if (priv->supp_base)
  226. writel(SPRD_OUTBOX_FIFO_IRQ_MASK,
  227. priv->supp_base + SPRD_MBOX_IRQ_MSK);
  228. }
  229. mutex_unlock(&priv->lock);
  230. }
  231. static const struct mbox_chan_ops sprd_mbox_ops = {
  232. .send_data = sprd_mbox_send_data,
  233. .flush = sprd_mbox_flush,
  234. .startup = sprd_mbox_startup,
  235. .shutdown = sprd_mbox_shutdown,
  236. };
  237. static int sprd_mbox_probe(struct platform_device *pdev)
  238. {
  239. struct device *dev = &pdev->dev;
  240. struct sprd_mbox_priv *priv;
  241. int ret, inbox_irq, outbox_irq, supp_irq;
  242. unsigned long id, supp;
  243. struct clk *clk;
  244. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  245. if (!priv)
  246. return -ENOMEM;
  247. priv->dev = dev;
  248. mutex_init(&priv->lock);
  249. /*
  250. * Unisoc mailbox uses an inbox to send messages to the target
  251. * core, and uses (an) outbox(es) to receive messages from other
  252. * cores.
  253. *
  254. * Thus in general the mailbox controller supplies 2 different
  255. * register addresses and IRQ numbers for inbox and outbox.
  256. *
  257. * If necessary, a supplementary inbox could be enabled optionally
  258. * with an independent FIFO and an extra interrupt.
  259. */
  260. priv->inbox_base = devm_platform_ioremap_resource(pdev, 0);
  261. if (IS_ERR(priv->inbox_base))
  262. return PTR_ERR(priv->inbox_base);
  263. priv->outbox_base = devm_platform_ioremap_resource(pdev, 1);
  264. if (IS_ERR(priv->outbox_base))
  265. return PTR_ERR(priv->outbox_base);
  266. clk = devm_clk_get_enabled(dev, "enable");
  267. if (IS_ERR(clk)) {
  268. dev_err(dev, "failed to get mailbox clock\n");
  269. return PTR_ERR(clk);
  270. }
  271. inbox_irq = platform_get_irq_byname(pdev, "inbox");
  272. if (inbox_irq < 0)
  273. return inbox_irq;
  274. ret = devm_request_irq(dev, inbox_irq, sprd_mbox_inbox_isr,
  275. IRQF_NO_SUSPEND, dev_name(dev), priv);
  276. if (ret) {
  277. dev_err(dev, "failed to request inbox IRQ: %d\n", ret);
  278. return ret;
  279. }
  280. outbox_irq = platform_get_irq_byname(pdev, "outbox");
  281. if (outbox_irq < 0)
  282. return outbox_irq;
  283. ret = devm_request_irq(dev, outbox_irq, sprd_mbox_outbox_isr,
  284. IRQF_NO_SUSPEND, dev_name(dev), priv);
  285. if (ret) {
  286. dev_err(dev, "failed to request outbox IRQ: %d\n", ret);
  287. return ret;
  288. }
  289. /* Supplementary outbox IRQ is optional */
  290. supp_irq = platform_get_irq_byname(pdev, "supp-outbox");
  291. if (supp_irq > 0) {
  292. ret = devm_request_irq(dev, supp_irq, sprd_mbox_supp_isr,
  293. IRQF_NO_SUSPEND, dev_name(dev), priv);
  294. if (ret) {
  295. dev_err(dev, "failed to request outbox IRQ: %d\n", ret);
  296. return ret;
  297. }
  298. supp = (unsigned long) of_device_get_match_data(dev);
  299. if (!supp) {
  300. dev_err(dev, "no supplementary outbox specified\n");
  301. return -ENODEV;
  302. }
  303. priv->supp_base = priv->outbox_base + (SPRD_OUTBOX_BASE_SPAN * supp);
  304. }
  305. /* Get the default outbox FIFO depth */
  306. priv->outbox_fifo_depth =
  307. readl(priv->outbox_base + SPRD_MBOX_FIFO_DEPTH) + 1;
  308. priv->mbox.dev = dev;
  309. priv->mbox.chans = &priv->chan[0];
  310. priv->mbox.num_chans = SPRD_MBOX_CHAN_MAX;
  311. priv->mbox.ops = &sprd_mbox_ops;
  312. priv->mbox.txdone_irq = true;
  313. for (id = 0; id < SPRD_MBOX_CHAN_MAX; id++)
  314. priv->chan[id].con_priv = (void *)id;
  315. ret = devm_mbox_controller_register(dev, &priv->mbox);
  316. if (ret) {
  317. dev_err(dev, "failed to register mailbox: %d\n", ret);
  318. return ret;
  319. }
  320. return 0;
  321. }
  322. static const struct of_device_id sprd_mbox_of_match[] = {
  323. { .compatible = "sprd,sc9860-mailbox" },
  324. { .compatible = "sprd,sc9863a-mailbox",
  325. .data = (void *)SPRD_SUPP_INBOX_ID_SC9863A },
  326. { },
  327. };
  328. MODULE_DEVICE_TABLE(of, sprd_mbox_of_match);
  329. static struct platform_driver sprd_mbox_driver = {
  330. .driver = {
  331. .name = "sprd-mailbox",
  332. .of_match_table = sprd_mbox_of_match,
  333. },
  334. .probe = sprd_mbox_probe,
  335. };
  336. module_platform_driver(sprd_mbox_driver);
  337. MODULE_AUTHOR("Baolin Wang <baolin.wang@unisoc.com>");
  338. MODULE_DESCRIPTION("Spreadtrum mailbox driver");
  339. MODULE_LICENSE("GPL v2");