e5010-jpeg-enc-hw.c 8.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Imagination E5010 JPEG Encoder driver.
  4. *
  5. * Copyright (C) 2023 Texas Instruments Incorporated - https://www.ti.com/
  6. *
  7. * Author: David Huang <d-huang@ti.com>
  8. * Author: Devarsh Thakkar <devarsht@ti.com>
  9. */
  10. #include <linux/io.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/dev_printk.h>
  13. #include "e5010-jpeg-enc-hw.h"
  14. static void write_reg_field(void __iomem *base, unsigned int offset, u32 mask,
  15. unsigned int shift, u32 value)
  16. {
  17. u32 reg;
  18. value <<= shift;
  19. if (mask != 0xffffffff) {
  20. reg = readl(base + offset);
  21. value = (value & mask) | (reg & ~mask);
  22. }
  23. writel(value, (base + offset));
  24. }
  25. static int write_reg_field_not_busy(void __iomem *jasper_base, void __iomem *wr_base,
  26. unsigned int offset, u32 mask, unsigned int shift,
  27. u32 value)
  28. {
  29. int ret;
  30. u32 val;
  31. ret = readl_poll_timeout_atomic(jasper_base + JASPER_STATUS_OFFSET, val,
  32. (val & JASPER_STATUS_CR_JASPER_BUSY_MASK) == 0,
  33. 2000, 50000);
  34. if (ret)
  35. return ret;
  36. write_reg_field(wr_base, offset, mask, shift, value);
  37. return 0;
  38. }
  39. void e5010_reset(struct device *dev, void __iomem *core_base, void __iomem *mmu_base)
  40. {
  41. int ret = 0;
  42. u32 val;
  43. write_reg_field(core_base, JASPER_RESET_OFFSET,
  44. JASPER_RESET_CR_CORE_RESET_MASK,
  45. JASPER_RESET_CR_CORE_RESET_SHIFT, 1);
  46. write_reg_field(mmu_base, MMU_MMU_CONTROL1_OFFSET,
  47. MMU_MMU_CONTROL1_MMU_SOFT_RESET_MASK,
  48. MMU_MMU_CONTROL1_MMU_SOFT_RESET_SHIFT, 1);
  49. ret = readl_poll_timeout_atomic(mmu_base + MMU_MMU_CONTROL1_OFFSET, val,
  50. (val & MMU_MMU_CONTROL1_MMU_SOFT_RESET_MASK) == 0,
  51. 2000, 50000);
  52. if (ret)
  53. dev_warn(dev, "MMU soft reset timed out, forcing system soft reset\n");
  54. write_reg_field(core_base, JASPER_RESET_OFFSET,
  55. JASPER_RESET_CR_SYS_RESET_MASK,
  56. JASPER_RESET_CR_SYS_RESET_SHIFT, 1);
  57. }
  58. void e5010_hw_bypass_mmu(void __iomem *mmu_base, u32 enable)
  59. {
  60. /* Bypass MMU */
  61. write_reg_field(mmu_base,
  62. MMU_MMU_ADDRESS_CONTROL_OFFSET,
  63. MMU_MMU_ADDRESS_CONTROL_MMU_BYPASS_MASK,
  64. MMU_MMU_ADDRESS_CONTROL_MMU_BYPASS_SHIFT,
  65. enable);
  66. }
  67. int e5010_hw_enable_output_address_error_irq(void __iomem *core_base, u32 enable)
  68. {
  69. return write_reg_field_not_busy(core_base, core_base,
  70. JASPER_INTERRUPT_MASK_OFFSET,
  71. JASPER_INTERRUPT_MASK_CR_OUTPUT_ADDRESS_ERROR_ENABLE_MASK,
  72. JASPER_INTERRUPT_MASK_CR_OUTPUT_ADDRESS_ERROR_ENABLE_SHIFT,
  73. enable);
  74. }
  75. bool e5010_hw_pic_done_irq(void __iomem *core_base)
  76. {
  77. u32 reg;
  78. reg = readl(core_base + JASPER_INTERRUPT_STATUS_OFFSET);
  79. return reg & JASPER_INTERRUPT_STATUS_CR_PICTURE_DONE_IRQ_MASK;
  80. }
  81. bool e5010_hw_output_address_irq(void __iomem *core_base)
  82. {
  83. u32 reg;
  84. reg = readl(core_base + JASPER_INTERRUPT_STATUS_OFFSET);
  85. return reg & JASPER_INTERRUPT_STATUS_CR_OUTPUT_ADDRESS_ERROR_IRQ_MASK;
  86. }
  87. int e5010_hw_enable_picture_done_irq(void __iomem *core_base, u32 enable)
  88. {
  89. return write_reg_field_not_busy(core_base, core_base,
  90. JASPER_INTERRUPT_MASK_OFFSET,
  91. JASPER_INTERRUPT_MASK_CR_PICTURE_DONE_ENABLE_MASK,
  92. JASPER_INTERRUPT_MASK_CR_PICTURE_DONE_ENABLE_SHIFT,
  93. enable);
  94. }
  95. int e5010_hw_enable_auto_clock_gating(void __iomem *core_base, u32 enable)
  96. {
  97. return write_reg_field_not_busy(core_base, core_base,
  98. JASPER_CLK_CONTROL_OFFSET,
  99. JASPER_CLK_CONTROL_CR_JASPER_AUTO_CLKG_ENABLE_MASK,
  100. JASPER_CLK_CONTROL_CR_JASPER_AUTO_CLKG_ENABLE_SHIFT,
  101. enable);
  102. }
  103. int e5010_hw_enable_manual_clock_gating(void __iomem *core_base, u32 enable)
  104. {
  105. return write_reg_field_not_busy(core_base, core_base,
  106. JASPER_CLK_CONTROL_OFFSET,
  107. JASPER_CLK_CONTROL_CR_JASPER_MAN_CLKG_ENABLE_MASK,
  108. JASPER_CLK_CONTROL_CR_JASPER_MAN_CLKG_ENABLE_SHIFT, 0);
  109. }
  110. int e5010_hw_enable_crc_check(void __iomem *core_base, u32 enable)
  111. {
  112. return write_reg_field_not_busy(core_base, core_base,
  113. JASPER_CRC_CTRL_OFFSET,
  114. JASPER_CRC_CTRL_JASPER_CRC_ENABLE_MASK,
  115. JASPER_CRC_CTRL_JASPER_CRC_ENABLE_SHIFT, enable);
  116. }
  117. int e5010_hw_set_input_source_to_memory(void __iomem *core_base, u32 set)
  118. {
  119. return write_reg_field_not_busy(core_base, core_base,
  120. JASPER_INPUT_CTRL0_OFFSET,
  121. JASPER_INPUT_CTRL0_CR_INPUT_SOURCE_MASK,
  122. JASPER_INPUT_CTRL0_CR_INPUT_SOURCE_SHIFT, set);
  123. }
  124. int e5010_hw_set_input_luma_addr(void __iomem *core_base, u32 val)
  125. {
  126. return write_reg_field_not_busy(core_base, core_base,
  127. INPUT_LUMA_BASE_OFFSET,
  128. INPUT_LUMA_BASE_CR_INPUT_LUMA_BASE_MASK, 0, val);
  129. }
  130. int e5010_hw_set_input_chroma_addr(void __iomem *core_base, u32 val)
  131. {
  132. return write_reg_field_not_busy(core_base, core_base,
  133. INPUT_CHROMA_BASE_OFFSET,
  134. INPUT_CHROMA_BASE_CR_INPUT_CHROMA_BASE_MASK, 0, val);
  135. }
  136. int e5010_hw_set_output_base_addr(void __iomem *core_base, u32 val)
  137. {
  138. return write_reg_field_not_busy(core_base, core_base,
  139. JASPER_OUTPUT_BASE_OFFSET,
  140. JASPER_OUTPUT_BASE_CR_OUTPUT_BASE_MASK,
  141. JASPER_OUTPUT_BASE_CR_OUTPUT_BASE_SHIFT, val);
  142. }
  143. int e5010_hw_set_horizontal_size(void __iomem *core_base, u32 val)
  144. {
  145. return write_reg_field_not_busy(core_base, core_base,
  146. JASPER_IMAGE_SIZE_OFFSET,
  147. JASPER_IMAGE_SIZE_CR_IMAGE_HORIZONTAL_SIZE_MASK,
  148. JASPER_IMAGE_SIZE_CR_IMAGE_HORIZONTAL_SIZE_SHIFT,
  149. val);
  150. }
  151. int e5010_hw_set_vertical_size(void __iomem *core_base, u32 val)
  152. {
  153. return write_reg_field_not_busy(core_base, core_base,
  154. JASPER_IMAGE_SIZE_OFFSET,
  155. JASPER_IMAGE_SIZE_CR_IMAGE_VERTICAL_SIZE_MASK,
  156. JASPER_IMAGE_SIZE_CR_IMAGE_VERTICAL_SIZE_SHIFT,
  157. val);
  158. }
  159. int e5010_hw_set_luma_stride(void __iomem *core_base, u32 bytesperline)
  160. {
  161. u32 val = bytesperline / 64;
  162. return write_reg_field_not_busy(core_base, core_base,
  163. JASPER_INPUT_CTRL1_OFFSET,
  164. JASPER_INPUT_CTRL1_CR_INPUT_LUMA_STRIDE_MASK,
  165. JASPER_INPUT_CTRL1_CR_INPUT_LUMA_STRIDE_SHIFT,
  166. val);
  167. }
  168. int e5010_hw_set_chroma_stride(void __iomem *core_base, u32 bytesperline)
  169. {
  170. u32 val = bytesperline / 64;
  171. return write_reg_field_not_busy(core_base, core_base,
  172. JASPER_INPUT_CTRL1_OFFSET,
  173. JASPER_INPUT_CTRL1_CR_INPUT_CHROMA_STRIDE_MASK,
  174. JASPER_INPUT_CTRL1_CR_INPUT_CHROMA_STRIDE_SHIFT,
  175. val);
  176. }
  177. int e5010_hw_set_input_subsampling(void __iomem *core_base, u32 val)
  178. {
  179. return write_reg_field_not_busy(core_base, core_base,
  180. JASPER_INPUT_CTRL0_OFFSET,
  181. JASPER_INPUT_CTRL0_CR_INPUT_SUBSAMPLING_MASK,
  182. JASPER_INPUT_CTRL0_CR_INPUT_SUBSAMPLING_SHIFT,
  183. val);
  184. }
  185. int e5010_hw_set_chroma_order(void __iomem *core_base, u32 val)
  186. {
  187. return write_reg_field_not_busy(core_base, core_base,
  188. JASPER_INPUT_CTRL0_OFFSET,
  189. JASPER_INPUT_CTRL0_CR_INPUT_CHROMA_ORDER_MASK,
  190. JASPER_INPUT_CTRL0_CR_INPUT_CHROMA_ORDER_SHIFT,
  191. val);
  192. }
  193. void e5010_hw_set_output_max_size(void __iomem *core_base, u32 val)
  194. {
  195. write_reg_field(core_base, JASPER_OUTPUT_MAX_SIZE_OFFSET,
  196. JASPER_OUTPUT_MAX_SIZE_CR_OUTPUT_MAX_SIZE_MASK,
  197. JASPER_OUTPUT_MAX_SIZE_CR_OUTPUT_MAX_SIZE_SHIFT,
  198. val);
  199. }
  200. int e5010_hw_set_qpvalue(void __iomem *core_base, u32 offset, u32 val)
  201. {
  202. return write_reg_field_not_busy(core_base, core_base, offset, 0xffffffff, 0, val);
  203. }
  204. void e5010_hw_clear_output_error(void __iomem *core_base, u32 clear)
  205. {
  206. /* Make sure interrupts are clear */
  207. write_reg_field(core_base, JASPER_INTERRUPT_CLEAR_OFFSET,
  208. JASPER_INTERRUPT_CLEAR_CR_OUTPUT_ERROR_CLEAR_MASK,
  209. JASPER_INTERRUPT_CLEAR_CR_OUTPUT_ERROR_CLEAR_SHIFT, clear);
  210. }
  211. void e5010_hw_clear_picture_done(void __iomem *core_base, u32 clear)
  212. {
  213. write_reg_field(core_base,
  214. JASPER_INTERRUPT_CLEAR_OFFSET,
  215. JASPER_INTERRUPT_CLEAR_CR_PICTURE_DONE_CLEAR_MASK,
  216. JASPER_INTERRUPT_CLEAR_CR_PICTURE_DONE_CLEAR_SHIFT, clear);
  217. }
  218. int e5010_hw_get_output_size(void __iomem *core_base)
  219. {
  220. return readl(core_base + JASPER_OUTPUT_SIZE_OFFSET);
  221. }
  222. void e5010_hw_encode_start(void __iomem *core_base, u32 start)
  223. {
  224. write_reg_field(core_base, JASPER_CORE_CTRL_OFFSET,
  225. JASPER_CORE_CTRL_CR_JASPER_ENCODE_START_MASK,
  226. JASPER_CORE_CTRL_CR_JASPER_ENCODE_START_SHIFT, start);
  227. }