card_base.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * IBM Accelerator Family 'GenWQE'
  4. *
  5. * (C) Copyright IBM Corp. 2013
  6. *
  7. * Author: Frank Haverkamp <haver@linux.vnet.ibm.com>
  8. * Author: Joerg-Stephan Vogt <jsvogt@de.ibm.com>
  9. * Author: Michael Jung <mijung@gmx.net>
  10. * Author: Michael Ruettger <michael@ibmra.de>
  11. */
  12. /*
  13. * Module initialization and PCIe setup. Card health monitoring and
  14. * recovery functionality. Character device creation and deletion are
  15. * controlled from here.
  16. */
  17. #include <linux/types.h>
  18. #include <linux/pci.h>
  19. #include <linux/err.h>
  20. #include <linux/string.h>
  21. #include <linux/sched.h>
  22. #include <linux/wait.h>
  23. #include <linux/delay.h>
  24. #include <linux/dma-mapping.h>
  25. #include <linux/module.h>
  26. #include <linux/notifier.h>
  27. #include <linux/device.h>
  28. #include <linux/log2.h>
  29. #include "card_base.h"
  30. #include "card_ddcb.h"
  31. MODULE_AUTHOR("Frank Haverkamp <haver@linux.vnet.ibm.com>");
  32. MODULE_AUTHOR("Michael Ruettger <michael@ibmra.de>");
  33. MODULE_AUTHOR("Joerg-Stephan Vogt <jsvogt@de.ibm.com>");
  34. MODULE_AUTHOR("Michael Jung <mijung@gmx.net>");
  35. MODULE_DESCRIPTION("GenWQE Card");
  36. MODULE_VERSION(DRV_VERSION);
  37. MODULE_LICENSE("GPL");
  38. static char genwqe_driver_name[] = GENWQE_DEVNAME;
  39. static struct dentry *debugfs_genwqe;
  40. static struct genwqe_dev *genwqe_devices[GENWQE_CARD_NO_MAX];
  41. /* PCI structure for identifying device by PCI vendor and device ID */
  42. static const struct pci_device_id genwqe_device_table[] = {
  43. { .vendor = PCI_VENDOR_ID_IBM,
  44. .device = PCI_DEVICE_GENWQE,
  45. .subvendor = PCI_SUBVENDOR_ID_IBM,
  46. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  47. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  48. .class_mask = ~0,
  49. .driver_data = 0 },
  50. /* Initial SR-IOV bring-up image */
  51. { .vendor = PCI_VENDOR_ID_IBM,
  52. .device = PCI_DEVICE_GENWQE,
  53. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  54. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  55. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  56. .class_mask = ~0,
  57. .driver_data = 0 },
  58. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  59. .device = 0x0000, /* VF Device ID */
  60. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  61. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_SRIOV,
  62. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  63. .class_mask = ~0,
  64. .driver_data = 0 },
  65. /* Fixed up image */
  66. { .vendor = PCI_VENDOR_ID_IBM,
  67. .device = PCI_DEVICE_GENWQE,
  68. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  69. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  70. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  71. .class_mask = ~0,
  72. .driver_data = 0 },
  73. { .vendor = PCI_VENDOR_ID_IBM, /* VF Vendor ID */
  74. .device = 0x0000, /* VF Device ID */
  75. .subvendor = PCI_SUBVENDOR_ID_IBM_SRIOV,
  76. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5,
  77. .class = (PCI_CLASSCODE_GENWQE5_SRIOV << 8),
  78. .class_mask = ~0,
  79. .driver_data = 0 },
  80. /* Even one more ... */
  81. { .vendor = PCI_VENDOR_ID_IBM,
  82. .device = PCI_DEVICE_GENWQE,
  83. .subvendor = PCI_SUBVENDOR_ID_IBM,
  84. .subdevice = PCI_SUBSYSTEM_ID_GENWQE5_NEW,
  85. .class = (PCI_CLASSCODE_GENWQE5 << 8),
  86. .class_mask = ~0,
  87. .driver_data = 0 },
  88. { 0, } /* 0 terminated list. */
  89. };
  90. MODULE_DEVICE_TABLE(pci, genwqe_device_table);
  91. /**
  92. * genwqe_devnode() - Set default access mode for genwqe devices.
  93. * @dev: Pointer to device (unused)
  94. * @mode: Carrier to pass-back given mode (permissions)
  95. *
  96. * Default mode should be rw for everybody. Do not change default
  97. * device name.
  98. */
  99. static char *genwqe_devnode(const struct device *dev, umode_t *mode)
  100. {
  101. if (mode)
  102. *mode = 0666;
  103. return NULL;
  104. }
  105. static const struct class class_genwqe = {
  106. .name = GENWQE_DEVNAME,
  107. .devnode = genwqe_devnode,
  108. };
  109. /**
  110. * genwqe_dev_alloc() - Create and prepare a new card descriptor
  111. *
  112. * Return: Pointer to card descriptor, or ERR_PTR(err) on error
  113. */
  114. static struct genwqe_dev *genwqe_dev_alloc(void)
  115. {
  116. unsigned int i = 0, j;
  117. struct genwqe_dev *cd;
  118. for (i = 0; i < GENWQE_CARD_NO_MAX; i++) {
  119. if (genwqe_devices[i] == NULL)
  120. break;
  121. }
  122. if (i >= GENWQE_CARD_NO_MAX)
  123. return ERR_PTR(-ENODEV);
  124. cd = kzalloc(sizeof(struct genwqe_dev), GFP_KERNEL);
  125. if (!cd)
  126. return ERR_PTR(-ENOMEM);
  127. cd->card_idx = i;
  128. cd->class_genwqe = &class_genwqe;
  129. cd->debugfs_genwqe = debugfs_genwqe;
  130. /*
  131. * This comes from kernel config option and can be overritten via
  132. * debugfs.
  133. */
  134. cd->use_platform_recovery = CONFIG_GENWQE_PLATFORM_ERROR_RECOVERY;
  135. init_waitqueue_head(&cd->queue_waitq);
  136. spin_lock_init(&cd->file_lock);
  137. INIT_LIST_HEAD(&cd->file_list);
  138. cd->card_state = GENWQE_CARD_UNUSED;
  139. spin_lock_init(&cd->print_lock);
  140. cd->ddcb_software_timeout = GENWQE_DDCB_SOFTWARE_TIMEOUT;
  141. cd->kill_timeout = GENWQE_KILL_TIMEOUT;
  142. for (j = 0; j < GENWQE_MAX_VFS; j++)
  143. cd->vf_jobtimeout_msec[j] = GENWQE_VF_JOBTIMEOUT_MSEC;
  144. genwqe_devices[i] = cd;
  145. return cd;
  146. }
  147. static void genwqe_dev_free(struct genwqe_dev *cd)
  148. {
  149. if (!cd)
  150. return;
  151. genwqe_devices[cd->card_idx] = NULL;
  152. kfree(cd);
  153. }
  154. /**
  155. * genwqe_bus_reset() - Card recovery
  156. * @cd: GenWQE device information
  157. *
  158. * pci_reset_function() will recover the device and ensure that the
  159. * registers are accessible again when it completes with success. If
  160. * not, the card will stay dead and registers will be unaccessible
  161. * still.
  162. */
  163. static int genwqe_bus_reset(struct genwqe_dev *cd)
  164. {
  165. int rc = 0;
  166. struct pci_dev *pci_dev = cd->pci_dev;
  167. void __iomem *mmio;
  168. if (cd->err_inject & GENWQE_INJECT_BUS_RESET_FAILURE)
  169. return -EIO;
  170. mmio = cd->mmio;
  171. cd->mmio = NULL;
  172. pci_iounmap(pci_dev, mmio);
  173. pci_release_mem_regions(pci_dev);
  174. /*
  175. * Firmware/BIOS might change memory mapping during bus reset.
  176. * Settings like enable bus-mastering, ... are backuped and
  177. * restored by the pci_reset_function().
  178. */
  179. dev_dbg(&pci_dev->dev, "[%s] pci_reset function ...\n", __func__);
  180. rc = pci_reset_function(pci_dev);
  181. if (rc) {
  182. dev_err(&pci_dev->dev,
  183. "[%s] err: failed reset func (rc %d)\n", __func__, rc);
  184. return rc;
  185. }
  186. dev_dbg(&pci_dev->dev, "[%s] done with rc=%d\n", __func__, rc);
  187. /*
  188. * Here is the right spot to clear the register read
  189. * failure. pci_bus_reset() does this job in real systems.
  190. */
  191. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  192. GENWQE_INJECT_GFIR_FATAL |
  193. GENWQE_INJECT_GFIR_INFO);
  194. rc = pci_request_mem_regions(pci_dev, genwqe_driver_name);
  195. if (rc) {
  196. dev_err(&pci_dev->dev,
  197. "[%s] err: request bars failed (%d)\n", __func__, rc);
  198. return -EIO;
  199. }
  200. cd->mmio = pci_iomap(pci_dev, 0, 0);
  201. if (cd->mmio == NULL) {
  202. dev_err(&pci_dev->dev,
  203. "[%s] err: mapping BAR0 failed\n", __func__);
  204. return -ENOMEM;
  205. }
  206. return 0;
  207. }
  208. /*
  209. * Hardware circumvention section. Certain bitstreams in our test-lab
  210. * had different kinds of problems. Here is where we adjust those
  211. * bitstreams to function will with this version of our device driver.
  212. *
  213. * Thise circumventions are applied to the physical function only.
  214. * The magical numbers below are identifying development/manufacturing
  215. * versions of the bitstream used on the card.
  216. *
  217. * Turn off error reporting for old/manufacturing images.
  218. */
  219. bool genwqe_need_err_masking(struct genwqe_dev *cd)
  220. {
  221. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  222. }
  223. static void genwqe_tweak_hardware(struct genwqe_dev *cd)
  224. {
  225. struct pci_dev *pci_dev = cd->pci_dev;
  226. /* Mask FIRs for development images */
  227. if (((cd->slu_unitcfg & 0xFFFF0ull) >= 0x32000ull) &&
  228. ((cd->slu_unitcfg & 0xFFFF0ull) <= 0x33250ull)) {
  229. dev_warn(&pci_dev->dev,
  230. "FIRs masked due to bitstream %016llx.%016llx\n",
  231. cd->slu_unitcfg, cd->app_unitcfg);
  232. __genwqe_writeq(cd, IO_APP_SEC_LEM_DEBUG_OVR,
  233. 0xFFFFFFFFFFFFFFFFull);
  234. __genwqe_writeq(cd, IO_APP_ERR_ACT_MASK,
  235. 0x0000000000000000ull);
  236. }
  237. }
  238. /**
  239. * genwqe_recovery_on_fatal_gfir_required() - Version depended actions
  240. * @cd: GenWQE device information
  241. *
  242. * Bitstreams older than 2013-02-17 have a bug where fatal GFIRs must
  243. * be ignored. This is e.g. true for the bitstream we gave to the card
  244. * manufacturer, but also for some old bitstreams we released to our
  245. * test-lab.
  246. */
  247. int genwqe_recovery_on_fatal_gfir_required(struct genwqe_dev *cd)
  248. {
  249. return (cd->slu_unitcfg & 0xFFFF0ull) >= 0x32170ull;
  250. }
  251. int genwqe_flash_readback_fails(struct genwqe_dev *cd)
  252. {
  253. return (cd->slu_unitcfg & 0xFFFF0ull) < 0x32170ull;
  254. }
  255. /**
  256. * genwqe_T_psec() - Calculate PF/VF timeout register content
  257. * @cd: GenWQE device information
  258. *
  259. * Note: From a design perspective it turned out to be a bad idea to
  260. * use codes here to specifiy the frequency/speed values. An old
  261. * driver cannot understand new codes and is therefore always a
  262. * problem. Better is to measure out the value or put the
  263. * speed/frequency directly into a register which is always a valid
  264. * value for old as well as for new software.
  265. */
  266. /* T = 1/f */
  267. static int genwqe_T_psec(struct genwqe_dev *cd)
  268. {
  269. u16 speed; /* 1/f -> 250, 200, 166, 175 */
  270. static const int T[] = { 4000, 5000, 6000, 5714 };
  271. speed = (u16)((cd->slu_unitcfg >> 28) & 0x0full);
  272. if (speed >= ARRAY_SIZE(T))
  273. return -1; /* illegal value */
  274. return T[speed];
  275. }
  276. /**
  277. * genwqe_setup_pf_jtimer() - Setup PF hardware timeouts for DDCB execution
  278. * @cd: GenWQE device information
  279. *
  280. * Do this _after_ card_reset() is called. Otherwise the values will
  281. * vanish. The settings need to be done when the queues are inactive.
  282. *
  283. * The max. timeout value is 2^(10+x) * T (6ns for 166MHz) * 15/16.
  284. * The min. timeout value is 2^(10+x) * T (6ns for 166MHz) * 14/16.
  285. */
  286. static bool genwqe_setup_pf_jtimer(struct genwqe_dev *cd)
  287. {
  288. u32 T = genwqe_T_psec(cd);
  289. u64 x;
  290. if (GENWQE_PF_JOBTIMEOUT_MSEC == 0)
  291. return false;
  292. /* PF: large value needed, flash update 2sec per block */
  293. x = ilog2(GENWQE_PF_JOBTIMEOUT_MSEC *
  294. 16000000000uL/(T * 15)) - 10;
  295. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  296. 0xff00 | (x & 0xff), 0);
  297. return true;
  298. }
  299. /**
  300. * genwqe_setup_vf_jtimer() - Setup VF hardware timeouts for DDCB execution
  301. * @cd: GenWQE device information
  302. */
  303. static bool genwqe_setup_vf_jtimer(struct genwqe_dev *cd)
  304. {
  305. struct pci_dev *pci_dev = cd->pci_dev;
  306. unsigned int vf;
  307. u32 T = genwqe_T_psec(cd);
  308. u64 x;
  309. int totalvfs;
  310. totalvfs = pci_sriov_get_totalvfs(pci_dev);
  311. if (totalvfs <= 0)
  312. return false;
  313. for (vf = 0; vf < totalvfs; vf++) {
  314. if (cd->vf_jobtimeout_msec[vf] == 0)
  315. continue;
  316. x = ilog2(cd->vf_jobtimeout_msec[vf] *
  317. 16000000000uL/(T * 15)) - 10;
  318. genwqe_write_vreg(cd, IO_SLC_VF_APPJOB_TIMEOUT,
  319. 0xff00 | (x & 0xff), vf + 1);
  320. }
  321. return true;
  322. }
  323. static int genwqe_ffdc_buffs_alloc(struct genwqe_dev *cd)
  324. {
  325. unsigned int type, e = 0;
  326. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  327. switch (type) {
  328. case GENWQE_DBG_UNIT0:
  329. e = genwqe_ffdc_buff_size(cd, 0);
  330. break;
  331. case GENWQE_DBG_UNIT1:
  332. e = genwqe_ffdc_buff_size(cd, 1);
  333. break;
  334. case GENWQE_DBG_UNIT2:
  335. e = genwqe_ffdc_buff_size(cd, 2);
  336. break;
  337. case GENWQE_DBG_REGS:
  338. e = GENWQE_FFDC_REGS;
  339. break;
  340. }
  341. /* currently support only the debug units mentioned here */
  342. cd->ffdc[type].entries = e;
  343. cd->ffdc[type].regs =
  344. kmalloc_array(e, sizeof(struct genwqe_reg),
  345. GFP_KERNEL);
  346. /*
  347. * regs == NULL is ok, the using code treats this as no regs,
  348. * Printing warning is ok in this case.
  349. */
  350. }
  351. return 0;
  352. }
  353. static void genwqe_ffdc_buffs_free(struct genwqe_dev *cd)
  354. {
  355. unsigned int type;
  356. for (type = 0; type < GENWQE_DBG_UNITS; type++) {
  357. kfree(cd->ffdc[type].regs);
  358. cd->ffdc[type].regs = NULL;
  359. }
  360. }
  361. static int genwqe_read_ids(struct genwqe_dev *cd)
  362. {
  363. int err = 0;
  364. int slu_id;
  365. struct pci_dev *pci_dev = cd->pci_dev;
  366. cd->slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  367. if (cd->slu_unitcfg == IO_ILLEGAL_VALUE) {
  368. dev_err(&pci_dev->dev,
  369. "err: SLUID=%016llx\n", cd->slu_unitcfg);
  370. err = -EIO;
  371. goto out_err;
  372. }
  373. slu_id = genwqe_get_slu_id(cd);
  374. if (slu_id < GENWQE_SLU_ARCH_REQ || slu_id == 0xff) {
  375. dev_err(&pci_dev->dev,
  376. "err: incompatible SLU Architecture %u\n", slu_id);
  377. err = -ENOENT;
  378. goto out_err;
  379. }
  380. cd->app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  381. if (cd->app_unitcfg == IO_ILLEGAL_VALUE) {
  382. dev_err(&pci_dev->dev,
  383. "err: APPID=%016llx\n", cd->app_unitcfg);
  384. err = -EIO;
  385. goto out_err;
  386. }
  387. genwqe_read_app_id(cd, cd->app_name, sizeof(cd->app_name));
  388. /*
  389. * Is access to all registers possible? If we are a VF the
  390. * answer is obvious. If we run fully virtualized, we need to
  391. * check if we can access all registers. If we do not have
  392. * full access we will cause an UR and some informational FIRs
  393. * in the PF, but that should not harm.
  394. */
  395. if (pci_dev->is_virtfn)
  396. cd->is_privileged = 0;
  397. else
  398. cd->is_privileged = (__genwqe_readq(cd, IO_SLU_BITSTREAM)
  399. != IO_ILLEGAL_VALUE);
  400. out_err:
  401. return err;
  402. }
  403. static int genwqe_start(struct genwqe_dev *cd)
  404. {
  405. int err;
  406. struct pci_dev *pci_dev = cd->pci_dev;
  407. err = genwqe_read_ids(cd);
  408. if (err)
  409. return err;
  410. if (genwqe_is_privileged(cd)) {
  411. /* do this after the tweaks. alloc fail is acceptable */
  412. genwqe_ffdc_buffs_alloc(cd);
  413. genwqe_stop_traps(cd);
  414. /* Collect registers e.g. FIRs, UNITIDs, traces ... */
  415. genwqe_read_ffdc_regs(cd, cd->ffdc[GENWQE_DBG_REGS].regs,
  416. cd->ffdc[GENWQE_DBG_REGS].entries, 0);
  417. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT0,
  418. cd->ffdc[GENWQE_DBG_UNIT0].regs,
  419. cd->ffdc[GENWQE_DBG_UNIT0].entries);
  420. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT1,
  421. cd->ffdc[GENWQE_DBG_UNIT1].regs,
  422. cd->ffdc[GENWQE_DBG_UNIT1].entries);
  423. genwqe_ffdc_buff_read(cd, GENWQE_DBG_UNIT2,
  424. cd->ffdc[GENWQE_DBG_UNIT2].regs,
  425. cd->ffdc[GENWQE_DBG_UNIT2].entries);
  426. genwqe_start_traps(cd);
  427. if (cd->card_state == GENWQE_CARD_FATAL_ERROR) {
  428. dev_warn(&pci_dev->dev,
  429. "[%s] chip reload/recovery!\n", __func__);
  430. /*
  431. * Stealth Mode: Reload chip on either hot
  432. * reset or PERST.
  433. */
  434. cd->softreset = 0x7Cull;
  435. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  436. cd->softreset);
  437. err = genwqe_bus_reset(cd);
  438. if (err != 0) {
  439. dev_err(&pci_dev->dev,
  440. "[%s] err: bus reset failed!\n",
  441. __func__);
  442. goto out;
  443. }
  444. /*
  445. * Re-read the IDs because
  446. * it could happen that the bitstream load
  447. * failed!
  448. */
  449. err = genwqe_read_ids(cd);
  450. if (err)
  451. goto out;
  452. }
  453. }
  454. err = genwqe_setup_service_layer(cd); /* does a reset to the card */
  455. if (err != 0) {
  456. dev_err(&pci_dev->dev,
  457. "[%s] err: could not setup servicelayer!\n", __func__);
  458. err = -ENODEV;
  459. goto out;
  460. }
  461. if (genwqe_is_privileged(cd)) { /* code is running _after_ reset */
  462. genwqe_tweak_hardware(cd);
  463. genwqe_setup_pf_jtimer(cd);
  464. genwqe_setup_vf_jtimer(cd);
  465. }
  466. err = genwqe_device_create(cd);
  467. if (err < 0) {
  468. dev_err(&pci_dev->dev,
  469. "err: chdev init failed! (err=%d)\n", err);
  470. goto out_release_service_layer;
  471. }
  472. return 0;
  473. out_release_service_layer:
  474. genwqe_release_service_layer(cd);
  475. out:
  476. if (genwqe_is_privileged(cd))
  477. genwqe_ffdc_buffs_free(cd);
  478. return -EIO;
  479. }
  480. /**
  481. * genwqe_stop() - Stop card operation
  482. * @cd: GenWQE device information
  483. *
  484. * Recovery notes:
  485. * As long as genwqe_thread runs we might access registers during
  486. * error data capture. Same is with the genwqe_health_thread.
  487. * When genwqe_bus_reset() fails this function might called two times:
  488. * first by the genwqe_health_thread() and later by genwqe_remove() to
  489. * unbind the device. We must be able to survive that.
  490. *
  491. * This function must be robust enough to be called twice.
  492. */
  493. static int genwqe_stop(struct genwqe_dev *cd)
  494. {
  495. genwqe_finish_queue(cd); /* no register access */
  496. genwqe_device_remove(cd); /* device removed, procs killed */
  497. genwqe_release_service_layer(cd); /* here genwqe_thread is stopped */
  498. if (genwqe_is_privileged(cd)) {
  499. pci_disable_sriov(cd->pci_dev); /* access pci config space */
  500. genwqe_ffdc_buffs_free(cd);
  501. }
  502. return 0;
  503. }
  504. /**
  505. * genwqe_recover_card() - Try to recover the card if it is possible
  506. * @cd: GenWQE device information
  507. * @fatal_err: Indicate whether to attempt soft reset
  508. *
  509. * If fatal_err is set no register access is possible anymore. It is
  510. * likely that genwqe_start fails in that situation. Proper error
  511. * handling is required in this case.
  512. *
  513. * genwqe_bus_reset() will cause the pci code to call genwqe_remove()
  514. * and later genwqe_probe() for all virtual functions.
  515. */
  516. static int genwqe_recover_card(struct genwqe_dev *cd, int fatal_err)
  517. {
  518. int rc;
  519. struct pci_dev *pci_dev = cd->pci_dev;
  520. genwqe_stop(cd);
  521. /*
  522. * Make sure chip is not reloaded to maintain FFDC. Write SLU
  523. * Reset Register, CPLDReset field to 0.
  524. */
  525. if (!fatal_err) {
  526. cd->softreset = 0x70ull;
  527. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET, cd->softreset);
  528. }
  529. rc = genwqe_bus_reset(cd);
  530. if (rc != 0) {
  531. dev_err(&pci_dev->dev,
  532. "[%s] err: card recovery impossible!\n", __func__);
  533. return rc;
  534. }
  535. rc = genwqe_start(cd);
  536. if (rc < 0) {
  537. dev_err(&pci_dev->dev,
  538. "[%s] err: failed to launch device!\n", __func__);
  539. return rc;
  540. }
  541. return 0;
  542. }
  543. static int genwqe_health_check_cond(struct genwqe_dev *cd, u64 *gfir)
  544. {
  545. *gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  546. return (*gfir & GFIR_ERR_TRIGGER) &&
  547. genwqe_recovery_on_fatal_gfir_required(cd);
  548. }
  549. /**
  550. * genwqe_fir_checking() - Check the fault isolation registers of the card
  551. * @cd: GenWQE device information
  552. *
  553. * If this code works ok, can be tried out with help of the genwqe_poke tool:
  554. * sudo ./tools/genwqe_poke 0x8 0xfefefefefef
  555. *
  556. * Now the relevant FIRs/sFIRs should be printed out and the driver should
  557. * invoke recovery (devices are removed and readded).
  558. */
  559. static u64 genwqe_fir_checking(struct genwqe_dev *cd)
  560. {
  561. int j, iterations = 0;
  562. u64 mask, fir, fec, uid, gfir, gfir_masked, sfir, sfec;
  563. u32 fir_addr, fir_clr_addr, fec_addr, sfir_addr, sfec_addr;
  564. struct pci_dev *pci_dev = cd->pci_dev;
  565. healthMonitor:
  566. iterations++;
  567. if (iterations > 16) {
  568. dev_err(&pci_dev->dev, "* exit looping after %d times\n",
  569. iterations);
  570. goto fatal_error;
  571. }
  572. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  573. if (gfir != 0x0)
  574. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n",
  575. IO_SLC_CFGREG_GFIR, gfir);
  576. if (gfir == IO_ILLEGAL_VALUE)
  577. goto fatal_error;
  578. /*
  579. * Avoid printing when to GFIR bit is on prevents contignous
  580. * printout e.g. for the following bug:
  581. * FIR set without a 2ndary FIR/FIR cannot be cleared
  582. * Comment out the following if to get the prints:
  583. */
  584. if (gfir == 0)
  585. return 0;
  586. gfir_masked = gfir & GFIR_ERR_TRIGGER; /* fatal errors */
  587. for (uid = 0; uid < GENWQE_MAX_UNITS; uid++) { /* 0..2 in zEDC */
  588. /* read the primary FIR (pfir) */
  589. fir_addr = (uid << 24) + 0x08;
  590. fir = __genwqe_readq(cd, fir_addr);
  591. if (fir == 0x0)
  592. continue; /* no error in this unit */
  593. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fir_addr, fir);
  594. if (fir == IO_ILLEGAL_VALUE)
  595. goto fatal_error;
  596. /* read primary FEC */
  597. fec_addr = (uid << 24) + 0x18;
  598. fec = __genwqe_readq(cd, fec_addr);
  599. dev_err(&pci_dev->dev, "* 0x%08x 0x%016llx\n", fec_addr, fec);
  600. if (fec == IO_ILLEGAL_VALUE)
  601. goto fatal_error;
  602. for (j = 0, mask = 1ULL; j < 64; j++, mask <<= 1) {
  603. /* secondary fir empty, skip it */
  604. if ((fir & mask) == 0x0)
  605. continue;
  606. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  607. sfir = __genwqe_readq(cd, sfir_addr);
  608. if (sfir == IO_ILLEGAL_VALUE)
  609. goto fatal_error;
  610. dev_err(&pci_dev->dev,
  611. "* 0x%08x 0x%016llx\n", sfir_addr, sfir);
  612. sfec_addr = (uid << 24) + 0x300 + 0x08 * j;
  613. sfec = __genwqe_readq(cd, sfec_addr);
  614. if (sfec == IO_ILLEGAL_VALUE)
  615. goto fatal_error;
  616. dev_err(&pci_dev->dev,
  617. "* 0x%08x 0x%016llx\n", sfec_addr, sfec);
  618. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  619. if (gfir == IO_ILLEGAL_VALUE)
  620. goto fatal_error;
  621. /* gfir turned on during routine! get out and
  622. start over. */
  623. if ((gfir_masked == 0x0) &&
  624. (gfir & GFIR_ERR_TRIGGER)) {
  625. goto healthMonitor;
  626. }
  627. /* do not clear if we entered with a fatal gfir */
  628. if (gfir_masked == 0x0) {
  629. /* NEW clear by mask the logged bits */
  630. sfir_addr = (uid << 24) + 0x100 + 0x08 * j;
  631. __genwqe_writeq(cd, sfir_addr, sfir);
  632. dev_dbg(&pci_dev->dev,
  633. "[HM] Clearing 2ndary FIR 0x%08x with 0x%016llx\n",
  634. sfir_addr, sfir);
  635. /*
  636. * note, these cannot be error-Firs
  637. * since gfir_masked is 0 after sfir
  638. * was read. Also, it is safe to do
  639. * this write if sfir=0. Still need to
  640. * clear the primary. This just means
  641. * there is no secondary FIR.
  642. */
  643. /* clear by mask the logged bit. */
  644. fir_clr_addr = (uid << 24) + 0x10;
  645. __genwqe_writeq(cd, fir_clr_addr, mask);
  646. dev_dbg(&pci_dev->dev,
  647. "[HM] Clearing primary FIR 0x%08x with 0x%016llx\n",
  648. fir_clr_addr, mask);
  649. }
  650. }
  651. }
  652. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  653. if (gfir == IO_ILLEGAL_VALUE)
  654. goto fatal_error;
  655. if ((gfir_masked == 0x0) && (gfir & GFIR_ERR_TRIGGER)) {
  656. /*
  657. * Check once more that it didn't go on after all the
  658. * FIRS were cleared.
  659. */
  660. dev_dbg(&pci_dev->dev, "ACK! Another FIR! Recursing %d!\n",
  661. iterations);
  662. goto healthMonitor;
  663. }
  664. return gfir_masked;
  665. fatal_error:
  666. return IO_ILLEGAL_VALUE;
  667. }
  668. /**
  669. * genwqe_pci_fundamental_reset() - trigger a PCIe fundamental reset on the slot
  670. * @pci_dev: PCI device information struct
  671. *
  672. * Note: pci_set_pcie_reset_state() is not implemented on all archs, so this
  673. * reset method will not work in all cases.
  674. *
  675. * Return: 0 on success or error code from pci_set_pcie_reset_state()
  676. */
  677. static int genwqe_pci_fundamental_reset(struct pci_dev *pci_dev)
  678. {
  679. int rc;
  680. /*
  681. * lock pci config space access from userspace,
  682. * save state and issue PCIe fundamental reset
  683. */
  684. pci_cfg_access_lock(pci_dev);
  685. pci_save_state(pci_dev);
  686. rc = pci_set_pcie_reset_state(pci_dev, pcie_warm_reset);
  687. if (!rc) {
  688. /* keep PCIe reset asserted for 250ms */
  689. msleep(250);
  690. pci_set_pcie_reset_state(pci_dev, pcie_deassert_reset);
  691. /* Wait for 2s to reload flash and train the link */
  692. msleep(2000);
  693. }
  694. pci_restore_state(pci_dev);
  695. pci_cfg_access_unlock(pci_dev);
  696. return rc;
  697. }
  698. static int genwqe_platform_recovery(struct genwqe_dev *cd)
  699. {
  700. struct pci_dev *pci_dev = cd->pci_dev;
  701. int rc;
  702. dev_info(&pci_dev->dev,
  703. "[%s] resetting card for error recovery\n", __func__);
  704. /* Clear out error injection flags */
  705. cd->err_inject &= ~(GENWQE_INJECT_HARDWARE_FAILURE |
  706. GENWQE_INJECT_GFIR_FATAL |
  707. GENWQE_INJECT_GFIR_INFO);
  708. genwqe_stop(cd);
  709. /* Try recoverying the card with fundamental reset */
  710. rc = genwqe_pci_fundamental_reset(pci_dev);
  711. if (!rc) {
  712. rc = genwqe_start(cd);
  713. if (!rc)
  714. dev_info(&pci_dev->dev,
  715. "[%s] card recovered\n", __func__);
  716. else
  717. dev_err(&pci_dev->dev,
  718. "[%s] err: cannot start card services! (err=%d)\n",
  719. __func__, rc);
  720. } else {
  721. dev_err(&pci_dev->dev,
  722. "[%s] card reset failed\n", __func__);
  723. }
  724. return rc;
  725. }
  726. /**
  727. * genwqe_reload_bistream() - reload card bitstream
  728. * @cd: GenWQE device information
  729. *
  730. * Set the appropriate register and call fundamental reset to reaload the card
  731. * bitstream.
  732. *
  733. * Return: 0 on success, error code otherwise
  734. */
  735. static int genwqe_reload_bistream(struct genwqe_dev *cd)
  736. {
  737. struct pci_dev *pci_dev = cd->pci_dev;
  738. int rc;
  739. dev_info(&pci_dev->dev,
  740. "[%s] resetting card for bitstream reload\n",
  741. __func__);
  742. genwqe_stop(cd);
  743. /*
  744. * Cause a CPLD reprogram with the 'next_bitstream'
  745. * partition on PCIe hot or fundamental reset
  746. */
  747. __genwqe_writeq(cd, IO_SLC_CFGREG_SOFTRESET,
  748. (cd->softreset & 0xcull) | 0x70ull);
  749. rc = genwqe_pci_fundamental_reset(pci_dev);
  750. if (rc) {
  751. /*
  752. * A fundamental reset failure can be caused
  753. * by lack of support on the arch, so we just
  754. * log the error and try to start the card
  755. * again.
  756. */
  757. dev_err(&pci_dev->dev,
  758. "[%s] err: failed to reset card for bitstream reload\n",
  759. __func__);
  760. }
  761. rc = genwqe_start(cd);
  762. if (rc) {
  763. dev_err(&pci_dev->dev,
  764. "[%s] err: cannot start card services! (err=%d)\n",
  765. __func__, rc);
  766. return rc;
  767. }
  768. dev_info(&pci_dev->dev,
  769. "[%s] card reloaded\n", __func__);
  770. return 0;
  771. }
  772. /**
  773. * genwqe_health_thread() - Health checking thread
  774. * @data: GenWQE device information
  775. *
  776. * This thread is only started for the PF of the card.
  777. *
  778. * This thread monitors the health of the card. A critical situation
  779. * is when we read registers which contain -1 (IO_ILLEGAL_VALUE). In
  780. * this case we need to be recovered from outside. Writing to
  781. * registers will very likely not work either.
  782. *
  783. * This thread must only exit if kthread_should_stop() becomes true.
  784. *
  785. * Condition for the health-thread to trigger:
  786. * a) when a kthread_stop() request comes in or
  787. * b) a critical GFIR occured
  788. *
  789. * Informational GFIRs are checked and potentially printed in
  790. * GENWQE_HEALTH_CHECK_INTERVAL seconds.
  791. */
  792. static int genwqe_health_thread(void *data)
  793. {
  794. int rc, should_stop = 0;
  795. struct genwqe_dev *cd = data;
  796. struct pci_dev *pci_dev = cd->pci_dev;
  797. u64 gfir, gfir_masked, slu_unitcfg, app_unitcfg;
  798. health_thread_begin:
  799. while (!kthread_should_stop()) {
  800. rc = wait_event_interruptible_timeout(cd->health_waitq,
  801. (genwqe_health_check_cond(cd, &gfir) ||
  802. (should_stop = kthread_should_stop())),
  803. GENWQE_HEALTH_CHECK_INTERVAL * HZ);
  804. if (should_stop)
  805. break;
  806. if (gfir == IO_ILLEGAL_VALUE) {
  807. dev_err(&pci_dev->dev,
  808. "[%s] GFIR=%016llx\n", __func__, gfir);
  809. goto fatal_error;
  810. }
  811. slu_unitcfg = __genwqe_readq(cd, IO_SLU_UNITCFG);
  812. if (slu_unitcfg == IO_ILLEGAL_VALUE) {
  813. dev_err(&pci_dev->dev,
  814. "[%s] SLU_UNITCFG=%016llx\n",
  815. __func__, slu_unitcfg);
  816. goto fatal_error;
  817. }
  818. app_unitcfg = __genwqe_readq(cd, IO_APP_UNITCFG);
  819. if (app_unitcfg == IO_ILLEGAL_VALUE) {
  820. dev_err(&pci_dev->dev,
  821. "[%s] APP_UNITCFG=%016llx\n",
  822. __func__, app_unitcfg);
  823. goto fatal_error;
  824. }
  825. gfir = __genwqe_readq(cd, IO_SLC_CFGREG_GFIR);
  826. if (gfir == IO_ILLEGAL_VALUE) {
  827. dev_err(&pci_dev->dev,
  828. "[%s] %s: GFIR=%016llx\n", __func__,
  829. (gfir & GFIR_ERR_TRIGGER) ? "err" : "info",
  830. gfir);
  831. goto fatal_error;
  832. }
  833. gfir_masked = genwqe_fir_checking(cd);
  834. if (gfir_masked == IO_ILLEGAL_VALUE)
  835. goto fatal_error;
  836. /*
  837. * GFIR ErrorTrigger bits set => reset the card!
  838. * Never do this for old/manufacturing images!
  839. */
  840. if ((gfir_masked) && !cd->skip_recovery &&
  841. genwqe_recovery_on_fatal_gfir_required(cd)) {
  842. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  843. rc = genwqe_recover_card(cd, 0);
  844. if (rc < 0) {
  845. /* FIXME Card is unusable and needs unbind! */
  846. goto fatal_error;
  847. }
  848. }
  849. if (cd->card_state == GENWQE_CARD_RELOAD_BITSTREAM) {
  850. /* Userspace requested card bitstream reload */
  851. rc = genwqe_reload_bistream(cd);
  852. if (rc)
  853. goto fatal_error;
  854. }
  855. cd->last_gfir = gfir;
  856. cond_resched();
  857. }
  858. return 0;
  859. fatal_error:
  860. if (cd->use_platform_recovery) {
  861. /*
  862. * Since we use raw accessors, EEH errors won't be detected
  863. * by the platform until we do a non-raw MMIO or config space
  864. * read
  865. */
  866. readq(cd->mmio + IO_SLC_CFGREG_GFIR);
  867. /* We do nothing if the card is going over PCI recovery */
  868. if (pci_channel_offline(pci_dev))
  869. return -EIO;
  870. /*
  871. * If it's supported by the platform, we try a fundamental reset
  872. * to recover from a fatal error. Otherwise, we continue to wait
  873. * for an external recovery procedure to take care of it.
  874. */
  875. rc = genwqe_platform_recovery(cd);
  876. if (!rc)
  877. goto health_thread_begin;
  878. }
  879. dev_err(&pci_dev->dev,
  880. "[%s] card unusable. Please trigger unbind!\n", __func__);
  881. /* Bring down logical devices to inform user space via udev remove. */
  882. cd->card_state = GENWQE_CARD_FATAL_ERROR;
  883. genwqe_stop(cd);
  884. /* genwqe_bus_reset failed(). Now wait for genwqe_remove(). */
  885. while (!kthread_should_stop())
  886. cond_resched();
  887. return -EIO;
  888. }
  889. static int genwqe_health_check_start(struct genwqe_dev *cd)
  890. {
  891. int rc;
  892. if (GENWQE_HEALTH_CHECK_INTERVAL <= 0)
  893. return 0; /* valid for disabling the service */
  894. /* moved before request_irq() */
  895. /* init_waitqueue_head(&cd->health_waitq); */
  896. cd->health_thread = kthread_run(genwqe_health_thread, cd,
  897. GENWQE_DEVNAME "%d_health",
  898. cd->card_idx);
  899. if (IS_ERR(cd->health_thread)) {
  900. rc = PTR_ERR(cd->health_thread);
  901. cd->health_thread = NULL;
  902. return rc;
  903. }
  904. return 0;
  905. }
  906. static int genwqe_health_thread_running(struct genwqe_dev *cd)
  907. {
  908. return cd->health_thread != NULL;
  909. }
  910. static int genwqe_health_check_stop(struct genwqe_dev *cd)
  911. {
  912. if (!genwqe_health_thread_running(cd))
  913. return -EIO;
  914. kthread_stop(cd->health_thread);
  915. cd->health_thread = NULL;
  916. return 0;
  917. }
  918. /**
  919. * genwqe_pci_setup() - Allocate PCIe related resources for our card
  920. * @cd: GenWQE device information
  921. */
  922. static int genwqe_pci_setup(struct genwqe_dev *cd)
  923. {
  924. int err;
  925. struct pci_dev *pci_dev = cd->pci_dev;
  926. err = pci_enable_device_mem(pci_dev);
  927. if (err) {
  928. dev_err(&pci_dev->dev,
  929. "err: failed to enable pci memory (err=%d)\n", err);
  930. goto err_out;
  931. }
  932. /* Reserve PCI I/O and memory resources */
  933. err = pci_request_mem_regions(pci_dev, genwqe_driver_name);
  934. if (err) {
  935. dev_err(&pci_dev->dev,
  936. "[%s] err: request bars failed (%d)\n", __func__, err);
  937. err = -EIO;
  938. goto err_disable_device;
  939. }
  940. /* check for 64-bit DMA address supported (DAC) */
  941. /* check for 32-bit DMA address supported (SAC) */
  942. if (dma_set_mask_and_coherent(&pci_dev->dev, DMA_BIT_MASK(64)) &&
  943. dma_set_mask_and_coherent(&pci_dev->dev, DMA_BIT_MASK(32))) {
  944. dev_err(&pci_dev->dev,
  945. "err: neither DMA32 nor DMA64 supported\n");
  946. err = -EIO;
  947. goto out_release_resources;
  948. }
  949. pci_set_master(pci_dev);
  950. /* EEH recovery requires PCIe fundamental reset */
  951. pci_dev->needs_freset = 1;
  952. /* request complete BAR-0 space (length = 0) */
  953. cd->mmio_len = pci_resource_len(pci_dev, 0);
  954. cd->mmio = pci_iomap(pci_dev, 0, 0);
  955. if (cd->mmio == NULL) {
  956. dev_err(&pci_dev->dev,
  957. "[%s] err: mapping BAR0 failed\n", __func__);
  958. err = -ENOMEM;
  959. goto out_release_resources;
  960. }
  961. cd->num_vfs = pci_sriov_get_totalvfs(pci_dev);
  962. if (cd->num_vfs < 0)
  963. cd->num_vfs = 0;
  964. err = genwqe_read_ids(cd);
  965. if (err)
  966. goto out_iounmap;
  967. return 0;
  968. out_iounmap:
  969. pci_iounmap(pci_dev, cd->mmio);
  970. out_release_resources:
  971. pci_release_mem_regions(pci_dev);
  972. err_disable_device:
  973. pci_disable_device(pci_dev);
  974. err_out:
  975. return err;
  976. }
  977. /**
  978. * genwqe_pci_remove() - Free PCIe related resources for our card
  979. * @cd: GenWQE device information
  980. */
  981. static void genwqe_pci_remove(struct genwqe_dev *cd)
  982. {
  983. struct pci_dev *pci_dev = cd->pci_dev;
  984. if (cd->mmio)
  985. pci_iounmap(pci_dev, cd->mmio);
  986. pci_release_mem_regions(pci_dev);
  987. pci_disable_device(pci_dev);
  988. }
  989. /**
  990. * genwqe_probe() - Device initialization
  991. * @pci_dev: PCI device information struct
  992. * @id: PCI device ID
  993. *
  994. * Callable for multiple cards. This function is called on bind.
  995. *
  996. * Return: 0 if succeeded, < 0 when failed
  997. */
  998. static int genwqe_probe(struct pci_dev *pci_dev,
  999. const struct pci_device_id *id)
  1000. {
  1001. int err;
  1002. struct genwqe_dev *cd;
  1003. genwqe_init_crc32();
  1004. cd = genwqe_dev_alloc();
  1005. if (IS_ERR(cd)) {
  1006. dev_err(&pci_dev->dev, "err: could not alloc mem (err=%d)!\n",
  1007. (int)PTR_ERR(cd));
  1008. return PTR_ERR(cd);
  1009. }
  1010. dev_set_drvdata(&pci_dev->dev, cd);
  1011. cd->pci_dev = pci_dev;
  1012. err = genwqe_pci_setup(cd);
  1013. if (err < 0) {
  1014. dev_err(&pci_dev->dev,
  1015. "err: problems with PCI setup (err=%d)\n", err);
  1016. goto out_free_dev;
  1017. }
  1018. err = genwqe_start(cd);
  1019. if (err < 0) {
  1020. dev_err(&pci_dev->dev,
  1021. "err: cannot start card services! (err=%d)\n", err);
  1022. goto out_pci_remove;
  1023. }
  1024. if (genwqe_is_privileged(cd)) {
  1025. err = genwqe_health_check_start(cd);
  1026. if (err < 0) {
  1027. dev_err(&pci_dev->dev,
  1028. "err: cannot start health checking! (err=%d)\n",
  1029. err);
  1030. goto out_stop_services;
  1031. }
  1032. }
  1033. return 0;
  1034. out_stop_services:
  1035. genwqe_stop(cd);
  1036. out_pci_remove:
  1037. genwqe_pci_remove(cd);
  1038. out_free_dev:
  1039. genwqe_dev_free(cd);
  1040. return err;
  1041. }
  1042. /**
  1043. * genwqe_remove() - Called when device is removed (hot-plugable)
  1044. * @pci_dev: PCI device information struct
  1045. *
  1046. * Or when driver is unloaded respecitively when unbind is done.
  1047. */
  1048. static void genwqe_remove(struct pci_dev *pci_dev)
  1049. {
  1050. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1051. genwqe_health_check_stop(cd);
  1052. /*
  1053. * genwqe_stop() must survive if it is called twice
  1054. * sequentially. This happens when the health thread calls it
  1055. * and fails on genwqe_bus_reset().
  1056. */
  1057. genwqe_stop(cd);
  1058. genwqe_pci_remove(cd);
  1059. genwqe_dev_free(cd);
  1060. }
  1061. /**
  1062. * genwqe_err_error_detected() - Error detection callback
  1063. * @pci_dev: PCI device information struct
  1064. * @state: PCI channel state
  1065. *
  1066. * This callback is called by the PCI subsystem whenever a PCI bus
  1067. * error is detected.
  1068. */
  1069. static pci_ers_result_t genwqe_err_error_detected(struct pci_dev *pci_dev,
  1070. pci_channel_state_t state)
  1071. {
  1072. struct genwqe_dev *cd;
  1073. dev_err(&pci_dev->dev, "[%s] state=%d\n", __func__, state);
  1074. cd = dev_get_drvdata(&pci_dev->dev);
  1075. if (cd == NULL)
  1076. return PCI_ERS_RESULT_DISCONNECT;
  1077. /* Stop the card */
  1078. genwqe_health_check_stop(cd);
  1079. genwqe_stop(cd);
  1080. /*
  1081. * On permanent failure, the PCI code will call device remove
  1082. * after the return of this function.
  1083. * genwqe_stop() can be called twice.
  1084. */
  1085. if (state == pci_channel_io_perm_failure) {
  1086. return PCI_ERS_RESULT_DISCONNECT;
  1087. } else {
  1088. genwqe_pci_remove(cd);
  1089. return PCI_ERS_RESULT_NEED_RESET;
  1090. }
  1091. }
  1092. static pci_ers_result_t genwqe_err_slot_reset(struct pci_dev *pci_dev)
  1093. {
  1094. int rc;
  1095. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1096. rc = genwqe_pci_setup(cd);
  1097. if (!rc) {
  1098. return PCI_ERS_RESULT_RECOVERED;
  1099. } else {
  1100. dev_err(&pci_dev->dev,
  1101. "err: problems with PCI setup (err=%d)\n", rc);
  1102. return PCI_ERS_RESULT_DISCONNECT;
  1103. }
  1104. }
  1105. static pci_ers_result_t genwqe_err_result_none(struct pci_dev *dev)
  1106. {
  1107. return PCI_ERS_RESULT_NONE;
  1108. }
  1109. static void genwqe_err_resume(struct pci_dev *pci_dev)
  1110. {
  1111. int rc;
  1112. struct genwqe_dev *cd = dev_get_drvdata(&pci_dev->dev);
  1113. rc = genwqe_start(cd);
  1114. if (!rc) {
  1115. rc = genwqe_health_check_start(cd);
  1116. if (rc)
  1117. dev_err(&pci_dev->dev,
  1118. "err: cannot start health checking! (err=%d)\n",
  1119. rc);
  1120. } else {
  1121. dev_err(&pci_dev->dev,
  1122. "err: cannot start card services! (err=%d)\n", rc);
  1123. }
  1124. }
  1125. static int genwqe_sriov_configure(struct pci_dev *dev, int numvfs)
  1126. {
  1127. int rc;
  1128. struct genwqe_dev *cd = dev_get_drvdata(&dev->dev);
  1129. if (numvfs > 0) {
  1130. genwqe_setup_vf_jtimer(cd);
  1131. rc = pci_enable_sriov(dev, numvfs);
  1132. if (rc < 0)
  1133. return rc;
  1134. return numvfs;
  1135. }
  1136. if (numvfs == 0) {
  1137. pci_disable_sriov(dev);
  1138. return 0;
  1139. }
  1140. return 0;
  1141. }
  1142. static const struct pci_error_handlers genwqe_err_handler = {
  1143. .error_detected = genwqe_err_error_detected,
  1144. .mmio_enabled = genwqe_err_result_none,
  1145. .slot_reset = genwqe_err_slot_reset,
  1146. .resume = genwqe_err_resume,
  1147. };
  1148. static struct pci_driver genwqe_driver = {
  1149. .name = genwqe_driver_name,
  1150. .id_table = genwqe_device_table,
  1151. .probe = genwqe_probe,
  1152. .remove = genwqe_remove,
  1153. .sriov_configure = genwqe_sriov_configure,
  1154. .err_handler = &genwqe_err_handler,
  1155. };
  1156. /**
  1157. * genwqe_init_module() - Driver registration and initialization
  1158. */
  1159. static int __init genwqe_init_module(void)
  1160. {
  1161. int rc;
  1162. rc = class_register(&class_genwqe);
  1163. if (rc) {
  1164. pr_err("[%s] create class failed\n", __func__);
  1165. return -ENOMEM;
  1166. }
  1167. debugfs_genwqe = debugfs_create_dir(GENWQE_DEVNAME, NULL);
  1168. rc = pci_register_driver(&genwqe_driver);
  1169. if (rc != 0) {
  1170. pr_err("[%s] pci_reg_driver (rc=%d)\n", __func__, rc);
  1171. goto err_out0;
  1172. }
  1173. return rc;
  1174. err_out0:
  1175. debugfs_remove(debugfs_genwqe);
  1176. class_unregister(&class_genwqe);
  1177. return rc;
  1178. }
  1179. /**
  1180. * genwqe_exit_module() - Driver exit
  1181. */
  1182. static void __exit genwqe_exit_module(void)
  1183. {
  1184. pci_unregister_driver(&genwqe_driver);
  1185. debugfs_remove(debugfs_genwqe);
  1186. class_unregister(&class_genwqe);
  1187. }
  1188. module_init(genwqe_init_module);
  1189. module_exit(genwqe_exit_module);