dw_mmc-exynos.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Exynos Specific Extensions for Synopsys DW Multimedia Card Interface driver
  4. *
  5. * Copyright (C) 2012, Samsung Electronics Co., Ltd.
  6. */
  7. #include <linux/module.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/clk.h>
  10. #include <linux/mmc/host.h>
  11. #include <linux/mmc/mmc.h>
  12. #include <linux/of.h>
  13. #include <linux/pm_runtime.h>
  14. #include <linux/slab.h>
  15. #include "dw_mmc.h"
  16. #include "dw_mmc-pltfm.h"
  17. #include "dw_mmc-exynos.h"
  18. /* Variations in Exynos specific dw-mshc controller */
  19. enum dw_mci_exynos_type {
  20. DW_MCI_TYPE_EXYNOS4210,
  21. DW_MCI_TYPE_EXYNOS4412,
  22. DW_MCI_TYPE_EXYNOS5250,
  23. DW_MCI_TYPE_EXYNOS5420,
  24. DW_MCI_TYPE_EXYNOS5420_SMU,
  25. DW_MCI_TYPE_EXYNOS7,
  26. DW_MCI_TYPE_EXYNOS7_SMU,
  27. DW_MCI_TYPE_ARTPEC8,
  28. };
  29. /* Exynos implementation specific driver private data */
  30. struct dw_mci_exynos_priv_data {
  31. enum dw_mci_exynos_type ctrl_type;
  32. u8 ciu_div;
  33. u32 sdr_timing;
  34. u32 ddr_timing;
  35. u32 hs400_timing;
  36. u32 tuned_sample;
  37. u32 cur_speed;
  38. u32 dqs_delay;
  39. u32 saved_dqs_en;
  40. u32 saved_strobe_ctrl;
  41. };
  42. static struct dw_mci_exynos_compatible {
  43. char *compatible;
  44. enum dw_mci_exynos_type ctrl_type;
  45. } exynos_compat[] = {
  46. {
  47. .compatible = "samsung,exynos4210-dw-mshc",
  48. .ctrl_type = DW_MCI_TYPE_EXYNOS4210,
  49. }, {
  50. .compatible = "samsung,exynos4412-dw-mshc",
  51. .ctrl_type = DW_MCI_TYPE_EXYNOS4412,
  52. }, {
  53. .compatible = "samsung,exynos5250-dw-mshc",
  54. .ctrl_type = DW_MCI_TYPE_EXYNOS5250,
  55. }, {
  56. .compatible = "samsung,exynos5420-dw-mshc",
  57. .ctrl_type = DW_MCI_TYPE_EXYNOS5420,
  58. }, {
  59. .compatible = "samsung,exynos5420-dw-mshc-smu",
  60. .ctrl_type = DW_MCI_TYPE_EXYNOS5420_SMU,
  61. }, {
  62. .compatible = "samsung,exynos7-dw-mshc",
  63. .ctrl_type = DW_MCI_TYPE_EXYNOS7,
  64. }, {
  65. .compatible = "samsung,exynos7-dw-mshc-smu",
  66. .ctrl_type = DW_MCI_TYPE_EXYNOS7_SMU,
  67. }, {
  68. .compatible = "axis,artpec8-dw-mshc",
  69. .ctrl_type = DW_MCI_TYPE_ARTPEC8,
  70. },
  71. };
  72. static inline u8 dw_mci_exynos_get_ciu_div(struct dw_mci *host)
  73. {
  74. struct dw_mci_exynos_priv_data *priv = host->priv;
  75. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  76. return EXYNOS4412_FIXED_CIU_CLK_DIV;
  77. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  78. return EXYNOS4210_FIXED_CIU_CLK_DIV;
  79. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  80. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  81. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  82. return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL64)) + 1;
  83. else
  84. return SDMMC_CLKSEL_GET_DIV(mci_readl(host, CLKSEL)) + 1;
  85. }
  86. static void dw_mci_exynos_config_smu(struct dw_mci *host)
  87. {
  88. struct dw_mci_exynos_priv_data *priv = host->priv;
  89. /*
  90. * If Exynos is provided the Security management,
  91. * set for non-ecryption mode at this time.
  92. */
  93. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS5420_SMU ||
  94. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU) {
  95. mci_writel(host, MPSBEGIN0, 0);
  96. mci_writel(host, MPSEND0, SDMMC_ENDING_SEC_NR_MAX);
  97. mci_writel(host, MPSCTRL0, SDMMC_MPSCTRL_SECURE_WRITE_BIT |
  98. SDMMC_MPSCTRL_NON_SECURE_READ_BIT |
  99. SDMMC_MPSCTRL_VALID |
  100. SDMMC_MPSCTRL_NON_SECURE_WRITE_BIT);
  101. }
  102. }
  103. static int dw_mci_exynos_priv_init(struct dw_mci *host)
  104. {
  105. struct dw_mci_exynos_priv_data *priv = host->priv;
  106. dw_mci_exynos_config_smu(host);
  107. if (priv->ctrl_type >= DW_MCI_TYPE_EXYNOS5420) {
  108. priv->saved_strobe_ctrl = mci_readl(host, HS400_DLINE_CTRL);
  109. priv->saved_dqs_en = mci_readl(host, HS400_DQS_EN);
  110. priv->saved_dqs_en |= AXI_NON_BLOCKING_WR;
  111. mci_writel(host, HS400_DQS_EN, priv->saved_dqs_en);
  112. if (!priv->dqs_delay)
  113. priv->dqs_delay =
  114. DQS_CTRL_GET_RD_DELAY(priv->saved_strobe_ctrl);
  115. }
  116. if (priv->ctrl_type == DW_MCI_TYPE_ARTPEC8) {
  117. /* Quirk needed for the ARTPEC-8 SoC */
  118. host->quirks |= DW_MMC_QUIRK_EXTENDED_TMOUT;
  119. }
  120. host->bus_hz /= (priv->ciu_div + 1);
  121. return 0;
  122. }
  123. static void dw_mci_exynos_set_clksel_timing(struct dw_mci *host, u32 timing)
  124. {
  125. struct dw_mci_exynos_priv_data *priv = host->priv;
  126. u32 clksel;
  127. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  128. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  129. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  130. clksel = mci_readl(host, CLKSEL64);
  131. else
  132. clksel = mci_readl(host, CLKSEL);
  133. clksel = (clksel & ~SDMMC_CLKSEL_TIMING_MASK) | timing;
  134. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  135. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  136. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  137. mci_writel(host, CLKSEL64, clksel);
  138. else
  139. mci_writel(host, CLKSEL, clksel);
  140. /*
  141. * Exynos4412 and Exynos5250 extends the use of CMD register with the
  142. * use of bit 29 (which is reserved on standard MSHC controllers) for
  143. * optionally bypassing the HOLD register for command and data. The
  144. * HOLD register should be bypassed in case there is no phase shift
  145. * applied on CMD/DATA that is sent to the card.
  146. */
  147. if (!SDMMC_CLKSEL_GET_DRV_WD3(clksel) && host->slot)
  148. set_bit(DW_MMC_CARD_NO_USE_HOLD, &host->slot->flags);
  149. }
  150. #ifdef CONFIG_PM
  151. static int dw_mci_exynos_runtime_resume(struct device *dev)
  152. {
  153. struct dw_mci *host = dev_get_drvdata(dev);
  154. int ret;
  155. ret = dw_mci_runtime_resume(dev);
  156. if (ret)
  157. return ret;
  158. dw_mci_exynos_config_smu(host);
  159. return ret;
  160. }
  161. #endif /* CONFIG_PM */
  162. #ifdef CONFIG_PM_SLEEP
  163. /**
  164. * dw_mci_exynos_suspend_noirq - Exynos-specific suspend code
  165. * @dev: Device to suspend (this device)
  166. *
  167. * This ensures that device will be in runtime active state in
  168. * dw_mci_exynos_resume_noirq after calling pm_runtime_force_resume()
  169. */
  170. static int dw_mci_exynos_suspend_noirq(struct device *dev)
  171. {
  172. pm_runtime_get_noresume(dev);
  173. return pm_runtime_force_suspend(dev);
  174. }
  175. /**
  176. * dw_mci_exynos_resume_noirq - Exynos-specific resume code
  177. * @dev: Device to resume (this device)
  178. *
  179. * On exynos5420 there is a silicon errata that will sometimes leave the
  180. * WAKEUP_INT bit in the CLKSEL register asserted. This bit is 1 to indicate
  181. * that it fired and we can clear it by writing a 1 back. Clear it to prevent
  182. * interrupts from going off constantly.
  183. *
  184. * We run this code on all exynos variants because it doesn't hurt.
  185. */
  186. static int dw_mci_exynos_resume_noirq(struct device *dev)
  187. {
  188. struct dw_mci *host = dev_get_drvdata(dev);
  189. struct dw_mci_exynos_priv_data *priv = host->priv;
  190. u32 clksel;
  191. int ret;
  192. ret = pm_runtime_force_resume(dev);
  193. if (ret)
  194. return ret;
  195. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  196. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  197. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  198. clksel = mci_readl(host, CLKSEL64);
  199. else
  200. clksel = mci_readl(host, CLKSEL);
  201. if (clksel & SDMMC_CLKSEL_WAKEUP_INT) {
  202. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  203. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  204. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  205. mci_writel(host, CLKSEL64, clksel);
  206. else
  207. mci_writel(host, CLKSEL, clksel);
  208. }
  209. pm_runtime_put(dev);
  210. return 0;
  211. }
  212. #endif /* CONFIG_PM_SLEEP */
  213. static void dw_mci_exynos_config_hs400(struct dw_mci *host, u32 timing)
  214. {
  215. struct dw_mci_exynos_priv_data *priv = host->priv;
  216. u32 dqs, strobe;
  217. /*
  218. * Not supported to configure register
  219. * related to HS400
  220. */
  221. if ((priv->ctrl_type < DW_MCI_TYPE_EXYNOS5420) ||
  222. (priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)) {
  223. if (timing == MMC_TIMING_MMC_HS400)
  224. dev_warn(host->dev,
  225. "cannot configure HS400, unsupported chipset\n");
  226. return;
  227. }
  228. dqs = priv->saved_dqs_en;
  229. strobe = priv->saved_strobe_ctrl;
  230. if (timing == MMC_TIMING_MMC_HS400) {
  231. dqs |= DATA_STROBE_EN;
  232. strobe = DQS_CTRL_RD_DELAY(strobe, priv->dqs_delay);
  233. } else if (timing == MMC_TIMING_UHS_SDR104) {
  234. dqs &= 0xffffff00;
  235. } else {
  236. dqs &= ~DATA_STROBE_EN;
  237. }
  238. mci_writel(host, HS400_DQS_EN, dqs);
  239. mci_writel(host, HS400_DLINE_CTRL, strobe);
  240. }
  241. static void dw_mci_exynos_adjust_clock(struct dw_mci *host, unsigned int wanted)
  242. {
  243. struct dw_mci_exynos_priv_data *priv = host->priv;
  244. unsigned long actual;
  245. u8 div;
  246. int ret;
  247. /*
  248. * Don't care if wanted clock is zero or
  249. * ciu clock is unavailable
  250. */
  251. if (!wanted || IS_ERR(host->ciu_clk))
  252. return;
  253. /* Guaranteed minimum frequency for cclkin */
  254. if (wanted < EXYNOS_CCLKIN_MIN)
  255. wanted = EXYNOS_CCLKIN_MIN;
  256. if (wanted == priv->cur_speed)
  257. return;
  258. div = dw_mci_exynos_get_ciu_div(host);
  259. ret = clk_set_rate(host->ciu_clk, wanted * div);
  260. if (ret)
  261. dev_warn(host->dev,
  262. "failed to set clk-rate %u error: %d\n",
  263. wanted * div, ret);
  264. actual = clk_get_rate(host->ciu_clk);
  265. host->bus_hz = actual / div;
  266. priv->cur_speed = wanted;
  267. host->current_speed = 0;
  268. }
  269. static void dw_mci_exynos_set_ios(struct dw_mci *host, struct mmc_ios *ios)
  270. {
  271. struct dw_mci_exynos_priv_data *priv = host->priv;
  272. unsigned int wanted = ios->clock;
  273. u32 timing = ios->timing, clksel;
  274. switch (timing) {
  275. case MMC_TIMING_MMC_HS400:
  276. /* Update tuned sample timing */
  277. clksel = SDMMC_CLKSEL_UP_SAMPLE(
  278. priv->hs400_timing, priv->tuned_sample);
  279. wanted <<= 1;
  280. break;
  281. case MMC_TIMING_MMC_DDR52:
  282. clksel = priv->ddr_timing;
  283. /* Should be double rate for DDR mode */
  284. if (ios->bus_width == MMC_BUS_WIDTH_8)
  285. wanted <<= 1;
  286. break;
  287. case MMC_TIMING_UHS_SDR104:
  288. case MMC_TIMING_UHS_SDR50:
  289. clksel = (priv->sdr_timing & 0xfff8ffff) |
  290. (priv->ciu_div << 16);
  291. break;
  292. case MMC_TIMING_UHS_DDR50:
  293. clksel = (priv->ddr_timing & 0xfff8ffff) |
  294. (priv->ciu_div << 16);
  295. break;
  296. default:
  297. clksel = priv->sdr_timing;
  298. }
  299. /* Set clock timing for the requested speed mode*/
  300. dw_mci_exynos_set_clksel_timing(host, clksel);
  301. /* Configure setting for HS400 */
  302. dw_mci_exynos_config_hs400(host, timing);
  303. /* Configure clock rate */
  304. dw_mci_exynos_adjust_clock(host, wanted);
  305. }
  306. static int dw_mci_exynos_parse_dt(struct dw_mci *host)
  307. {
  308. struct dw_mci_exynos_priv_data *priv;
  309. struct device_node *np = host->dev->of_node;
  310. u32 timing[2];
  311. u32 div = 0;
  312. int idx;
  313. int ret;
  314. priv = devm_kzalloc(host->dev, sizeof(*priv), GFP_KERNEL);
  315. if (!priv)
  316. return -ENOMEM;
  317. for (idx = 0; idx < ARRAY_SIZE(exynos_compat); idx++) {
  318. if (of_device_is_compatible(np, exynos_compat[idx].compatible))
  319. priv->ctrl_type = exynos_compat[idx].ctrl_type;
  320. }
  321. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4412)
  322. priv->ciu_div = EXYNOS4412_FIXED_CIU_CLK_DIV - 1;
  323. else if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS4210)
  324. priv->ciu_div = EXYNOS4210_FIXED_CIU_CLK_DIV - 1;
  325. else {
  326. of_property_read_u32(np, "samsung,dw-mshc-ciu-div", &div);
  327. priv->ciu_div = div;
  328. }
  329. ret = of_property_read_u32_array(np,
  330. "samsung,dw-mshc-sdr-timing", timing, 2);
  331. if (ret)
  332. return ret;
  333. priv->sdr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  334. ret = of_property_read_u32_array(np,
  335. "samsung,dw-mshc-ddr-timing", timing, 2);
  336. if (ret)
  337. return ret;
  338. priv->ddr_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1], div);
  339. ret = of_property_read_u32_array(np,
  340. "samsung,dw-mshc-hs400-timing", timing, 2);
  341. if (!ret && of_property_read_u32(np,
  342. "samsung,read-strobe-delay", &priv->dqs_delay))
  343. dev_dbg(host->dev,
  344. "read-strobe-delay is not found, assuming usage of default value\n");
  345. priv->hs400_timing = SDMMC_CLKSEL_TIMING(timing[0], timing[1],
  346. HS400_FIXED_CIU_CLK_DIV);
  347. host->priv = priv;
  348. return 0;
  349. }
  350. static inline u8 dw_mci_exynos_get_clksmpl(struct dw_mci *host)
  351. {
  352. struct dw_mci_exynos_priv_data *priv = host->priv;
  353. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  354. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  355. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  356. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL64));
  357. else
  358. return SDMMC_CLKSEL_CCLK_SAMPLE(mci_readl(host, CLKSEL));
  359. }
  360. static inline void dw_mci_exynos_set_clksmpl(struct dw_mci *host, u8 sample)
  361. {
  362. u32 clksel;
  363. struct dw_mci_exynos_priv_data *priv = host->priv;
  364. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  365. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  366. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  367. clksel = mci_readl(host, CLKSEL64);
  368. else
  369. clksel = mci_readl(host, CLKSEL);
  370. clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
  371. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  372. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  373. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  374. mci_writel(host, CLKSEL64, clksel);
  375. else
  376. mci_writel(host, CLKSEL, clksel);
  377. }
  378. static inline u8 dw_mci_exynos_move_next_clksmpl(struct dw_mci *host)
  379. {
  380. struct dw_mci_exynos_priv_data *priv = host->priv;
  381. u32 clksel;
  382. u8 sample;
  383. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  384. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  385. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  386. clksel = mci_readl(host, CLKSEL64);
  387. else
  388. clksel = mci_readl(host, CLKSEL);
  389. sample = (clksel + 1) & 0x7;
  390. clksel = SDMMC_CLKSEL_UP_SAMPLE(clksel, sample);
  391. if (priv->ctrl_type == DW_MCI_TYPE_EXYNOS7 ||
  392. priv->ctrl_type == DW_MCI_TYPE_EXYNOS7_SMU ||
  393. priv->ctrl_type == DW_MCI_TYPE_ARTPEC8)
  394. mci_writel(host, CLKSEL64, clksel);
  395. else
  396. mci_writel(host, CLKSEL, clksel);
  397. return sample;
  398. }
  399. static s8 dw_mci_exynos_get_best_clksmpl(u8 candidates)
  400. {
  401. const u8 iter = 8;
  402. u8 __c;
  403. s8 i, loc = -1;
  404. for (i = 0; i < iter; i++) {
  405. __c = ror8(candidates, i);
  406. if ((__c & 0xc7) == 0xc7) {
  407. loc = i;
  408. goto out;
  409. }
  410. }
  411. for (i = 0; i < iter; i++) {
  412. __c = ror8(candidates, i);
  413. if ((__c & 0x83) == 0x83) {
  414. loc = i;
  415. goto out;
  416. }
  417. }
  418. /*
  419. * If there is no cadiates value, then it needs to return -EIO.
  420. * If there are candidates values and don't find bset clk sample value,
  421. * then use a first candidates clock sample value.
  422. */
  423. for (i = 0; i < iter; i++) {
  424. __c = ror8(candidates, i);
  425. if ((__c & 0x1) == 0x1) {
  426. loc = i;
  427. goto out;
  428. }
  429. }
  430. out:
  431. return loc;
  432. }
  433. static int dw_mci_exynos_execute_tuning(struct dw_mci_slot *slot, u32 opcode)
  434. {
  435. struct dw_mci *host = slot->host;
  436. struct dw_mci_exynos_priv_data *priv = host->priv;
  437. struct mmc_host *mmc = slot->mmc;
  438. u8 start_smpl, smpl, candidates = 0;
  439. s8 found;
  440. int ret = 0;
  441. start_smpl = dw_mci_exynos_get_clksmpl(host);
  442. do {
  443. mci_writel(host, TMOUT, ~0);
  444. smpl = dw_mci_exynos_move_next_clksmpl(host);
  445. if (!mmc_send_tuning(mmc, opcode, NULL))
  446. candidates |= (1 << smpl);
  447. } while (start_smpl != smpl);
  448. found = dw_mci_exynos_get_best_clksmpl(candidates);
  449. if (found >= 0) {
  450. dw_mci_exynos_set_clksmpl(host, found);
  451. priv->tuned_sample = found;
  452. } else {
  453. ret = -EIO;
  454. dev_warn(&mmc->class_dev,
  455. "There is no candidates value about clksmpl!\n");
  456. }
  457. return ret;
  458. }
  459. static int dw_mci_exynos_prepare_hs400_tuning(struct dw_mci *host,
  460. struct mmc_ios *ios)
  461. {
  462. struct dw_mci_exynos_priv_data *priv = host->priv;
  463. dw_mci_exynos_set_clksel_timing(host, priv->hs400_timing);
  464. dw_mci_exynos_adjust_clock(host, (ios->clock) << 1);
  465. return 0;
  466. }
  467. static void dw_mci_exynos_set_data_timeout(struct dw_mci *host,
  468. unsigned int timeout_ns)
  469. {
  470. u32 clk_div, tmout;
  471. u64 tmp;
  472. unsigned int tmp2;
  473. clk_div = (mci_readl(host, CLKDIV) & 0xFF) * 2;
  474. if (clk_div == 0)
  475. clk_div = 1;
  476. tmp = DIV_ROUND_UP_ULL((u64)timeout_ns * host->bus_hz, NSEC_PER_SEC);
  477. tmp = DIV_ROUND_UP_ULL(tmp, clk_div);
  478. /* TMOUT[7:0] (RESPONSE_TIMEOUT) */
  479. tmout = 0xFF; /* Set maximum */
  480. /*
  481. * Extended HW timer (max = 0x6FFFFF2):
  482. * ((TMOUT[10:8] - 1) * 0xFFFFFF + TMOUT[31:11] * 8)
  483. */
  484. if (!tmp || tmp > 0x6FFFFF2)
  485. tmout |= (0xFFFFFF << 8);
  486. else {
  487. /* TMOUT[10:8] */
  488. tmp2 = (((unsigned int)tmp / 0xFFFFFF) + 1) & 0x7;
  489. tmout |= tmp2 << 8;
  490. /* TMOUT[31:11] */
  491. tmp = tmp - ((tmp2 - 1) * 0xFFFFFF);
  492. tmout |= (tmp & 0xFFFFF8) << 8;
  493. }
  494. mci_writel(host, TMOUT, tmout);
  495. dev_dbg(host->dev, "timeout_ns: %u => TMOUT[31:8]: %#08x",
  496. timeout_ns, tmout >> 8);
  497. }
  498. static u32 dw_mci_exynos_get_drto_clks(struct dw_mci *host)
  499. {
  500. u32 drto_clks;
  501. drto_clks = mci_readl(host, TMOUT) >> 8;
  502. return (((drto_clks & 0x7) - 1) * 0xFFFFFF) + ((drto_clks & 0xFFFFF8));
  503. }
  504. /* Common capabilities of Exynos4/Exynos5 SoC */
  505. static unsigned long exynos_dwmmc_caps[4] = {
  506. MMC_CAP_1_8V_DDR | MMC_CAP_8_BIT_DATA,
  507. 0,
  508. 0,
  509. 0,
  510. };
  511. static const struct dw_mci_drv_data exynos_drv_data = {
  512. .caps = exynos_dwmmc_caps,
  513. .num_caps = ARRAY_SIZE(exynos_dwmmc_caps),
  514. .common_caps = MMC_CAP_CMD23,
  515. .init = dw_mci_exynos_priv_init,
  516. .set_ios = dw_mci_exynos_set_ios,
  517. .parse_dt = dw_mci_exynos_parse_dt,
  518. .execute_tuning = dw_mci_exynos_execute_tuning,
  519. .prepare_hs400_tuning = dw_mci_exynos_prepare_hs400_tuning,
  520. };
  521. static const struct dw_mci_drv_data artpec_drv_data = {
  522. .common_caps = MMC_CAP_CMD23,
  523. .init = dw_mci_exynos_priv_init,
  524. .set_ios = dw_mci_exynos_set_ios,
  525. .parse_dt = dw_mci_exynos_parse_dt,
  526. .execute_tuning = dw_mci_exynos_execute_tuning,
  527. .set_data_timeout = dw_mci_exynos_set_data_timeout,
  528. .get_drto_clks = dw_mci_exynos_get_drto_clks,
  529. };
  530. static const struct of_device_id dw_mci_exynos_match[] = {
  531. { .compatible = "samsung,exynos4412-dw-mshc",
  532. .data = &exynos_drv_data, },
  533. { .compatible = "samsung,exynos5250-dw-mshc",
  534. .data = &exynos_drv_data, },
  535. { .compatible = "samsung,exynos5420-dw-mshc",
  536. .data = &exynos_drv_data, },
  537. { .compatible = "samsung,exynos5420-dw-mshc-smu",
  538. .data = &exynos_drv_data, },
  539. { .compatible = "samsung,exynos7-dw-mshc",
  540. .data = &exynos_drv_data, },
  541. { .compatible = "samsung,exynos7-dw-mshc-smu",
  542. .data = &exynos_drv_data, },
  543. { .compatible = "axis,artpec8-dw-mshc",
  544. .data = &artpec_drv_data, },
  545. {},
  546. };
  547. MODULE_DEVICE_TABLE(of, dw_mci_exynos_match);
  548. static int dw_mci_exynos_probe(struct platform_device *pdev)
  549. {
  550. const struct dw_mci_drv_data *drv_data;
  551. const struct of_device_id *match;
  552. int ret;
  553. match = of_match_node(dw_mci_exynos_match, pdev->dev.of_node);
  554. drv_data = match->data;
  555. pm_runtime_get_noresume(&pdev->dev);
  556. pm_runtime_set_active(&pdev->dev);
  557. pm_runtime_enable(&pdev->dev);
  558. ret = dw_mci_pltfm_register(pdev, drv_data);
  559. if (ret) {
  560. pm_runtime_disable(&pdev->dev);
  561. pm_runtime_set_suspended(&pdev->dev);
  562. pm_runtime_put_noidle(&pdev->dev);
  563. return ret;
  564. }
  565. return 0;
  566. }
  567. static void dw_mci_exynos_remove(struct platform_device *pdev)
  568. {
  569. pm_runtime_disable(&pdev->dev);
  570. pm_runtime_set_suspended(&pdev->dev);
  571. pm_runtime_put_noidle(&pdev->dev);
  572. dw_mci_pltfm_remove(pdev);
  573. }
  574. static const struct dev_pm_ops dw_mci_exynos_pmops = {
  575. SET_NOIRQ_SYSTEM_SLEEP_PM_OPS(dw_mci_exynos_suspend_noirq,
  576. dw_mci_exynos_resume_noirq)
  577. SET_RUNTIME_PM_OPS(dw_mci_runtime_suspend,
  578. dw_mci_exynos_runtime_resume,
  579. NULL)
  580. };
  581. static struct platform_driver dw_mci_exynos_pltfm_driver = {
  582. .probe = dw_mci_exynos_probe,
  583. .remove_new = dw_mci_exynos_remove,
  584. .driver = {
  585. .name = "dwmmc_exynos",
  586. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  587. .of_match_table = dw_mci_exynos_match,
  588. .pm = &dw_mci_exynos_pmops,
  589. },
  590. };
  591. module_platform_driver(dw_mci_exynos_pltfm_driver);
  592. MODULE_DESCRIPTION("Samsung Specific DW-MSHC Driver Extension");
  593. MODULE_AUTHOR("Thomas Abraham <thomas.ab@samsung.com");
  594. MODULE_LICENSE("GPL v2");
  595. MODULE_ALIAS("platform:dwmmc_exynos");