meson-mx-sdhc-mmc.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Amlogic Meson6/Meson8/Meson8b/Meson8m2 SDHC MMC host controller driver.
  4. *
  5. * Copyright (C) 2020 Martin Blumenstingl <martin.blumenstingl@googlemail.com>
  6. */
  7. #include <linux/clk.h>
  8. #include <linux/device.h>
  9. #include <linux/dma-mapping.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/property.h>
  16. #include <linux/regmap.h>
  17. #include <linux/regulator/consumer.h>
  18. #include <linux/types.h>
  19. #include <linux/mmc/host.h>
  20. #include <linux/mmc/mmc.h>
  21. #include <linux/mmc/sdio.h>
  22. #include <linux/mmc/slot-gpio.h>
  23. #include "meson-mx-sdhc.h"
  24. #define MESON_SDHC_NUM_BULK_CLKS 4
  25. #define MESON_SDHC_MAX_BLK_SIZE 512
  26. #define MESON_SDHC_NUM_TUNING_TRIES 10
  27. #define MESON_SDHC_WAIT_CMD_READY_SLEEP_US 1
  28. #define MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US 100000
  29. #define MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US 1
  30. #define MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US 200
  31. struct meson_mx_sdhc_data {
  32. void (*init_hw)(struct mmc_host *mmc);
  33. void (*set_pdma)(struct mmc_host *mmc);
  34. void (*wait_before_send)(struct mmc_host *mmc);
  35. bool hardware_flush_all_cmds;
  36. };
  37. struct meson_mx_sdhc_host {
  38. struct mmc_host *mmc;
  39. struct mmc_request *mrq;
  40. struct mmc_command *cmd;
  41. int error;
  42. struct regmap *regmap;
  43. struct clk *pclk;
  44. struct clk *sd_clk;
  45. struct clk_bulk_data bulk_clks[MESON_SDHC_NUM_BULK_CLKS];
  46. bool bulk_clks_enabled;
  47. const struct meson_mx_sdhc_data *platform;
  48. };
  49. static const struct regmap_config meson_mx_sdhc_regmap_config = {
  50. .reg_bits = 8,
  51. .val_bits = 32,
  52. .reg_stride = 4,
  53. .max_register = MESON_SDHC_CLK2,
  54. };
  55. static void meson_mx_sdhc_reset(struct meson_mx_sdhc_host *host)
  56. {
  57. regmap_write(host->regmap, MESON_SDHC_SRST, MESON_SDHC_SRST_MAIN_CTRL |
  58. MESON_SDHC_SRST_RXFIFO | MESON_SDHC_SRST_TXFIFO |
  59. MESON_SDHC_SRST_DPHY_RX | MESON_SDHC_SRST_DPHY_TX |
  60. MESON_SDHC_SRST_DMA_IF);
  61. usleep_range(10, 100);
  62. regmap_write(host->regmap, MESON_SDHC_SRST, 0);
  63. usleep_range(10, 100);
  64. }
  65. static void meson_mx_sdhc_clear_fifo(struct mmc_host *mmc)
  66. {
  67. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  68. u32 stat;
  69. regmap_read(host->regmap, MESON_SDHC_STAT, &stat);
  70. if (!FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat) &&
  71. !FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat))
  72. return;
  73. regmap_write(host->regmap, MESON_SDHC_SRST, MESON_SDHC_SRST_RXFIFO |
  74. MESON_SDHC_SRST_TXFIFO | MESON_SDHC_SRST_MAIN_CTRL);
  75. udelay(5);
  76. regmap_read(host->regmap, MESON_SDHC_STAT, &stat);
  77. if (FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat) ||
  78. FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat))
  79. dev_warn(mmc_dev(host->mmc),
  80. "Failed to clear FIFOs, RX: %lu, TX: %lu\n",
  81. FIELD_GET(MESON_SDHC_STAT_RXFIFO_CNT, stat),
  82. FIELD_GET(MESON_SDHC_STAT_TXFIFO_CNT, stat));
  83. }
  84. static void meson_mx_sdhc_wait_cmd_ready(struct mmc_host *mmc)
  85. {
  86. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  87. u32 stat, esta;
  88. int ret;
  89. ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_STAT, stat,
  90. !(stat & MESON_SDHC_STAT_CMD_BUSY),
  91. MESON_SDHC_WAIT_CMD_READY_SLEEP_US,
  92. MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US);
  93. if (ret) {
  94. dev_warn(mmc_dev(mmc),
  95. "Failed to poll for CMD_BUSY while processing CMD%d\n",
  96. host->cmd->opcode);
  97. meson_mx_sdhc_reset(host);
  98. }
  99. ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_ESTA, esta,
  100. !(esta & MESON_SDHC_ESTA_11_13),
  101. MESON_SDHC_WAIT_CMD_READY_SLEEP_US,
  102. MESON_SDHC_WAIT_CMD_READY_TIMEOUT_US);
  103. if (ret) {
  104. dev_warn(mmc_dev(mmc),
  105. "Failed to poll for ESTA[13:11] while processing CMD%d\n",
  106. host->cmd->opcode);
  107. meson_mx_sdhc_reset(host);
  108. }
  109. }
  110. static void meson_mx_sdhc_start_cmd(struct mmc_host *mmc,
  111. struct mmc_command *cmd)
  112. {
  113. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  114. bool manual_stop = false;
  115. u32 ictl, send;
  116. int pack_len;
  117. host->cmd = cmd;
  118. ictl = MESON_SDHC_ICTL_DATA_TIMEOUT | MESON_SDHC_ICTL_DATA_ERR_CRC |
  119. MESON_SDHC_ICTL_RXFIFO_FULL | MESON_SDHC_ICTL_TXFIFO_EMPTY |
  120. MESON_SDHC_ICTL_RESP_TIMEOUT | MESON_SDHC_ICTL_RESP_ERR_CRC;
  121. send = FIELD_PREP(MESON_SDHC_SEND_CMD_INDEX, cmd->opcode);
  122. if (cmd->data) {
  123. send |= MESON_SDHC_SEND_CMD_HAS_DATA;
  124. send |= FIELD_PREP(MESON_SDHC_SEND_TOTAL_PACK,
  125. cmd->data->blocks - 1);
  126. if (cmd->data->blksz < MESON_SDHC_MAX_BLK_SIZE)
  127. pack_len = cmd->data->blksz;
  128. else
  129. pack_len = 0;
  130. if (cmd->data->flags & MMC_DATA_WRITE)
  131. send |= MESON_SDHC_SEND_DATA_DIR;
  132. /*
  133. * If command with no data, just wait response done
  134. * interrupt(int[0]), and if command with data transfer, just
  135. * wait dma done interrupt(int[11]), don't need care about
  136. * dat0 busy or not.
  137. */
  138. if (host->platform->hardware_flush_all_cmds ||
  139. cmd->data->flags & MMC_DATA_WRITE)
  140. /* hardware flush: */
  141. ictl |= MESON_SDHC_ICTL_DMA_DONE;
  142. else
  143. /* software flush: */
  144. ictl |= MESON_SDHC_ICTL_DATA_XFER_OK;
  145. /*
  146. * Mimic the logic from the vendor driver where (only)
  147. * SD_IO_RW_EXTENDED commands with more than one block set the
  148. * MESON_SDHC_MISC_MANUAL_STOP bit. This fixes the firmware
  149. * download in the brcmfmac driver for a BCM43362/1 card.
  150. * Without this sdio_memcpy_toio() (with a size of 219557
  151. * bytes) times out if MESON_SDHC_MISC_MANUAL_STOP is not set.
  152. */
  153. manual_stop = cmd->data->blocks > 1 &&
  154. cmd->opcode == SD_IO_RW_EXTENDED;
  155. } else {
  156. pack_len = 0;
  157. ictl |= MESON_SDHC_ICTL_RESP_OK;
  158. }
  159. regmap_update_bits(host->regmap, MESON_SDHC_MISC,
  160. MESON_SDHC_MISC_MANUAL_STOP,
  161. manual_stop ? MESON_SDHC_MISC_MANUAL_STOP : 0);
  162. if (cmd->opcode == MMC_STOP_TRANSMISSION)
  163. send |= MESON_SDHC_SEND_DATA_STOP;
  164. if (cmd->flags & MMC_RSP_PRESENT)
  165. send |= MESON_SDHC_SEND_CMD_HAS_RESP;
  166. if (cmd->flags & MMC_RSP_136) {
  167. send |= MESON_SDHC_SEND_RESP_LEN;
  168. send |= MESON_SDHC_SEND_RESP_NO_CRC;
  169. }
  170. if (!(cmd->flags & MMC_RSP_CRC))
  171. send |= MESON_SDHC_SEND_RESP_NO_CRC;
  172. if (cmd->flags & MMC_RSP_BUSY)
  173. send |= MESON_SDHC_SEND_R1B;
  174. /* enable the new IRQs and mask all pending ones */
  175. regmap_write(host->regmap, MESON_SDHC_ICTL, ictl);
  176. regmap_write(host->regmap, MESON_SDHC_ISTA, MESON_SDHC_ISTA_ALL_IRQS);
  177. regmap_write(host->regmap, MESON_SDHC_ARGU, cmd->arg);
  178. regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
  179. MESON_SDHC_CTRL_PACK_LEN,
  180. FIELD_PREP(MESON_SDHC_CTRL_PACK_LEN, pack_len));
  181. if (cmd->data)
  182. regmap_write(host->regmap, MESON_SDHC_ADDR,
  183. sg_dma_address(cmd->data->sg));
  184. meson_mx_sdhc_wait_cmd_ready(mmc);
  185. if (cmd->data)
  186. host->platform->set_pdma(mmc);
  187. if (host->platform->wait_before_send)
  188. host->platform->wait_before_send(mmc);
  189. regmap_write(host->regmap, MESON_SDHC_SEND, send);
  190. }
  191. static void meson_mx_sdhc_disable_clks(struct mmc_host *mmc)
  192. {
  193. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  194. if (!host->bulk_clks_enabled)
  195. return;
  196. clk_bulk_disable_unprepare(MESON_SDHC_NUM_BULK_CLKS, host->bulk_clks);
  197. host->bulk_clks_enabled = false;
  198. }
  199. static int meson_mx_sdhc_enable_clks(struct mmc_host *mmc)
  200. {
  201. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  202. int ret;
  203. if (host->bulk_clks_enabled)
  204. return 0;
  205. ret = clk_bulk_prepare_enable(MESON_SDHC_NUM_BULK_CLKS,
  206. host->bulk_clks);
  207. if (ret)
  208. return ret;
  209. host->bulk_clks_enabled = true;
  210. return 0;
  211. }
  212. static int meson_mx_sdhc_set_clk(struct mmc_host *mmc, struct mmc_ios *ios)
  213. {
  214. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  215. u32 val, rx_clk_phase;
  216. int ret;
  217. meson_mx_sdhc_disable_clks(mmc);
  218. if (ios->clock) {
  219. ret = clk_set_rate(host->sd_clk, ios->clock);
  220. if (ret) {
  221. dev_warn(mmc_dev(mmc),
  222. "Failed to set MMC clock to %uHz: %d\n",
  223. ios->clock, host->error);
  224. return ret;
  225. }
  226. ret = meson_mx_sdhc_enable_clks(mmc);
  227. if (ret)
  228. return ret;
  229. mmc->actual_clock = clk_get_rate(host->sd_clk);
  230. /*
  231. * Phase 90 should work in most cases. For data transmission,
  232. * meson_mx_sdhc_execute_tuning() will find a accurate value
  233. */
  234. regmap_read(host->regmap, MESON_SDHC_CLKC, &val);
  235. rx_clk_phase = FIELD_GET(MESON_SDHC_CLKC_CLK_DIV, val) / 4;
  236. regmap_update_bits(host->regmap, MESON_SDHC_CLK2,
  237. MESON_SDHC_CLK2_RX_CLK_PHASE,
  238. FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE,
  239. rx_clk_phase));
  240. } else {
  241. mmc->actual_clock = 0;
  242. }
  243. return 0;
  244. }
  245. static void meson_mx_sdhc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  246. {
  247. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  248. unsigned short vdd = ios->vdd;
  249. switch (ios->power_mode) {
  250. case MMC_POWER_OFF:
  251. vdd = 0;
  252. fallthrough;
  253. case MMC_POWER_UP:
  254. if (!IS_ERR(mmc->supply.vmmc)) {
  255. host->error = mmc_regulator_set_ocr(mmc,
  256. mmc->supply.vmmc,
  257. vdd);
  258. if (host->error)
  259. return;
  260. }
  261. break;
  262. case MMC_POWER_ON:
  263. break;
  264. }
  265. host->error = meson_mx_sdhc_set_clk(mmc, ios);
  266. if (host->error)
  267. return;
  268. switch (ios->bus_width) {
  269. case MMC_BUS_WIDTH_1:
  270. regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
  271. MESON_SDHC_CTRL_DAT_TYPE,
  272. FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 0));
  273. break;
  274. case MMC_BUS_WIDTH_4:
  275. regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
  276. MESON_SDHC_CTRL_DAT_TYPE,
  277. FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 1));
  278. break;
  279. case MMC_BUS_WIDTH_8:
  280. regmap_update_bits(host->regmap, MESON_SDHC_CTRL,
  281. MESON_SDHC_CTRL_DAT_TYPE,
  282. FIELD_PREP(MESON_SDHC_CTRL_DAT_TYPE, 2));
  283. break;
  284. default:
  285. dev_err(mmc_dev(mmc), "unsupported bus width: %d\n",
  286. ios->bus_width);
  287. host->error = -EINVAL;
  288. return;
  289. }
  290. }
  291. static int meson_mx_sdhc_map_dma(struct mmc_host *mmc, struct mmc_request *mrq)
  292. {
  293. struct mmc_data *data = mrq->data;
  294. unsigned int dma_len;
  295. if (!data)
  296. return 0;
  297. dma_len = dma_map_sg(mmc_dev(mmc), data->sg, data->sg_len,
  298. mmc_get_dma_dir(data));
  299. if (!dma_len) {
  300. dev_err(mmc_dev(mmc), "dma_map_sg failed\n");
  301. return -ENOMEM;
  302. }
  303. return 0;
  304. }
  305. static void meson_mx_sdhc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  306. {
  307. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  308. struct mmc_command *cmd = mrq->cmd;
  309. if (!host->error)
  310. host->error = meson_mx_sdhc_map_dma(mmc, mrq);
  311. if (host->error) {
  312. cmd->error = host->error;
  313. mmc_request_done(mmc, mrq);
  314. return;
  315. }
  316. host->mrq = mrq;
  317. meson_mx_sdhc_start_cmd(mmc, mrq->cmd);
  318. }
  319. static int meson_mx_sdhc_card_busy(struct mmc_host *mmc)
  320. {
  321. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  322. u32 stat;
  323. regmap_read(host->regmap, MESON_SDHC_STAT, &stat);
  324. return FIELD_GET(MESON_SDHC_STAT_DAT3_0, stat) == 0;
  325. }
  326. static bool meson_mx_sdhc_tuning_point_matches(struct mmc_host *mmc,
  327. u32 opcode)
  328. {
  329. unsigned int i, num_matches = 0;
  330. int ret;
  331. for (i = 0; i < MESON_SDHC_NUM_TUNING_TRIES; i++) {
  332. ret = mmc_send_tuning(mmc, opcode, NULL);
  333. if (!ret)
  334. num_matches++;
  335. }
  336. return num_matches == MESON_SDHC_NUM_TUNING_TRIES;
  337. }
  338. static int meson_mx_sdhc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  339. {
  340. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  341. int div, start, len, best_start, best_len;
  342. int curr_phase, old_phase, new_phase;
  343. u32 val;
  344. len = 0;
  345. start = 0;
  346. best_len = 0;
  347. regmap_read(host->regmap, MESON_SDHC_CLK2, &val);
  348. old_phase = FIELD_GET(MESON_SDHC_CLK2_RX_CLK_PHASE, val);
  349. regmap_read(host->regmap, MESON_SDHC_CLKC, &val);
  350. div = FIELD_GET(MESON_SDHC_CLKC_CLK_DIV, val);
  351. for (curr_phase = 0; curr_phase <= div; curr_phase++) {
  352. regmap_update_bits(host->regmap, MESON_SDHC_CLK2,
  353. MESON_SDHC_CLK2_RX_CLK_PHASE,
  354. FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE,
  355. curr_phase));
  356. if (meson_mx_sdhc_tuning_point_matches(mmc, opcode)) {
  357. if (!len) {
  358. start = curr_phase;
  359. dev_dbg(mmc_dev(mmc),
  360. "New RX phase window starts at %u\n",
  361. start);
  362. }
  363. len++;
  364. } else {
  365. if (len > best_len) {
  366. best_start = start;
  367. best_len = len;
  368. dev_dbg(mmc_dev(mmc),
  369. "New best RX phase window: %u - %u\n",
  370. best_start, best_start + best_len);
  371. }
  372. /* reset the current window */
  373. len = 0;
  374. }
  375. }
  376. if (len > best_len)
  377. /* the last window is the best (or possibly only) window */
  378. new_phase = start + (len / 2);
  379. else if (best_len)
  380. /* there was a better window than the last */
  381. new_phase = best_start + (best_len / 2);
  382. else
  383. /* no window was found at all, reset to the original phase */
  384. new_phase = old_phase;
  385. regmap_update_bits(host->regmap, MESON_SDHC_CLK2,
  386. MESON_SDHC_CLK2_RX_CLK_PHASE,
  387. FIELD_PREP(MESON_SDHC_CLK2_RX_CLK_PHASE,
  388. new_phase));
  389. if (!len && !best_len)
  390. return -EIO;
  391. dev_dbg(mmc_dev(mmc), "Tuned RX clock phase to %u\n", new_phase);
  392. return 0;
  393. }
  394. static const struct mmc_host_ops meson_mx_sdhc_ops = {
  395. .request = meson_mx_sdhc_request,
  396. .set_ios = meson_mx_sdhc_set_ios,
  397. .card_busy = meson_mx_sdhc_card_busy,
  398. .execute_tuning = meson_mx_sdhc_execute_tuning,
  399. .get_cd = mmc_gpio_get_cd,
  400. .get_ro = mmc_gpio_get_ro,
  401. };
  402. static void meson_mx_sdhc_request_done(struct meson_mx_sdhc_host *host)
  403. {
  404. struct mmc_request *mrq = host->mrq;
  405. struct mmc_host *mmc = host->mmc;
  406. /* disable interrupts and mask all pending ones */
  407. regmap_update_bits(host->regmap, MESON_SDHC_ICTL,
  408. MESON_SDHC_ICTL_ALL_IRQS, 0);
  409. regmap_update_bits(host->regmap, MESON_SDHC_ISTA,
  410. MESON_SDHC_ISTA_ALL_IRQS, MESON_SDHC_ISTA_ALL_IRQS);
  411. host->mrq = NULL;
  412. host->cmd = NULL;
  413. mmc_request_done(mmc, mrq);
  414. }
  415. static u32 meson_mx_sdhc_read_response(struct meson_mx_sdhc_host *host, u8 idx)
  416. {
  417. u32 val;
  418. regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
  419. MESON_SDHC_PDMA_DMA_MODE, 0);
  420. regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
  421. MESON_SDHC_PDMA_PIO_RDRESP,
  422. FIELD_PREP(MESON_SDHC_PDMA_PIO_RDRESP, idx));
  423. regmap_read(host->regmap, MESON_SDHC_ARGU, &val);
  424. return val;
  425. }
  426. static irqreturn_t meson_mx_sdhc_irq(int irq, void *data)
  427. {
  428. struct meson_mx_sdhc_host *host = data;
  429. struct mmc_command *cmd = host->cmd;
  430. u32 ictl, ista;
  431. regmap_read(host->regmap, MESON_SDHC_ICTL, &ictl);
  432. regmap_read(host->regmap, MESON_SDHC_ISTA, &ista);
  433. if (!(ictl & ista))
  434. return IRQ_NONE;
  435. if (ista & MESON_SDHC_ISTA_RXFIFO_FULL ||
  436. ista & MESON_SDHC_ISTA_TXFIFO_EMPTY)
  437. cmd->error = -EIO;
  438. else if (ista & MESON_SDHC_ISTA_RESP_ERR_CRC)
  439. cmd->error = -EILSEQ;
  440. else if (ista & MESON_SDHC_ISTA_RESP_TIMEOUT)
  441. cmd->error = -ETIMEDOUT;
  442. if (cmd->data) {
  443. if (ista & MESON_SDHC_ISTA_DATA_ERR_CRC)
  444. cmd->data->error = -EILSEQ;
  445. else if (ista & MESON_SDHC_ISTA_DATA_TIMEOUT)
  446. cmd->data->error = -ETIMEDOUT;
  447. }
  448. if (cmd->error || (cmd->data && cmd->data->error))
  449. dev_dbg(mmc_dev(host->mmc), "CMD%d error, ISTA: 0x%08x\n",
  450. cmd->opcode, ista);
  451. return IRQ_WAKE_THREAD;
  452. }
  453. static irqreturn_t meson_mx_sdhc_irq_thread(int irq, void *irq_data)
  454. {
  455. struct meson_mx_sdhc_host *host = irq_data;
  456. struct mmc_command *cmd;
  457. u32 val;
  458. cmd = host->cmd;
  459. if (WARN_ON(!cmd))
  460. return IRQ_HANDLED;
  461. if (cmd->data && !cmd->data->error) {
  462. if (!host->platform->hardware_flush_all_cmds &&
  463. cmd->data->flags & MMC_DATA_READ) {
  464. meson_mx_sdhc_wait_cmd_ready(host->mmc);
  465. /*
  466. * If MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH was
  467. * previously 0x1 then it has to be set to 0x3. If it
  468. * was 0x0 before then it has to be set to 0x2. Without
  469. * this reading SD cards sometimes transfers garbage,
  470. * which results in cards not being detected due to:
  471. * unrecognised SCR structure version <random number>
  472. */
  473. val = FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH,
  474. 2);
  475. regmap_update_bits(host->regmap, MESON_SDHC_PDMA, val,
  476. val);
  477. }
  478. dma_unmap_sg(mmc_dev(host->mmc), cmd->data->sg,
  479. cmd->data->sg_len, mmc_get_dma_dir(cmd->data));
  480. cmd->data->bytes_xfered = cmd->data->blksz * cmd->data->blocks;
  481. }
  482. meson_mx_sdhc_wait_cmd_ready(host->mmc);
  483. if (cmd->flags & MMC_RSP_136) {
  484. cmd->resp[0] = meson_mx_sdhc_read_response(host, 4);
  485. cmd->resp[1] = meson_mx_sdhc_read_response(host, 3);
  486. cmd->resp[2] = meson_mx_sdhc_read_response(host, 2);
  487. cmd->resp[3] = meson_mx_sdhc_read_response(host, 1);
  488. } else {
  489. cmd->resp[0] = meson_mx_sdhc_read_response(host, 0);
  490. }
  491. if (cmd->error == -EIO || cmd->error == -ETIMEDOUT)
  492. meson_mx_sdhc_reset(host);
  493. else if (cmd->data)
  494. /*
  495. * Clear the FIFOs after completing data transfers to prevent
  496. * corrupting data on write access. It's not clear why this is
  497. * needed (for reads and writes), but it mimics what the BSP
  498. * kernel did.
  499. */
  500. meson_mx_sdhc_clear_fifo(host->mmc);
  501. meson_mx_sdhc_request_done(host);
  502. return IRQ_HANDLED;
  503. }
  504. static void meson_mx_sdhc_init_hw_meson8(struct mmc_host *mmc)
  505. {
  506. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  507. regmap_write(host->regmap, MESON_SDHC_MISC,
  508. FIELD_PREP(MESON_SDHC_MISC_TXSTART_THRES, 7) |
  509. FIELD_PREP(MESON_SDHC_MISC_WCRC_ERR_PATT, 5) |
  510. FIELD_PREP(MESON_SDHC_MISC_WCRC_OK_PATT, 2));
  511. regmap_write(host->regmap, MESON_SDHC_ENHC,
  512. FIELD_PREP(MESON_SDHC_ENHC_RXFIFO_TH, 63) |
  513. MESON_SDHC_ENHC_MESON6_DMA_WR_RESP |
  514. FIELD_PREP(MESON_SDHC_ENHC_MESON6_RX_TIMEOUT, 255) |
  515. FIELD_PREP(MESON_SDHC_ENHC_SDIO_IRQ_PERIOD, 12));
  516. };
  517. static void meson_mx_sdhc_set_pdma_meson8(struct mmc_host *mmc)
  518. {
  519. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  520. if (host->cmd->data->flags & MMC_DATA_WRITE)
  521. regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
  522. MESON_SDHC_PDMA_DMA_MODE |
  523. MESON_SDHC_PDMA_RD_BURST |
  524. MESON_SDHC_PDMA_TXFIFO_FILL,
  525. MESON_SDHC_PDMA_DMA_MODE |
  526. FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 31) |
  527. MESON_SDHC_PDMA_TXFIFO_FILL);
  528. else
  529. regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
  530. MESON_SDHC_PDMA_DMA_MODE |
  531. MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH,
  532. MESON_SDHC_PDMA_DMA_MODE |
  533. FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_MANUAL_FLUSH,
  534. 1));
  535. if (host->cmd->data->flags & MMC_DATA_WRITE)
  536. regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
  537. MESON_SDHC_PDMA_RD_BURST,
  538. FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 15));
  539. }
  540. static void meson_mx_sdhc_wait_before_send_meson8(struct mmc_host *mmc)
  541. {
  542. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  543. u32 val;
  544. int ret;
  545. ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_ESTA, val,
  546. val == 0,
  547. MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US,
  548. MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US);
  549. if (ret)
  550. dev_warn(mmc_dev(mmc),
  551. "Failed to wait for ESTA to clear: 0x%08x\n", val);
  552. if (host->cmd->data && host->cmd->data->flags & MMC_DATA_WRITE) {
  553. ret = regmap_read_poll_timeout(host->regmap, MESON_SDHC_STAT,
  554. val, val & MESON_SDHC_STAT_TXFIFO_CNT,
  555. MESON_SDHC_WAIT_BEFORE_SEND_SLEEP_US,
  556. MESON_SDHC_WAIT_BEFORE_SEND_TIMEOUT_US);
  557. if (ret)
  558. dev_warn(mmc_dev(mmc),
  559. "Failed to wait for TX FIFO to fill\n");
  560. }
  561. }
  562. static void meson_mx_sdhc_init_hw_meson8m2(struct mmc_host *mmc)
  563. {
  564. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  565. regmap_write(host->regmap, MESON_SDHC_MISC,
  566. FIELD_PREP(MESON_SDHC_MISC_TXSTART_THRES, 6) |
  567. FIELD_PREP(MESON_SDHC_MISC_WCRC_ERR_PATT, 5) |
  568. FIELD_PREP(MESON_SDHC_MISC_WCRC_OK_PATT, 2));
  569. regmap_write(host->regmap, MESON_SDHC_ENHC,
  570. FIELD_PREP(MESON_SDHC_ENHC_RXFIFO_TH, 64) |
  571. FIELD_PREP(MESON_SDHC_ENHC_MESON8M2_DEBUG, 1) |
  572. MESON_SDHC_ENHC_MESON8M2_WRRSP_MODE |
  573. FIELD_PREP(MESON_SDHC_ENHC_SDIO_IRQ_PERIOD, 12));
  574. }
  575. static void meson_mx_sdhc_set_pdma_meson8m2(struct mmc_host *mmc)
  576. {
  577. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  578. regmap_update_bits(host->regmap, MESON_SDHC_PDMA,
  579. MESON_SDHC_PDMA_DMA_MODE, MESON_SDHC_PDMA_DMA_MODE);
  580. }
  581. static void meson_mx_sdhc_init_hw(struct mmc_host *mmc)
  582. {
  583. struct meson_mx_sdhc_host *host = mmc_priv(mmc);
  584. meson_mx_sdhc_reset(host);
  585. regmap_write(host->regmap, MESON_SDHC_CTRL,
  586. FIELD_PREP(MESON_SDHC_CTRL_RX_PERIOD, 0xf) |
  587. FIELD_PREP(MESON_SDHC_CTRL_RX_TIMEOUT, 0x7f) |
  588. FIELD_PREP(MESON_SDHC_CTRL_RX_ENDIAN, 0x7) |
  589. FIELD_PREP(MESON_SDHC_CTRL_TX_ENDIAN, 0x7));
  590. /*
  591. * start with a valid divider and enable the memory (un-setting
  592. * MESON_SDHC_CLKC_MEM_PWR_OFF).
  593. */
  594. regmap_write(host->regmap, MESON_SDHC_CLKC, MESON_SDHC_CLKC_CLK_DIV);
  595. regmap_write(host->regmap, MESON_SDHC_CLK2,
  596. FIELD_PREP(MESON_SDHC_CLK2_SD_CLK_PHASE, 1));
  597. regmap_write(host->regmap, MESON_SDHC_PDMA,
  598. MESON_SDHC_PDMA_DMA_URGENT |
  599. FIELD_PREP(MESON_SDHC_PDMA_WR_BURST, 7) |
  600. FIELD_PREP(MESON_SDHC_PDMA_TXFIFO_TH, 49) |
  601. FIELD_PREP(MESON_SDHC_PDMA_RD_BURST, 15) |
  602. FIELD_PREP(MESON_SDHC_PDMA_RXFIFO_TH, 7));
  603. /* some initialization bits depend on the SoC: */
  604. host->platform->init_hw(mmc);
  605. /* disable and mask all interrupts: */
  606. regmap_write(host->regmap, MESON_SDHC_ICTL, 0);
  607. regmap_write(host->regmap, MESON_SDHC_ISTA, MESON_SDHC_ISTA_ALL_IRQS);
  608. }
  609. static void meason_mx_mmc_free_host(void *data)
  610. {
  611. mmc_free_host(data);
  612. }
  613. static int meson_mx_sdhc_probe(struct platform_device *pdev)
  614. {
  615. struct device *dev = &pdev->dev;
  616. struct meson_mx_sdhc_host *host;
  617. struct mmc_host *mmc;
  618. void __iomem *base;
  619. int ret, irq;
  620. mmc = mmc_alloc_host(sizeof(*host), dev);
  621. if (!mmc)
  622. return -ENOMEM;
  623. ret = devm_add_action_or_reset(dev, meason_mx_mmc_free_host, mmc);
  624. if (ret) {
  625. dev_err(dev, "Failed to register mmc_free_host action\n");
  626. return ret;
  627. }
  628. host = mmc_priv(mmc);
  629. host->mmc = mmc;
  630. platform_set_drvdata(pdev, host);
  631. host->platform = device_get_match_data(dev);
  632. if (!host->platform)
  633. return -EINVAL;
  634. base = devm_platform_ioremap_resource(pdev, 0);
  635. if (IS_ERR(base))
  636. return PTR_ERR(base);
  637. host->regmap = devm_regmap_init_mmio(dev, base,
  638. &meson_mx_sdhc_regmap_config);
  639. if (IS_ERR(host->regmap))
  640. return PTR_ERR(host->regmap);
  641. host->pclk = devm_clk_get(dev, "pclk");
  642. if (IS_ERR(host->pclk))
  643. return PTR_ERR(host->pclk);
  644. /* accessing any register requires the module clock to be enabled: */
  645. ret = clk_prepare_enable(host->pclk);
  646. if (ret) {
  647. dev_err(dev, "Failed to enable 'pclk' clock\n");
  648. return ret;
  649. }
  650. meson_mx_sdhc_init_hw(mmc);
  651. ret = meson_mx_sdhc_register_clkc(dev, base, host->bulk_clks);
  652. if (ret)
  653. goto err_disable_pclk;
  654. host->sd_clk = host->bulk_clks[1].clk;
  655. /* Get regulators and the supported OCR mask */
  656. ret = mmc_regulator_get_supply(mmc);
  657. if (ret)
  658. goto err_disable_pclk;
  659. mmc->max_req_size = SZ_128K;
  660. mmc->max_seg_size = mmc->max_req_size;
  661. mmc->max_blk_count = FIELD_GET(MESON_SDHC_SEND_TOTAL_PACK, ~0);
  662. mmc->max_blk_size = MESON_SDHC_MAX_BLK_SIZE;
  663. mmc->max_busy_timeout = 30 * MSEC_PER_SEC;
  664. mmc->f_min = clk_round_rate(host->sd_clk, 1);
  665. mmc->f_max = clk_round_rate(host->sd_clk, ULONG_MAX);
  666. mmc->max_current_180 = 300;
  667. mmc->max_current_330 = 300;
  668. mmc->caps |= MMC_CAP_WAIT_WHILE_BUSY | MMC_CAP_HW_RESET;
  669. mmc->ops = &meson_mx_sdhc_ops;
  670. ret = mmc_of_parse(mmc);
  671. if (ret)
  672. goto err_disable_pclk;
  673. irq = platform_get_irq(pdev, 0);
  674. if (irq < 0) {
  675. ret = irq;
  676. goto err_disable_pclk;
  677. }
  678. ret = devm_request_threaded_irq(dev, irq, meson_mx_sdhc_irq,
  679. meson_mx_sdhc_irq_thread, IRQF_ONESHOT,
  680. NULL, host);
  681. if (ret)
  682. goto err_disable_pclk;
  683. ret = mmc_add_host(mmc);
  684. if (ret)
  685. goto err_disable_pclk;
  686. return 0;
  687. err_disable_pclk:
  688. clk_disable_unprepare(host->pclk);
  689. return ret;
  690. }
  691. static void meson_mx_sdhc_remove(struct platform_device *pdev)
  692. {
  693. struct meson_mx_sdhc_host *host = platform_get_drvdata(pdev);
  694. mmc_remove_host(host->mmc);
  695. meson_mx_sdhc_disable_clks(host->mmc);
  696. clk_disable_unprepare(host->pclk);
  697. }
  698. static const struct meson_mx_sdhc_data meson_mx_sdhc_data_meson8 = {
  699. .init_hw = meson_mx_sdhc_init_hw_meson8,
  700. .set_pdma = meson_mx_sdhc_set_pdma_meson8,
  701. .wait_before_send = meson_mx_sdhc_wait_before_send_meson8,
  702. .hardware_flush_all_cmds = false,
  703. };
  704. static const struct meson_mx_sdhc_data meson_mx_sdhc_data_meson8m2 = {
  705. .init_hw = meson_mx_sdhc_init_hw_meson8m2,
  706. .set_pdma = meson_mx_sdhc_set_pdma_meson8m2,
  707. .hardware_flush_all_cmds = true,
  708. };
  709. static const struct of_device_id meson_mx_sdhc_of_match[] = {
  710. {
  711. .compatible = "amlogic,meson8-sdhc",
  712. .data = &meson_mx_sdhc_data_meson8
  713. },
  714. {
  715. .compatible = "amlogic,meson8b-sdhc",
  716. .data = &meson_mx_sdhc_data_meson8
  717. },
  718. {
  719. .compatible = "amlogic,meson8m2-sdhc",
  720. .data = &meson_mx_sdhc_data_meson8m2
  721. },
  722. { /* sentinel */ }
  723. };
  724. MODULE_DEVICE_TABLE(of, meson_mx_sdhc_of_match);
  725. static struct platform_driver meson_mx_sdhc_driver = {
  726. .probe = meson_mx_sdhc_probe,
  727. .remove_new = meson_mx_sdhc_remove,
  728. .driver = {
  729. .name = "meson-mx-sdhc",
  730. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  731. .of_match_table = of_match_ptr(meson_mx_sdhc_of_match),
  732. },
  733. };
  734. module_platform_driver(meson_mx_sdhc_driver);
  735. MODULE_DESCRIPTION("Meson6, Meson8, Meson8b and Meson8m2 SDHC Host Driver");
  736. MODULE_AUTHOR("Martin Blumenstingl <martin.blumenstingl@googlemail.com>");
  737. MODULE_LICENSE("GPL v2");