mxs-mmc.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Portions copyright (C) 2003 Russell King, PXA MMCI Driver
  4. * Portions copyright (C) 2004-2005 Pierre Ossman, W83L51xD SD/MMC driver
  5. *
  6. * Copyright 2008 Embedded Alley Solutions, Inc.
  7. * Copyright 2009-2011 Freescale Semiconductor, Inc.
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/init.h>
  11. #include <linux/ioport.h>
  12. #include <linux/of.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/delay.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/dma-mapping.h>
  17. #include <linux/dmaengine.h>
  18. #include <linux/dma/mxs-dma.h>
  19. #include <linux/highmem.h>
  20. #include <linux/clk.h>
  21. #include <linux/err.h>
  22. #include <linux/completion.h>
  23. #include <linux/mmc/host.h>
  24. #include <linux/mmc/mmc.h>
  25. #include <linux/mmc/sdio.h>
  26. #include <linux/mmc/slot-gpio.h>
  27. #include <linux/regulator/consumer.h>
  28. #include <linux/module.h>
  29. #include <linux/stmp_device.h>
  30. #include <linux/spi/mxs-spi.h>
  31. #define DRIVER_NAME "mxs-mmc"
  32. #define MXS_MMC_IRQ_BITS (BM_SSP_CTRL1_SDIO_IRQ | \
  33. BM_SSP_CTRL1_RESP_ERR_IRQ | \
  34. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ | \
  35. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ | \
  36. BM_SSP_CTRL1_DATA_CRC_IRQ | \
  37. BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ | \
  38. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ | \
  39. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ)
  40. /* card detect polling timeout */
  41. #define MXS_MMC_DETECT_TIMEOUT (HZ/2)
  42. struct mxs_mmc_host {
  43. struct mxs_ssp ssp;
  44. struct mmc_host *mmc;
  45. struct mmc_request *mrq;
  46. struct mmc_command *cmd;
  47. struct mmc_data *data;
  48. unsigned char bus_width;
  49. spinlock_t lock;
  50. int sdio_irq_en;
  51. bool broken_cd;
  52. };
  53. static int mxs_mmc_get_cd(struct mmc_host *mmc)
  54. {
  55. struct mxs_mmc_host *host = mmc_priv(mmc);
  56. struct mxs_ssp *ssp = &host->ssp;
  57. int present, ret;
  58. if (host->broken_cd)
  59. return -ENOSYS;
  60. ret = mmc_gpio_get_cd(mmc);
  61. if (ret >= 0)
  62. return ret;
  63. present = mmc->caps & MMC_CAP_NEEDS_POLL ||
  64. !(readl(ssp->base + HW_SSP_STATUS(ssp)) &
  65. BM_SSP_STATUS_CARD_DETECT);
  66. if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH)
  67. present = !present;
  68. return present;
  69. }
  70. static int mxs_mmc_reset(struct mxs_mmc_host *host)
  71. {
  72. struct mxs_ssp *ssp = &host->ssp;
  73. u32 ctrl0, ctrl1;
  74. int ret;
  75. ret = stmp_reset_block(ssp->base);
  76. if (ret)
  77. return ret;
  78. ctrl0 = BM_SSP_CTRL0_IGNORE_CRC;
  79. ctrl1 = BF_SSP(0x3, CTRL1_SSP_MODE) |
  80. BF_SSP(0x7, CTRL1_WORD_LENGTH) |
  81. BM_SSP_CTRL1_DMA_ENABLE |
  82. BM_SSP_CTRL1_POLARITY |
  83. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ_EN |
  84. BM_SSP_CTRL1_DATA_CRC_IRQ_EN |
  85. BM_SSP_CTRL1_DATA_TIMEOUT_IRQ_EN |
  86. BM_SSP_CTRL1_RESP_TIMEOUT_IRQ_EN |
  87. BM_SSP_CTRL1_RESP_ERR_IRQ_EN;
  88. writel(BF_SSP(0xffff, TIMING_TIMEOUT) |
  89. BF_SSP(2, TIMING_CLOCK_DIVIDE) |
  90. BF_SSP(0, TIMING_CLOCK_RATE),
  91. ssp->base + HW_SSP_TIMING(ssp));
  92. if (host->sdio_irq_en) {
  93. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  94. ctrl1 |= BM_SSP_CTRL1_SDIO_IRQ_EN;
  95. }
  96. writel(ctrl0, ssp->base + HW_SSP_CTRL0);
  97. writel(ctrl1, ssp->base + HW_SSP_CTRL1(ssp));
  98. return 0;
  99. }
  100. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  101. struct mmc_command *cmd);
  102. static void mxs_mmc_request_done(struct mxs_mmc_host *host)
  103. {
  104. struct mmc_command *cmd = host->cmd;
  105. struct mmc_data *data = host->data;
  106. struct mmc_request *mrq = host->mrq;
  107. struct mxs_ssp *ssp = &host->ssp;
  108. if (mmc_resp_type(cmd) & MMC_RSP_PRESENT) {
  109. if (mmc_resp_type(cmd) & MMC_RSP_136) {
  110. cmd->resp[3] = readl(ssp->base + HW_SSP_SDRESP0(ssp));
  111. cmd->resp[2] = readl(ssp->base + HW_SSP_SDRESP1(ssp));
  112. cmd->resp[1] = readl(ssp->base + HW_SSP_SDRESP2(ssp));
  113. cmd->resp[0] = readl(ssp->base + HW_SSP_SDRESP3(ssp));
  114. } else {
  115. cmd->resp[0] = readl(ssp->base + HW_SSP_SDRESP0(ssp));
  116. }
  117. }
  118. if (cmd == mrq->sbc) {
  119. /* Finished CMD23, now send actual command. */
  120. mxs_mmc_start_cmd(host, mrq->cmd);
  121. return;
  122. } else if (data) {
  123. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  124. data->sg_len, ssp->dma_dir);
  125. /*
  126. * If there was an error on any block, we mark all
  127. * data blocks as being in error.
  128. */
  129. if (!data->error)
  130. data->bytes_xfered = data->blocks * data->blksz;
  131. else
  132. data->bytes_xfered = 0;
  133. host->data = NULL;
  134. if (data->stop && (data->error || !mrq->sbc)) {
  135. mxs_mmc_start_cmd(host, mrq->stop);
  136. return;
  137. }
  138. }
  139. host->mrq = NULL;
  140. mmc_request_done(host->mmc, mrq);
  141. }
  142. static void mxs_mmc_dma_irq_callback(void *param)
  143. {
  144. struct mxs_mmc_host *host = param;
  145. mxs_mmc_request_done(host);
  146. }
  147. static irqreturn_t mxs_mmc_irq_handler(int irq, void *dev_id)
  148. {
  149. struct mxs_mmc_host *host = dev_id;
  150. struct mmc_command *cmd = host->cmd;
  151. struct mmc_data *data = host->data;
  152. struct mxs_ssp *ssp = &host->ssp;
  153. u32 stat;
  154. spin_lock(&host->lock);
  155. stat = readl(ssp->base + HW_SSP_CTRL1(ssp));
  156. writel(stat & MXS_MMC_IRQ_BITS,
  157. ssp->base + HW_SSP_CTRL1(ssp) + STMP_OFFSET_REG_CLR);
  158. spin_unlock(&host->lock);
  159. if ((stat & BM_SSP_CTRL1_SDIO_IRQ) && (stat & BM_SSP_CTRL1_SDIO_IRQ_EN))
  160. mmc_signal_sdio_irq(host->mmc);
  161. if (stat & BM_SSP_CTRL1_RESP_TIMEOUT_IRQ)
  162. cmd->error = -ETIMEDOUT;
  163. else if (stat & BM_SSP_CTRL1_RESP_ERR_IRQ)
  164. cmd->error = -EIO;
  165. if (data) {
  166. if (stat & (BM_SSP_CTRL1_DATA_TIMEOUT_IRQ |
  167. BM_SSP_CTRL1_RECV_TIMEOUT_IRQ))
  168. data->error = -ETIMEDOUT;
  169. else if (stat & BM_SSP_CTRL1_DATA_CRC_IRQ)
  170. data->error = -EILSEQ;
  171. else if (stat & (BM_SSP_CTRL1_FIFO_UNDERRUN_IRQ |
  172. BM_SSP_CTRL1_FIFO_OVERRUN_IRQ))
  173. data->error = -EIO;
  174. }
  175. return IRQ_HANDLED;
  176. }
  177. static struct dma_async_tx_descriptor *mxs_mmc_prep_dma(
  178. struct mxs_mmc_host *host, unsigned long flags)
  179. {
  180. struct mxs_ssp *ssp = &host->ssp;
  181. struct dma_async_tx_descriptor *desc;
  182. struct mmc_data *data = host->data;
  183. struct scatterlist * sgl;
  184. unsigned int sg_len;
  185. if (data) {
  186. /* data */
  187. dma_map_sg(mmc_dev(host->mmc), data->sg,
  188. data->sg_len, ssp->dma_dir);
  189. sgl = data->sg;
  190. sg_len = data->sg_len;
  191. } else {
  192. /* pio */
  193. sgl = (struct scatterlist *) ssp->ssp_pio_words;
  194. sg_len = SSP_PIO_NUM;
  195. }
  196. desc = dmaengine_prep_slave_sg(ssp->dmach,
  197. sgl, sg_len, ssp->slave_dirn, flags);
  198. if (desc) {
  199. desc->callback = mxs_mmc_dma_irq_callback;
  200. desc->callback_param = host;
  201. } else {
  202. if (data)
  203. dma_unmap_sg(mmc_dev(host->mmc), data->sg,
  204. data->sg_len, ssp->dma_dir);
  205. }
  206. return desc;
  207. }
  208. static void mxs_mmc_bc(struct mxs_mmc_host *host)
  209. {
  210. struct mxs_ssp *ssp = &host->ssp;
  211. struct mmc_command *cmd = host->cmd;
  212. struct dma_async_tx_descriptor *desc;
  213. u32 ctrl0, cmd0, cmd1;
  214. ctrl0 = BM_SSP_CTRL0_ENABLE | BM_SSP_CTRL0_IGNORE_CRC;
  215. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD) | BM_SSP_CMD0_APPEND_8CYC;
  216. cmd1 = cmd->arg;
  217. if (host->sdio_irq_en) {
  218. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  219. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  220. }
  221. ssp->ssp_pio_words[0] = ctrl0;
  222. ssp->ssp_pio_words[1] = cmd0;
  223. ssp->ssp_pio_words[2] = cmd1;
  224. ssp->dma_dir = DMA_NONE;
  225. ssp->slave_dirn = DMA_TRANS_NONE;
  226. desc = mxs_mmc_prep_dma(host, MXS_DMA_CTRL_WAIT4END);
  227. if (!desc)
  228. goto out;
  229. dmaengine_submit(desc);
  230. dma_async_issue_pending(ssp->dmach);
  231. return;
  232. out:
  233. dev_warn(mmc_dev(host->mmc),
  234. "%s: failed to prep dma\n", __func__);
  235. }
  236. static void mxs_mmc_ac(struct mxs_mmc_host *host)
  237. {
  238. struct mxs_ssp *ssp = &host->ssp;
  239. struct mmc_command *cmd = host->cmd;
  240. struct dma_async_tx_descriptor *desc;
  241. u32 ignore_crc, get_resp, long_resp;
  242. u32 ctrl0, cmd0, cmd1;
  243. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  244. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  245. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  246. BM_SSP_CTRL0_GET_RESP : 0;
  247. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  248. BM_SSP_CTRL0_LONG_RESP : 0;
  249. ctrl0 = BM_SSP_CTRL0_ENABLE | ignore_crc | get_resp | long_resp;
  250. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  251. cmd1 = cmd->arg;
  252. if (cmd->opcode == MMC_STOP_TRANSMISSION)
  253. cmd0 |= BM_SSP_CMD0_APPEND_8CYC;
  254. if (host->sdio_irq_en) {
  255. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  256. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  257. }
  258. ssp->ssp_pio_words[0] = ctrl0;
  259. ssp->ssp_pio_words[1] = cmd0;
  260. ssp->ssp_pio_words[2] = cmd1;
  261. ssp->dma_dir = DMA_NONE;
  262. ssp->slave_dirn = DMA_TRANS_NONE;
  263. desc = mxs_mmc_prep_dma(host, MXS_DMA_CTRL_WAIT4END);
  264. if (!desc)
  265. goto out;
  266. dmaengine_submit(desc);
  267. dma_async_issue_pending(ssp->dmach);
  268. return;
  269. out:
  270. dev_warn(mmc_dev(host->mmc),
  271. "%s: failed to prep dma\n", __func__);
  272. }
  273. static unsigned short mxs_ns_to_ssp_ticks(unsigned clock_rate, unsigned ns)
  274. {
  275. const unsigned int ssp_timeout_mul = 4096;
  276. /*
  277. * Calculate ticks in ms since ns are large numbers
  278. * and might overflow
  279. */
  280. const unsigned int clock_per_ms = clock_rate / 1000;
  281. const unsigned int ms = ns / 1000;
  282. const unsigned int ticks = ms * clock_per_ms;
  283. const unsigned int ssp_ticks = ticks / ssp_timeout_mul;
  284. WARN_ON(ssp_ticks == 0);
  285. return ssp_ticks;
  286. }
  287. static void mxs_mmc_adtc(struct mxs_mmc_host *host)
  288. {
  289. struct mmc_command *cmd = host->cmd;
  290. struct mmc_data *data = cmd->data;
  291. struct dma_async_tx_descriptor *desc;
  292. struct scatterlist *sgl = data->sg, *sg;
  293. unsigned int sg_len = data->sg_len;
  294. unsigned int i;
  295. unsigned short dma_data_dir, timeout;
  296. enum dma_transfer_direction slave_dirn;
  297. unsigned int data_size = 0, log2_blksz;
  298. unsigned int blocks = data->blocks;
  299. struct mxs_ssp *ssp = &host->ssp;
  300. u32 ignore_crc, get_resp, long_resp, read;
  301. u32 ctrl0, cmd0, cmd1, val;
  302. ignore_crc = (mmc_resp_type(cmd) & MMC_RSP_CRC) ?
  303. 0 : BM_SSP_CTRL0_IGNORE_CRC;
  304. get_resp = (mmc_resp_type(cmd) & MMC_RSP_PRESENT) ?
  305. BM_SSP_CTRL0_GET_RESP : 0;
  306. long_resp = (mmc_resp_type(cmd) & MMC_RSP_136) ?
  307. BM_SSP_CTRL0_LONG_RESP : 0;
  308. if (data->flags & MMC_DATA_WRITE) {
  309. dma_data_dir = DMA_TO_DEVICE;
  310. slave_dirn = DMA_MEM_TO_DEV;
  311. read = 0;
  312. } else {
  313. dma_data_dir = DMA_FROM_DEVICE;
  314. slave_dirn = DMA_DEV_TO_MEM;
  315. read = BM_SSP_CTRL0_READ;
  316. }
  317. ctrl0 = BF_SSP(host->bus_width, CTRL0_BUS_WIDTH) |
  318. ignore_crc | get_resp | long_resp |
  319. BM_SSP_CTRL0_DATA_XFER | read |
  320. BM_SSP_CTRL0_WAIT_FOR_IRQ |
  321. BM_SSP_CTRL0_ENABLE;
  322. cmd0 = BF_SSP(cmd->opcode, CMD0_CMD);
  323. /* get logarithm to base 2 of block size for setting register */
  324. log2_blksz = ilog2(data->blksz);
  325. /*
  326. * take special care of the case that data size from data->sg
  327. * is not equal to blocks x blksz
  328. */
  329. for_each_sg(sgl, sg, sg_len, i)
  330. data_size += sg->length;
  331. if (data_size != data->blocks * data->blksz)
  332. blocks = 1;
  333. /* xfer count, block size and count need to be set differently */
  334. if (ssp_is_old(ssp)) {
  335. ctrl0 |= BF_SSP(data_size, CTRL0_XFER_COUNT);
  336. cmd0 |= BF_SSP(log2_blksz, CMD0_BLOCK_SIZE) |
  337. BF_SSP(blocks - 1, CMD0_BLOCK_COUNT);
  338. } else {
  339. writel(data_size, ssp->base + HW_SSP_XFER_SIZE);
  340. writel(BF_SSP(log2_blksz, BLOCK_SIZE_BLOCK_SIZE) |
  341. BF_SSP(blocks - 1, BLOCK_SIZE_BLOCK_COUNT),
  342. ssp->base + HW_SSP_BLOCK_SIZE);
  343. }
  344. if (cmd->opcode == SD_IO_RW_EXTENDED)
  345. cmd0 |= BM_SSP_CMD0_APPEND_8CYC;
  346. cmd1 = cmd->arg;
  347. if (host->sdio_irq_en) {
  348. ctrl0 |= BM_SSP_CTRL0_SDIO_IRQ_CHECK;
  349. cmd0 |= BM_SSP_CMD0_CONT_CLKING_EN | BM_SSP_CMD0_SLOW_CLKING_EN;
  350. }
  351. /* set the timeout count */
  352. timeout = mxs_ns_to_ssp_ticks(ssp->clk_rate, data->timeout_ns);
  353. val = readl(ssp->base + HW_SSP_TIMING(ssp));
  354. val &= ~(BM_SSP_TIMING_TIMEOUT);
  355. val |= BF_SSP(timeout, TIMING_TIMEOUT);
  356. writel(val, ssp->base + HW_SSP_TIMING(ssp));
  357. /* pio */
  358. ssp->ssp_pio_words[0] = ctrl0;
  359. ssp->ssp_pio_words[1] = cmd0;
  360. ssp->ssp_pio_words[2] = cmd1;
  361. ssp->dma_dir = DMA_NONE;
  362. ssp->slave_dirn = DMA_TRANS_NONE;
  363. desc = mxs_mmc_prep_dma(host, 0);
  364. if (!desc)
  365. goto out;
  366. /* append data sg */
  367. WARN_ON(host->data != NULL);
  368. host->data = data;
  369. ssp->dma_dir = dma_data_dir;
  370. ssp->slave_dirn = slave_dirn;
  371. desc = mxs_mmc_prep_dma(host, DMA_PREP_INTERRUPT | MXS_DMA_CTRL_WAIT4END);
  372. if (!desc)
  373. goto out;
  374. dmaengine_submit(desc);
  375. dma_async_issue_pending(ssp->dmach);
  376. return;
  377. out:
  378. dev_warn(mmc_dev(host->mmc),
  379. "%s: failed to prep dma\n", __func__);
  380. }
  381. static void mxs_mmc_start_cmd(struct mxs_mmc_host *host,
  382. struct mmc_command *cmd)
  383. {
  384. host->cmd = cmd;
  385. switch (mmc_cmd_type(cmd)) {
  386. case MMC_CMD_BC:
  387. mxs_mmc_bc(host);
  388. break;
  389. case MMC_CMD_BCR:
  390. mxs_mmc_ac(host);
  391. break;
  392. case MMC_CMD_AC:
  393. mxs_mmc_ac(host);
  394. break;
  395. case MMC_CMD_ADTC:
  396. mxs_mmc_adtc(host);
  397. break;
  398. default:
  399. dev_warn(mmc_dev(host->mmc),
  400. "%s: unknown MMC command\n", __func__);
  401. break;
  402. }
  403. }
  404. static void mxs_mmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  405. {
  406. struct mxs_mmc_host *host = mmc_priv(mmc);
  407. WARN_ON(host->mrq != NULL);
  408. host->mrq = mrq;
  409. if (mrq->sbc)
  410. mxs_mmc_start_cmd(host, mrq->sbc);
  411. else
  412. mxs_mmc_start_cmd(host, mrq->cmd);
  413. }
  414. static void mxs_mmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  415. {
  416. struct mxs_mmc_host *host = mmc_priv(mmc);
  417. if (ios->bus_width == MMC_BUS_WIDTH_8)
  418. host->bus_width = 2;
  419. else if (ios->bus_width == MMC_BUS_WIDTH_4)
  420. host->bus_width = 1;
  421. else
  422. host->bus_width = 0;
  423. if (ios->clock)
  424. mxs_ssp_set_clk_rate(&host->ssp, ios->clock);
  425. }
  426. static void mxs_mmc_enable_sdio_irq(struct mmc_host *mmc, int enable)
  427. {
  428. struct mxs_mmc_host *host = mmc_priv(mmc);
  429. struct mxs_ssp *ssp = &host->ssp;
  430. unsigned long flags;
  431. spin_lock_irqsave(&host->lock, flags);
  432. host->sdio_irq_en = enable;
  433. if (enable) {
  434. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  435. ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_SET);
  436. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  437. ssp->base + HW_SSP_CTRL1(ssp) + STMP_OFFSET_REG_SET);
  438. } else {
  439. writel(BM_SSP_CTRL0_SDIO_IRQ_CHECK,
  440. ssp->base + HW_SSP_CTRL0 + STMP_OFFSET_REG_CLR);
  441. writel(BM_SSP_CTRL1_SDIO_IRQ_EN,
  442. ssp->base + HW_SSP_CTRL1(ssp) + STMP_OFFSET_REG_CLR);
  443. }
  444. spin_unlock_irqrestore(&host->lock, flags);
  445. if (enable && readl(ssp->base + HW_SSP_STATUS(ssp)) &
  446. BM_SSP_STATUS_SDIO_IRQ)
  447. mmc_signal_sdio_irq(host->mmc);
  448. }
  449. static const struct mmc_host_ops mxs_mmc_ops = {
  450. .request = mxs_mmc_request,
  451. .get_ro = mmc_gpio_get_ro,
  452. .get_cd = mxs_mmc_get_cd,
  453. .set_ios = mxs_mmc_set_ios,
  454. .enable_sdio_irq = mxs_mmc_enable_sdio_irq,
  455. };
  456. static const struct of_device_id mxs_mmc_dt_ids[] = {
  457. { .compatible = "fsl,imx23-mmc", .data = (void *) IMX23_SSP, },
  458. { .compatible = "fsl,imx28-mmc", .data = (void *) IMX28_SSP, },
  459. { /* sentinel */ }
  460. };
  461. MODULE_DEVICE_TABLE(of, mxs_mmc_dt_ids);
  462. static void mxs_mmc_regulator_disable(void *regulator)
  463. {
  464. regulator_disable(regulator);
  465. }
  466. static int mxs_mmc_probe(struct platform_device *pdev)
  467. {
  468. struct device_node *np = pdev->dev.of_node;
  469. struct mxs_mmc_host *host;
  470. struct mmc_host *mmc;
  471. int ret = 0, irq_err;
  472. struct regulator *reg_vmmc;
  473. struct mxs_ssp *ssp;
  474. irq_err = platform_get_irq(pdev, 0);
  475. if (irq_err < 0)
  476. return irq_err;
  477. mmc = mmc_alloc_host(sizeof(struct mxs_mmc_host), &pdev->dev);
  478. if (!mmc)
  479. return -ENOMEM;
  480. host = mmc_priv(mmc);
  481. ssp = &host->ssp;
  482. ssp->dev = &pdev->dev;
  483. ssp->base = devm_platform_ioremap_resource(pdev, 0);
  484. if (IS_ERR(ssp->base)) {
  485. ret = PTR_ERR(ssp->base);
  486. goto out_mmc_free;
  487. }
  488. ssp->devid = (enum mxs_ssp_id)of_device_get_match_data(&pdev->dev);
  489. host->mmc = mmc;
  490. host->sdio_irq_en = 0;
  491. reg_vmmc = devm_regulator_get(&pdev->dev, "vmmc");
  492. if (!IS_ERR(reg_vmmc)) {
  493. ret = regulator_enable(reg_vmmc);
  494. if (ret) {
  495. dev_err(&pdev->dev,
  496. "Failed to enable vmmc regulator: %d\n", ret);
  497. goto out_mmc_free;
  498. }
  499. ret = devm_add_action_or_reset(&pdev->dev, mxs_mmc_regulator_disable,
  500. reg_vmmc);
  501. if (ret)
  502. goto out_mmc_free;
  503. }
  504. ssp->clk = devm_clk_get(&pdev->dev, NULL);
  505. if (IS_ERR(ssp->clk)) {
  506. ret = PTR_ERR(ssp->clk);
  507. goto out_mmc_free;
  508. }
  509. ret = clk_prepare_enable(ssp->clk);
  510. if (ret)
  511. goto out_mmc_free;
  512. ret = mxs_mmc_reset(host);
  513. if (ret) {
  514. dev_err(&pdev->dev, "Failed to reset mmc: %d\n", ret);
  515. goto out_clk_disable;
  516. }
  517. ssp->dmach = dma_request_chan(&pdev->dev, "rx-tx");
  518. if (IS_ERR(ssp->dmach)) {
  519. dev_err(mmc_dev(host->mmc),
  520. "%s: failed to request dma\n", __func__);
  521. ret = PTR_ERR(ssp->dmach);
  522. goto out_clk_disable;
  523. }
  524. /* set mmc core parameters */
  525. mmc->ops = &mxs_mmc_ops;
  526. mmc->caps = MMC_CAP_SD_HIGHSPEED | MMC_CAP_MMC_HIGHSPEED |
  527. MMC_CAP_SDIO_IRQ | MMC_CAP_NEEDS_POLL | MMC_CAP_CMD23;
  528. host->broken_cd = of_property_read_bool(np, "broken-cd");
  529. mmc->f_min = 400000;
  530. mmc->f_max = 288000000;
  531. ret = mmc_of_parse(mmc);
  532. if (ret)
  533. goto out_free_dma;
  534. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34;
  535. mmc->max_segs = 52;
  536. mmc->max_blk_size = 1 << 0xf;
  537. mmc->max_blk_count = (ssp_is_old(ssp)) ? 0xff : 0xffffff;
  538. mmc->max_req_size = (ssp_is_old(ssp)) ? 0xffff : 0xffffffff;
  539. mmc->max_seg_size = dma_get_max_seg_size(ssp->dmach->device->dev);
  540. platform_set_drvdata(pdev, mmc);
  541. spin_lock_init(&host->lock);
  542. ret = devm_request_irq(&pdev->dev, irq_err, mxs_mmc_irq_handler, 0,
  543. dev_name(&pdev->dev), host);
  544. if (ret)
  545. goto out_free_dma;
  546. ret = mmc_add_host(mmc);
  547. if (ret)
  548. goto out_free_dma;
  549. dev_info(mmc_dev(host->mmc), "initialized\n");
  550. return 0;
  551. out_free_dma:
  552. dma_release_channel(ssp->dmach);
  553. out_clk_disable:
  554. clk_disable_unprepare(ssp->clk);
  555. out_mmc_free:
  556. mmc_free_host(mmc);
  557. return ret;
  558. }
  559. static void mxs_mmc_remove(struct platform_device *pdev)
  560. {
  561. struct mmc_host *mmc = platform_get_drvdata(pdev);
  562. struct mxs_mmc_host *host = mmc_priv(mmc);
  563. struct mxs_ssp *ssp = &host->ssp;
  564. mmc_remove_host(mmc);
  565. if (ssp->dmach)
  566. dma_release_channel(ssp->dmach);
  567. clk_disable_unprepare(ssp->clk);
  568. mmc_free_host(mmc);
  569. }
  570. #ifdef CONFIG_PM_SLEEP
  571. static int mxs_mmc_suspend(struct device *dev)
  572. {
  573. struct mmc_host *mmc = dev_get_drvdata(dev);
  574. struct mxs_mmc_host *host = mmc_priv(mmc);
  575. struct mxs_ssp *ssp = &host->ssp;
  576. clk_disable_unprepare(ssp->clk);
  577. return 0;
  578. }
  579. static int mxs_mmc_resume(struct device *dev)
  580. {
  581. struct mmc_host *mmc = dev_get_drvdata(dev);
  582. struct mxs_mmc_host *host = mmc_priv(mmc);
  583. struct mxs_ssp *ssp = &host->ssp;
  584. return clk_prepare_enable(ssp->clk);
  585. }
  586. #endif
  587. static SIMPLE_DEV_PM_OPS(mxs_mmc_pm_ops, mxs_mmc_suspend, mxs_mmc_resume);
  588. static struct platform_driver mxs_mmc_driver = {
  589. .probe = mxs_mmc_probe,
  590. .remove_new = mxs_mmc_remove,
  591. .driver = {
  592. .name = DRIVER_NAME,
  593. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  594. .pm = &mxs_mmc_pm_ops,
  595. .of_match_table = mxs_mmc_dt_ids,
  596. },
  597. };
  598. module_platform_driver(mxs_mmc_driver);
  599. MODULE_DESCRIPTION("FREESCALE MXS MMC peripheral");
  600. MODULE_AUTHOR("Freescale Semiconductor");
  601. MODULE_LICENSE("GPL");
  602. MODULE_ALIAS("platform:" DRIVER_NAME);