ops_bcm4706.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * BCM47XX NAND flash driver
  4. *
  5. * Copyright (C) 2012 Rafał Miłecki <zajec5@gmail.com>
  6. */
  7. #include "bcm47xxnflash.h"
  8. #include <linux/module.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/delay.h>
  12. #include <linux/bcma/bcma.h>
  13. /* Broadcom uses 1'000'000 but it seems to be too many. Tests on WNDR4500 has
  14. * shown ~1000 retries as maximum. */
  15. #define NFLASH_READY_RETRIES 10000
  16. #define NFLASH_SECTOR_SIZE 512
  17. #define NCTL_CMD0 0x00010000
  18. #define NCTL_COL 0x00020000 /* Update column with value from BCMA_CC_NFLASH_COL_ADDR */
  19. #define NCTL_ROW 0x00040000 /* Update row (page) with value from BCMA_CC_NFLASH_ROW_ADDR */
  20. #define NCTL_CMD1W 0x00080000
  21. #define NCTL_READ 0x00100000
  22. #define NCTL_WRITE 0x00200000
  23. #define NCTL_SPECADDR 0x01000000
  24. #define NCTL_READY 0x04000000
  25. #define NCTL_ERR 0x08000000
  26. #define NCTL_CSA 0x40000000
  27. #define NCTL_START 0x80000000
  28. /**************************************************
  29. * Various helpers
  30. **************************************************/
  31. static inline u8 bcm47xxnflash_ops_bcm4706_ns_to_cycle(u16 ns, u16 clock)
  32. {
  33. return ((ns * 1000 * clock) / 1000000) + 1;
  34. }
  35. static int bcm47xxnflash_ops_bcm4706_ctl_cmd(struct bcma_drv_cc *cc, u32 code)
  36. {
  37. int i = 0;
  38. bcma_cc_write32(cc, BCMA_CC_NFLASH_CTL, NCTL_START | code);
  39. for (i = 0; i < NFLASH_READY_RETRIES; i++) {
  40. if (!(bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) & NCTL_START)) {
  41. i = 0;
  42. break;
  43. }
  44. }
  45. if (i) {
  46. pr_err("NFLASH control command not ready!\n");
  47. return -EBUSY;
  48. }
  49. return 0;
  50. }
  51. static int bcm47xxnflash_ops_bcm4706_poll(struct bcma_drv_cc *cc)
  52. {
  53. int i;
  54. for (i = 0; i < NFLASH_READY_RETRIES; i++) {
  55. if (bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) & NCTL_READY) {
  56. if (bcma_cc_read32(cc, BCMA_CC_NFLASH_CTL) &
  57. BCMA_CC_NFLASH_CTL_ERR) {
  58. pr_err("Error on polling\n");
  59. return -EBUSY;
  60. } else {
  61. return 0;
  62. }
  63. }
  64. }
  65. pr_err("Polling timeout!\n");
  66. return -EBUSY;
  67. }
  68. /**************************************************
  69. * R/W
  70. **************************************************/
  71. static void bcm47xxnflash_ops_bcm4706_read(struct mtd_info *mtd, uint8_t *buf,
  72. int len)
  73. {
  74. struct nand_chip *nand_chip = mtd_to_nand(mtd);
  75. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  76. u32 ctlcode;
  77. u32 *dest = (u32 *)buf;
  78. int i;
  79. int toread;
  80. BUG_ON(b47n->curr_page_addr & ~nand_chip->pagemask);
  81. /* Don't validate column using nand_chip->page_shift, it may be bigger
  82. * when accessing OOB */
  83. while (len) {
  84. /* We can read maximum of 0x200 bytes at once */
  85. toread = min(len, 0x200);
  86. /* Set page and column */
  87. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_COL_ADDR,
  88. b47n->curr_column);
  89. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_ROW_ADDR,
  90. b47n->curr_page_addr);
  91. /* Prepare to read */
  92. ctlcode = NCTL_CSA | NCTL_CMD1W | NCTL_ROW | NCTL_COL |
  93. NCTL_CMD0;
  94. ctlcode |= NAND_CMD_READSTART << 8;
  95. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, ctlcode))
  96. return;
  97. if (bcm47xxnflash_ops_bcm4706_poll(b47n->cc))
  98. return;
  99. /* Eventually read some data :) */
  100. for (i = 0; i < toread; i += 4, dest++) {
  101. ctlcode = NCTL_CSA | 0x30000000 | NCTL_READ;
  102. if (i == toread - 4) /* Last read goes without that */
  103. ctlcode &= ~NCTL_CSA;
  104. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc,
  105. ctlcode))
  106. return;
  107. *dest = bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_DATA);
  108. }
  109. b47n->curr_column += toread;
  110. len -= toread;
  111. }
  112. }
  113. static void bcm47xxnflash_ops_bcm4706_write(struct mtd_info *mtd,
  114. const uint8_t *buf, int len)
  115. {
  116. struct nand_chip *nand_chip = mtd_to_nand(mtd);
  117. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  118. struct bcma_drv_cc *cc = b47n->cc;
  119. u32 ctlcode;
  120. const u32 *data = (u32 *)buf;
  121. int i;
  122. BUG_ON(b47n->curr_page_addr & ~nand_chip->pagemask);
  123. /* Don't validate column using nand_chip->page_shift, it may be bigger
  124. * when accessing OOB */
  125. for (i = 0; i < len; i += 4, data++) {
  126. bcma_cc_write32(cc, BCMA_CC_NFLASH_DATA, *data);
  127. ctlcode = NCTL_CSA | 0x30000000 | NCTL_WRITE;
  128. if (i == len - 4) /* Last read goes without that */
  129. ctlcode &= ~NCTL_CSA;
  130. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode)) {
  131. pr_err("%s ctl_cmd didn't work!\n", __func__);
  132. return;
  133. }
  134. }
  135. b47n->curr_column += len;
  136. }
  137. /**************************************************
  138. * NAND chip ops
  139. **************************************************/
  140. static void bcm47xxnflash_ops_bcm4706_cmd_ctrl(struct nand_chip *nand_chip,
  141. int cmd, unsigned int ctrl)
  142. {
  143. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  144. u32 code = 0;
  145. if (cmd == NAND_CMD_NONE)
  146. return;
  147. if (cmd & NAND_CTRL_CLE)
  148. code = cmd | NCTL_CMD0;
  149. /* nCS is not needed for reset command */
  150. if (cmd != NAND_CMD_RESET)
  151. code |= NCTL_CSA;
  152. bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, code);
  153. }
  154. /* Default nand_select_chip calls cmd_ctrl, which is not used in BCM4706 */
  155. static void bcm47xxnflash_ops_bcm4706_select_chip(struct nand_chip *chip,
  156. int cs)
  157. {
  158. return;
  159. }
  160. static int bcm47xxnflash_ops_bcm4706_dev_ready(struct nand_chip *nand_chip)
  161. {
  162. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  163. return !!(bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_CTL) & NCTL_READY);
  164. }
  165. /*
  166. * Default nand_command and nand_command_lp don't match BCM4706 hardware layout.
  167. * For example, reading chip id is performed in a non-standard way.
  168. * Setting column and page is also handled differently, we use a special
  169. * registers of ChipCommon core. Hacking cmd_ctrl to understand and convert
  170. * standard commands would be much more complicated.
  171. */
  172. static void bcm47xxnflash_ops_bcm4706_cmdfunc(struct nand_chip *nand_chip,
  173. unsigned command, int column,
  174. int page_addr)
  175. {
  176. struct mtd_info *mtd = nand_to_mtd(nand_chip);
  177. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  178. struct bcma_drv_cc *cc = b47n->cc;
  179. u32 ctlcode;
  180. int i;
  181. if (column != -1)
  182. b47n->curr_column = column;
  183. if (page_addr != -1)
  184. b47n->curr_page_addr = page_addr;
  185. switch (command) {
  186. case NAND_CMD_RESET:
  187. nand_chip->legacy.cmd_ctrl(nand_chip, command, NAND_CTRL_CLE);
  188. ndelay(100);
  189. nand_wait_ready(nand_chip);
  190. break;
  191. case NAND_CMD_READID:
  192. ctlcode = NCTL_CSA | 0x01000000 | NCTL_CMD1W | NCTL_CMD0;
  193. ctlcode |= NAND_CMD_READID;
  194. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc, ctlcode)) {
  195. pr_err("READID error\n");
  196. break;
  197. }
  198. /*
  199. * Reading is specific, last one has to go without NCTL_CSA
  200. * bit. We don't know how many reads NAND subsystem is going
  201. * to perform, so cache everything.
  202. */
  203. for (i = 0; i < ARRAY_SIZE(b47n->id_data); i++) {
  204. ctlcode = NCTL_CSA | NCTL_READ;
  205. if (i == ARRAY_SIZE(b47n->id_data) - 1)
  206. ctlcode &= ~NCTL_CSA;
  207. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(b47n->cc,
  208. ctlcode)) {
  209. pr_err("READID error\n");
  210. break;
  211. }
  212. b47n->id_data[i] =
  213. bcma_cc_read32(b47n->cc, BCMA_CC_NFLASH_DATA)
  214. & 0xFF;
  215. }
  216. break;
  217. case NAND_CMD_STATUS:
  218. ctlcode = NCTL_CSA | NCTL_CMD0 | NAND_CMD_STATUS;
  219. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
  220. pr_err("STATUS command error\n");
  221. break;
  222. case NAND_CMD_READ0:
  223. break;
  224. case NAND_CMD_READOOB:
  225. if (page_addr != -1)
  226. b47n->curr_column += mtd->writesize;
  227. break;
  228. case NAND_CMD_ERASE1:
  229. bcma_cc_write32(cc, BCMA_CC_NFLASH_ROW_ADDR,
  230. b47n->curr_page_addr);
  231. ctlcode = NCTL_ROW | NCTL_CMD1W | NCTL_CMD0 |
  232. NAND_CMD_ERASE1 | (NAND_CMD_ERASE2 << 8);
  233. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
  234. pr_err("ERASE1 failed\n");
  235. break;
  236. case NAND_CMD_ERASE2:
  237. break;
  238. case NAND_CMD_SEQIN:
  239. /* Set page and column */
  240. bcma_cc_write32(cc, BCMA_CC_NFLASH_COL_ADDR,
  241. b47n->curr_column);
  242. bcma_cc_write32(cc, BCMA_CC_NFLASH_ROW_ADDR,
  243. b47n->curr_page_addr);
  244. /* Prepare to write */
  245. ctlcode = 0x40000000 | NCTL_ROW | NCTL_COL | NCTL_CMD0;
  246. ctlcode |= NAND_CMD_SEQIN;
  247. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, ctlcode))
  248. pr_err("SEQIN failed\n");
  249. break;
  250. case NAND_CMD_PAGEPROG:
  251. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, NCTL_CMD0 |
  252. NAND_CMD_PAGEPROG))
  253. pr_err("PAGEPROG failed\n");
  254. if (bcm47xxnflash_ops_bcm4706_poll(cc))
  255. pr_err("PAGEPROG not ready\n");
  256. break;
  257. default:
  258. pr_err("Command 0x%X unsupported\n", command);
  259. break;
  260. }
  261. b47n->curr_command = command;
  262. }
  263. static u8 bcm47xxnflash_ops_bcm4706_read_byte(struct nand_chip *nand_chip)
  264. {
  265. struct mtd_info *mtd = nand_to_mtd(nand_chip);
  266. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  267. struct bcma_drv_cc *cc = b47n->cc;
  268. u32 tmp = 0;
  269. switch (b47n->curr_command) {
  270. case NAND_CMD_READID:
  271. if (b47n->curr_column >= ARRAY_SIZE(b47n->id_data)) {
  272. pr_err("Requested invalid id_data: %d\n",
  273. b47n->curr_column);
  274. return 0;
  275. }
  276. return b47n->id_data[b47n->curr_column++];
  277. case NAND_CMD_STATUS:
  278. if (bcm47xxnflash_ops_bcm4706_ctl_cmd(cc, NCTL_READ))
  279. return 0;
  280. return bcma_cc_read32(cc, BCMA_CC_NFLASH_DATA) & 0xff;
  281. case NAND_CMD_READOOB:
  282. bcm47xxnflash_ops_bcm4706_read(mtd, (u8 *)&tmp, 4);
  283. return tmp & 0xFF;
  284. }
  285. pr_err("Invalid command for byte read: 0x%X\n", b47n->curr_command);
  286. return 0;
  287. }
  288. static void bcm47xxnflash_ops_bcm4706_read_buf(struct nand_chip *nand_chip,
  289. uint8_t *buf, int len)
  290. {
  291. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  292. switch (b47n->curr_command) {
  293. case NAND_CMD_READ0:
  294. case NAND_CMD_READOOB:
  295. bcm47xxnflash_ops_bcm4706_read(nand_to_mtd(nand_chip), buf,
  296. len);
  297. return;
  298. }
  299. pr_err("Invalid command for buf read: 0x%X\n", b47n->curr_command);
  300. }
  301. static void bcm47xxnflash_ops_bcm4706_write_buf(struct nand_chip *nand_chip,
  302. const uint8_t *buf, int len)
  303. {
  304. struct bcm47xxnflash *b47n = nand_get_controller_data(nand_chip);
  305. switch (b47n->curr_command) {
  306. case NAND_CMD_SEQIN:
  307. bcm47xxnflash_ops_bcm4706_write(nand_to_mtd(nand_chip), buf,
  308. len);
  309. return;
  310. }
  311. pr_err("Invalid command for buf write: 0x%X\n", b47n->curr_command);
  312. }
  313. /**************************************************
  314. * Init
  315. **************************************************/
  316. int bcm47xxnflash_ops_bcm4706_init(struct bcm47xxnflash *b47n)
  317. {
  318. struct nand_chip *nand_chip = (struct nand_chip *)&b47n->nand_chip;
  319. int err;
  320. u32 freq;
  321. u16 clock;
  322. u8 w0, w1, w2, w3, w4;
  323. unsigned long chipsize; /* MiB */
  324. u8 tbits, col_bits, col_size, row_bits, row_bsize;
  325. u32 val;
  326. nand_chip->legacy.select_chip = bcm47xxnflash_ops_bcm4706_select_chip;
  327. nand_chip->legacy.cmd_ctrl = bcm47xxnflash_ops_bcm4706_cmd_ctrl;
  328. nand_chip->legacy.dev_ready = bcm47xxnflash_ops_bcm4706_dev_ready;
  329. b47n->nand_chip.legacy.cmdfunc = bcm47xxnflash_ops_bcm4706_cmdfunc;
  330. b47n->nand_chip.legacy.read_byte = bcm47xxnflash_ops_bcm4706_read_byte;
  331. b47n->nand_chip.legacy.read_buf = bcm47xxnflash_ops_bcm4706_read_buf;
  332. b47n->nand_chip.legacy.write_buf = bcm47xxnflash_ops_bcm4706_write_buf;
  333. b47n->nand_chip.legacy.set_features = nand_get_set_features_notsupp;
  334. b47n->nand_chip.legacy.get_features = nand_get_set_features_notsupp;
  335. nand_chip->legacy.chip_delay = 50;
  336. b47n->nand_chip.bbt_options = NAND_BBT_USE_FLASH;
  337. /* TODO: implement ECC */
  338. b47n->nand_chip.ecc.engine_type = NAND_ECC_ENGINE_TYPE_NONE;
  339. /* Enable NAND flash access */
  340. bcma_cc_set32(b47n->cc, BCMA_CC_4706_FLASHSCFG,
  341. BCMA_CC_4706_FLASHSCFG_NF1);
  342. /* Configure wait counters */
  343. if (b47n->cc->status & BCMA_CC_CHIPST_4706_PKG_OPTION) {
  344. /* 400 MHz */
  345. freq = 400000000 / 4;
  346. } else {
  347. freq = bcma_chipco_pll_read(b47n->cc, 4);
  348. freq = (freq & 0xFFF) >> 3;
  349. /* Fixed reference clock 25 MHz and m = 2 */
  350. freq = (freq * 25000000 / 2) / 4;
  351. }
  352. clock = freq / 1000000;
  353. w0 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(15, clock);
  354. w1 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(20, clock);
  355. w2 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(10, clock);
  356. w3 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(10, clock);
  357. w4 = bcm47xxnflash_ops_bcm4706_ns_to_cycle(100, clock);
  358. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_WAITCNT0,
  359. (w4 << 24 | w3 << 18 | w2 << 12 | w1 << 6 | w0));
  360. /* Scan NAND */
  361. err = nand_scan(&b47n->nand_chip, 1);
  362. if (err) {
  363. pr_err("Could not scan NAND flash: %d\n", err);
  364. goto exit;
  365. }
  366. /* Configure FLASH */
  367. chipsize = nanddev_target_size(&b47n->nand_chip.base) >> 20;
  368. tbits = ffs(chipsize); /* find first bit set */
  369. if (!tbits || tbits != fls(chipsize)) {
  370. pr_err("Invalid flash size: 0x%lX\n", chipsize);
  371. err = -ENOTSUPP;
  372. goto exit;
  373. }
  374. tbits += 19; /* Broadcom increases *index* by 20, we increase *pos* */
  375. col_bits = b47n->nand_chip.page_shift + 1;
  376. col_size = (col_bits + 7) / 8;
  377. row_bits = tbits - col_bits + 1;
  378. row_bsize = (row_bits + 7) / 8;
  379. val = ((row_bsize - 1) << 6) | ((col_size - 1) << 4) | 2;
  380. bcma_cc_write32(b47n->cc, BCMA_CC_NFLASH_CONF, val);
  381. exit:
  382. if (err)
  383. bcma_cc_mask32(b47n->cc, BCMA_CC_4706_FLASHSCFG,
  384. ~BCMA_CC_4706_FLASHSCFG_NF1);
  385. return err;
  386. }