gigadevice.c 2.7 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) 2005, Intec Automation Inc.
  4. * Copyright (C) 2014, Freescale Semiconductor, Inc.
  5. */
  6. #include <linux/mtd/spi-nor.h>
  7. #include "core.h"
  8. static int
  9. gd25q256_post_bfpt(struct spi_nor *nor,
  10. const struct sfdp_parameter_header *bfpt_header,
  11. const struct sfdp_bfpt *bfpt)
  12. {
  13. /*
  14. * GD25Q256C supports the first version of JESD216 which does not define
  15. * the Quad Enable methods. Overwrite the default Quad Enable method.
  16. *
  17. * GD25Q256 GENERATION | SFDP MAJOR VERSION | SFDP MINOR VERSION
  18. * GD25Q256C | SFDP_JESD216_MAJOR | SFDP_JESD216_MINOR
  19. * GD25Q256D | SFDP_JESD216_MAJOR | SFDP_JESD216B_MINOR
  20. * GD25Q256E | SFDP_JESD216_MAJOR | SFDP_JESD216B_MINOR
  21. */
  22. if (bfpt_header->major == SFDP_JESD216_MAJOR &&
  23. bfpt_header->minor == SFDP_JESD216_MINOR)
  24. nor->params->quad_enable = spi_nor_sr1_bit6_quad_enable;
  25. return 0;
  26. }
  27. static const struct spi_nor_fixups gd25q256_fixups = {
  28. .post_bfpt = gd25q256_post_bfpt,
  29. };
  30. static const struct flash_info gigadevice_nor_parts[] = {
  31. {
  32. .id = SNOR_ID(0xc8, 0x40, 0x15),
  33. .name = "gd25q16",
  34. .size = SZ_2M,
  35. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  36. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  37. }, {
  38. .id = SNOR_ID(0xc8, 0x40, 0x16),
  39. .name = "gd25q32",
  40. .size = SZ_4M,
  41. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  42. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  43. }, {
  44. .id = SNOR_ID(0xc8, 0x40, 0x17),
  45. .name = "gd25q64",
  46. .size = SZ_8M,
  47. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  48. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  49. }, {
  50. .id = SNOR_ID(0xc8, 0x40, 0x18),
  51. .name = "gd25q128",
  52. .size = SZ_16M,
  53. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  54. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  55. }, {
  56. .id = SNOR_ID(0xc8, 0x40, 0x19),
  57. .name = "gd25q256",
  58. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB | SPI_NOR_TB_SR_BIT6,
  59. .fixups = &gd25q256_fixups,
  60. .fixup_flags = SPI_NOR_4B_OPCODES,
  61. }, {
  62. .id = SNOR_ID(0xc8, 0x60, 0x16),
  63. .name = "gd25lq32",
  64. .size = SZ_4M,
  65. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  66. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  67. }, {
  68. .id = SNOR_ID(0xc8, 0x60, 0x17),
  69. .name = "gd25lq64c",
  70. .size = SZ_8M,
  71. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  72. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  73. }, {
  74. .id = SNOR_ID(0xc8, 0x60, 0x18),
  75. .name = "gd25lq128d",
  76. .size = SZ_16M,
  77. .flags = SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB,
  78. .no_sfdp_flags = SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ,
  79. },
  80. };
  81. const struct spi_nor_manufacturer spi_nor_gigadevice = {
  82. .name = "gigadevice",
  83. .parts = gigadevice_nor_parts,
  84. .nparts = ARRAY_SIZE(gigadevice_nor_parts),
  85. };