pcie-cadence-ep.c 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2017 Cadence
  3. // Cadence PCIe endpoint controller driver.
  4. // Author: Cyrille Pitchen <cyrille.pitchen@free-electrons.com>
  5. #include <linux/bitfield.h>
  6. #include <linux/delay.h>
  7. #include <linux/kernel.h>
  8. #include <linux/of.h>
  9. #include <linux/pci-epc.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/sizes.h>
  12. #include "pcie-cadence.h"
  13. #define CDNS_PCIE_EP_MIN_APERTURE 128 /* 128 bytes */
  14. #define CDNS_PCIE_EP_IRQ_PCI_ADDR_NONE 0x1
  15. #define CDNS_PCIE_EP_IRQ_PCI_ADDR_LEGACY 0x3
  16. static u8 cdns_pcie_get_fn_from_vfn(struct cdns_pcie *pcie, u8 fn, u8 vfn)
  17. {
  18. u32 cap = CDNS_PCIE_EP_FUNC_SRIOV_CAP_OFFSET;
  19. u32 first_vf_offset, stride;
  20. if (vfn == 0)
  21. return fn;
  22. first_vf_offset = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_SRIOV_VF_OFFSET);
  23. stride = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_SRIOV_VF_STRIDE);
  24. fn = fn + first_vf_offset + ((vfn - 1) * stride);
  25. return fn;
  26. }
  27. static int cdns_pcie_ep_write_header(struct pci_epc *epc, u8 fn, u8 vfn,
  28. struct pci_epf_header *hdr)
  29. {
  30. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  31. u32 cap = CDNS_PCIE_EP_FUNC_SRIOV_CAP_OFFSET;
  32. struct cdns_pcie *pcie = &ep->pcie;
  33. u32 reg;
  34. if (vfn > 1) {
  35. dev_err(&epc->dev, "Only Virtual Function #1 has deviceID\n");
  36. return -EINVAL;
  37. } else if (vfn == 1) {
  38. reg = cap + PCI_SRIOV_VF_DID;
  39. cdns_pcie_ep_fn_writew(pcie, fn, reg, hdr->deviceid);
  40. return 0;
  41. }
  42. cdns_pcie_ep_fn_writew(pcie, fn, PCI_DEVICE_ID, hdr->deviceid);
  43. cdns_pcie_ep_fn_writeb(pcie, fn, PCI_REVISION_ID, hdr->revid);
  44. cdns_pcie_ep_fn_writeb(pcie, fn, PCI_CLASS_PROG, hdr->progif_code);
  45. cdns_pcie_ep_fn_writew(pcie, fn, PCI_CLASS_DEVICE,
  46. hdr->subclass_code | hdr->baseclass_code << 8);
  47. cdns_pcie_ep_fn_writeb(pcie, fn, PCI_CACHE_LINE_SIZE,
  48. hdr->cache_line_size);
  49. cdns_pcie_ep_fn_writew(pcie, fn, PCI_SUBSYSTEM_ID, hdr->subsys_id);
  50. cdns_pcie_ep_fn_writeb(pcie, fn, PCI_INTERRUPT_PIN, hdr->interrupt_pin);
  51. /*
  52. * Vendor ID can only be modified from function 0, all other functions
  53. * use the same vendor ID as function 0.
  54. */
  55. if (fn == 0) {
  56. /* Update the vendor IDs. */
  57. u32 id = CDNS_PCIE_LM_ID_VENDOR(hdr->vendorid) |
  58. CDNS_PCIE_LM_ID_SUBSYS(hdr->subsys_vendor_id);
  59. cdns_pcie_writel(pcie, CDNS_PCIE_LM_ID, id);
  60. }
  61. return 0;
  62. }
  63. static int cdns_pcie_ep_set_bar(struct pci_epc *epc, u8 fn, u8 vfn,
  64. struct pci_epf_bar *epf_bar)
  65. {
  66. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  67. struct cdns_pcie_epf *epf = &ep->epf[fn];
  68. struct cdns_pcie *pcie = &ep->pcie;
  69. dma_addr_t bar_phys = epf_bar->phys_addr;
  70. enum pci_barno bar = epf_bar->barno;
  71. int flags = epf_bar->flags;
  72. u32 addr0, addr1, reg, cfg, b, aperture, ctrl;
  73. u64 sz;
  74. /* BAR size is 2^(aperture + 7) */
  75. sz = max_t(size_t, epf_bar->size, CDNS_PCIE_EP_MIN_APERTURE);
  76. /*
  77. * roundup_pow_of_two() returns an unsigned long, which is not suited
  78. * for 64bit values.
  79. */
  80. sz = 1ULL << fls64(sz - 1);
  81. aperture = ilog2(sz) - 7; /* 128B -> 0, 256B -> 1, 512B -> 2, ... */
  82. if ((flags & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
  83. ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_IO_32BITS;
  84. } else {
  85. bool is_prefetch = !!(flags & PCI_BASE_ADDRESS_MEM_PREFETCH);
  86. bool is_64bits = !!(flags & PCI_BASE_ADDRESS_MEM_TYPE_64);
  87. if (is_64bits && (bar & 1))
  88. return -EINVAL;
  89. if (is_64bits && is_prefetch)
  90. ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_PREFETCH_MEM_64BITS;
  91. else if (is_prefetch)
  92. ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_PREFETCH_MEM_32BITS;
  93. else if (is_64bits)
  94. ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_MEM_64BITS;
  95. else
  96. ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_MEM_32BITS;
  97. }
  98. addr0 = lower_32_bits(bar_phys);
  99. addr1 = upper_32_bits(bar_phys);
  100. if (vfn == 1)
  101. reg = CDNS_PCIE_LM_EP_VFUNC_BAR_CFG(bar, fn);
  102. else
  103. reg = CDNS_PCIE_LM_EP_FUNC_BAR_CFG(bar, fn);
  104. b = (bar < BAR_4) ? bar : bar - BAR_4;
  105. if (vfn == 0 || vfn == 1) {
  106. cfg = cdns_pcie_readl(pcie, reg);
  107. cfg &= ~(CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
  108. CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
  109. cfg |= (CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE(b, aperture) |
  110. CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl));
  111. cdns_pcie_writel(pcie, reg, cfg);
  112. }
  113. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  114. cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar),
  115. addr0);
  116. cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar),
  117. addr1);
  118. if (vfn > 0)
  119. epf = &epf->epf[vfn - 1];
  120. epf->epf_bar[bar] = epf_bar;
  121. return 0;
  122. }
  123. static void cdns_pcie_ep_clear_bar(struct pci_epc *epc, u8 fn, u8 vfn,
  124. struct pci_epf_bar *epf_bar)
  125. {
  126. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  127. struct cdns_pcie_epf *epf = &ep->epf[fn];
  128. struct cdns_pcie *pcie = &ep->pcie;
  129. enum pci_barno bar = epf_bar->barno;
  130. u32 reg, cfg, b, ctrl;
  131. if (vfn == 1)
  132. reg = CDNS_PCIE_LM_EP_VFUNC_BAR_CFG(bar, fn);
  133. else
  134. reg = CDNS_PCIE_LM_EP_FUNC_BAR_CFG(bar, fn);
  135. b = (bar < BAR_4) ? bar : bar - BAR_4;
  136. if (vfn == 0 || vfn == 1) {
  137. ctrl = CDNS_PCIE_LM_BAR_CFG_CTRL_DISABLED;
  138. cfg = cdns_pcie_readl(pcie, reg);
  139. cfg &= ~(CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_APERTURE_MASK(b) |
  140. CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL_MASK(b));
  141. cfg |= CDNS_PCIE_LM_EP_FUNC_BAR_CFG_BAR_CTRL(b, ctrl);
  142. cdns_pcie_writel(pcie, reg, cfg);
  143. }
  144. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  145. cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR0(fn, bar), 0);
  146. cdns_pcie_writel(pcie, CDNS_PCIE_AT_IB_EP_FUNC_BAR_ADDR1(fn, bar), 0);
  147. if (vfn > 0)
  148. epf = &epf->epf[vfn - 1];
  149. epf->epf_bar[bar] = NULL;
  150. }
  151. static int cdns_pcie_ep_map_addr(struct pci_epc *epc, u8 fn, u8 vfn,
  152. phys_addr_t addr, u64 pci_addr, size_t size)
  153. {
  154. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  155. struct cdns_pcie *pcie = &ep->pcie;
  156. u32 r;
  157. r = find_first_zero_bit(&ep->ob_region_map, BITS_PER_LONG);
  158. if (r >= ep->max_regions - 1) {
  159. dev_err(&epc->dev, "no free outbound region\n");
  160. return -EINVAL;
  161. }
  162. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  163. cdns_pcie_set_outbound_region(pcie, 0, fn, r, false, addr, pci_addr, size);
  164. set_bit(r, &ep->ob_region_map);
  165. ep->ob_addr[r] = addr;
  166. return 0;
  167. }
  168. static void cdns_pcie_ep_unmap_addr(struct pci_epc *epc, u8 fn, u8 vfn,
  169. phys_addr_t addr)
  170. {
  171. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  172. struct cdns_pcie *pcie = &ep->pcie;
  173. u32 r;
  174. for (r = 0; r < ep->max_regions - 1; r++)
  175. if (ep->ob_addr[r] == addr)
  176. break;
  177. if (r == ep->max_regions - 1)
  178. return;
  179. cdns_pcie_reset_outbound_region(pcie, r);
  180. ep->ob_addr[r] = 0;
  181. clear_bit(r, &ep->ob_region_map);
  182. }
  183. static int cdns_pcie_ep_set_msi(struct pci_epc *epc, u8 fn, u8 vfn, u8 mmc)
  184. {
  185. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  186. struct cdns_pcie *pcie = &ep->pcie;
  187. u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
  188. u16 flags;
  189. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  190. /*
  191. * Set the Multiple Message Capable bitfield into the Message Control
  192. * register.
  193. */
  194. flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
  195. flags = (flags & ~PCI_MSI_FLAGS_QMASK) | (mmc << 1);
  196. flags |= PCI_MSI_FLAGS_64BIT;
  197. flags &= ~PCI_MSI_FLAGS_MASKBIT;
  198. cdns_pcie_ep_fn_writew(pcie, fn, cap + PCI_MSI_FLAGS, flags);
  199. return 0;
  200. }
  201. static int cdns_pcie_ep_get_msi(struct pci_epc *epc, u8 fn, u8 vfn)
  202. {
  203. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  204. struct cdns_pcie *pcie = &ep->pcie;
  205. u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
  206. u16 flags, mme;
  207. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  208. /* Validate that the MSI feature is actually enabled. */
  209. flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
  210. if (!(flags & PCI_MSI_FLAGS_ENABLE))
  211. return -EINVAL;
  212. /*
  213. * Get the Multiple Message Enable bitfield from the Message Control
  214. * register.
  215. */
  216. mme = FIELD_GET(PCI_MSI_FLAGS_QSIZE, flags);
  217. return mme;
  218. }
  219. static int cdns_pcie_ep_get_msix(struct pci_epc *epc, u8 func_no, u8 vfunc_no)
  220. {
  221. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  222. struct cdns_pcie *pcie = &ep->pcie;
  223. u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET;
  224. u32 val, reg;
  225. func_no = cdns_pcie_get_fn_from_vfn(pcie, func_no, vfunc_no);
  226. reg = cap + PCI_MSIX_FLAGS;
  227. val = cdns_pcie_ep_fn_readw(pcie, func_no, reg);
  228. if (!(val & PCI_MSIX_FLAGS_ENABLE))
  229. return -EINVAL;
  230. val &= PCI_MSIX_FLAGS_QSIZE;
  231. return val;
  232. }
  233. static int cdns_pcie_ep_set_msix(struct pci_epc *epc, u8 fn, u8 vfn,
  234. u16 interrupts, enum pci_barno bir,
  235. u32 offset)
  236. {
  237. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  238. struct cdns_pcie *pcie = &ep->pcie;
  239. u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET;
  240. u32 val, reg;
  241. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  242. reg = cap + PCI_MSIX_FLAGS;
  243. val = cdns_pcie_ep_fn_readw(pcie, fn, reg);
  244. val &= ~PCI_MSIX_FLAGS_QSIZE;
  245. val |= interrupts;
  246. cdns_pcie_ep_fn_writew(pcie, fn, reg, val);
  247. /* Set MSIX BAR and offset */
  248. reg = cap + PCI_MSIX_TABLE;
  249. val = offset | bir;
  250. cdns_pcie_ep_fn_writel(pcie, fn, reg, val);
  251. /* Set PBA BAR and offset. BAR must match MSIX BAR */
  252. reg = cap + PCI_MSIX_PBA;
  253. val = (offset + (interrupts * PCI_MSIX_ENTRY_SIZE)) | bir;
  254. cdns_pcie_ep_fn_writel(pcie, fn, reg, val);
  255. return 0;
  256. }
  257. static void cdns_pcie_ep_assert_intx(struct cdns_pcie_ep *ep, u8 fn, u8 intx,
  258. bool is_asserted)
  259. {
  260. struct cdns_pcie *pcie = &ep->pcie;
  261. unsigned long flags;
  262. u32 offset;
  263. u16 status;
  264. u8 msg_code;
  265. intx &= 3;
  266. /* Set the outbound region if needed. */
  267. if (unlikely(ep->irq_pci_addr != CDNS_PCIE_EP_IRQ_PCI_ADDR_LEGACY ||
  268. ep->irq_pci_fn != fn)) {
  269. /* First region was reserved for IRQ writes. */
  270. cdns_pcie_set_outbound_region_for_normal_msg(pcie, 0, fn, 0,
  271. ep->irq_phys_addr);
  272. ep->irq_pci_addr = CDNS_PCIE_EP_IRQ_PCI_ADDR_LEGACY;
  273. ep->irq_pci_fn = fn;
  274. }
  275. if (is_asserted) {
  276. ep->irq_pending |= BIT(intx);
  277. msg_code = MSG_CODE_ASSERT_INTA + intx;
  278. } else {
  279. ep->irq_pending &= ~BIT(intx);
  280. msg_code = MSG_CODE_DEASSERT_INTA + intx;
  281. }
  282. spin_lock_irqsave(&ep->lock, flags);
  283. status = cdns_pcie_ep_fn_readw(pcie, fn, PCI_STATUS);
  284. if (((status & PCI_STATUS_INTERRUPT) != 0) ^ (ep->irq_pending != 0)) {
  285. status ^= PCI_STATUS_INTERRUPT;
  286. cdns_pcie_ep_fn_writew(pcie, fn, PCI_STATUS, status);
  287. }
  288. spin_unlock_irqrestore(&ep->lock, flags);
  289. offset = CDNS_PCIE_NORMAL_MSG_ROUTING(MSG_ROUTING_LOCAL) |
  290. CDNS_PCIE_NORMAL_MSG_CODE(msg_code) |
  291. CDNS_PCIE_MSG_NO_DATA;
  292. writel(0, ep->irq_cpu_addr + offset);
  293. }
  294. static int cdns_pcie_ep_send_intx_irq(struct cdns_pcie_ep *ep, u8 fn, u8 vfn,
  295. u8 intx)
  296. {
  297. u16 cmd;
  298. cmd = cdns_pcie_ep_fn_readw(&ep->pcie, fn, PCI_COMMAND);
  299. if (cmd & PCI_COMMAND_INTX_DISABLE)
  300. return -EINVAL;
  301. cdns_pcie_ep_assert_intx(ep, fn, intx, true);
  302. /*
  303. * The mdelay() value was taken from dra7xx_pcie_raise_intx_irq()
  304. */
  305. mdelay(1);
  306. cdns_pcie_ep_assert_intx(ep, fn, intx, false);
  307. return 0;
  308. }
  309. static int cdns_pcie_ep_send_msi_irq(struct cdns_pcie_ep *ep, u8 fn, u8 vfn,
  310. u8 interrupt_num)
  311. {
  312. struct cdns_pcie *pcie = &ep->pcie;
  313. u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
  314. u16 flags, mme, data, data_mask;
  315. u8 msi_count;
  316. u64 pci_addr, pci_addr_mask = 0xff;
  317. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  318. /* Check whether the MSI feature has been enabled by the PCI host. */
  319. flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
  320. if (!(flags & PCI_MSI_FLAGS_ENABLE))
  321. return -EINVAL;
  322. /* Get the number of enabled MSIs */
  323. mme = FIELD_GET(PCI_MSI_FLAGS_QSIZE, flags);
  324. msi_count = 1 << mme;
  325. if (!interrupt_num || interrupt_num > msi_count)
  326. return -EINVAL;
  327. /* Compute the data value to be written. */
  328. data_mask = msi_count - 1;
  329. data = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_DATA_64);
  330. data = (data & ~data_mask) | ((interrupt_num - 1) & data_mask);
  331. /* Get the PCI address where to write the data into. */
  332. pci_addr = cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_HI);
  333. pci_addr <<= 32;
  334. pci_addr |= cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_LO);
  335. pci_addr &= GENMASK_ULL(63, 2);
  336. /* Set the outbound region if needed. */
  337. if (unlikely(ep->irq_pci_addr != (pci_addr & ~pci_addr_mask) ||
  338. ep->irq_pci_fn != fn)) {
  339. /* First region was reserved for IRQ writes. */
  340. cdns_pcie_set_outbound_region(pcie, 0, fn, 0,
  341. false,
  342. ep->irq_phys_addr,
  343. pci_addr & ~pci_addr_mask,
  344. pci_addr_mask + 1);
  345. ep->irq_pci_addr = (pci_addr & ~pci_addr_mask);
  346. ep->irq_pci_fn = fn;
  347. }
  348. writel(data, ep->irq_cpu_addr + (pci_addr & pci_addr_mask));
  349. return 0;
  350. }
  351. static int cdns_pcie_ep_map_msi_irq(struct pci_epc *epc, u8 fn, u8 vfn,
  352. phys_addr_t addr, u8 interrupt_num,
  353. u32 entry_size, u32 *msi_data,
  354. u32 *msi_addr_offset)
  355. {
  356. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  357. u32 cap = CDNS_PCIE_EP_FUNC_MSI_CAP_OFFSET;
  358. struct cdns_pcie *pcie = &ep->pcie;
  359. u64 pci_addr, pci_addr_mask = 0xff;
  360. u16 flags, mme, data, data_mask;
  361. u8 msi_count;
  362. int ret;
  363. int i;
  364. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  365. /* Check whether the MSI feature has been enabled by the PCI host. */
  366. flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_FLAGS);
  367. if (!(flags & PCI_MSI_FLAGS_ENABLE))
  368. return -EINVAL;
  369. /* Get the number of enabled MSIs */
  370. mme = FIELD_GET(PCI_MSI_FLAGS_QSIZE, flags);
  371. msi_count = 1 << mme;
  372. if (!interrupt_num || interrupt_num > msi_count)
  373. return -EINVAL;
  374. /* Compute the data value to be written. */
  375. data_mask = msi_count - 1;
  376. data = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSI_DATA_64);
  377. data = data & ~data_mask;
  378. /* Get the PCI address where to write the data into. */
  379. pci_addr = cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_HI);
  380. pci_addr <<= 32;
  381. pci_addr |= cdns_pcie_ep_fn_readl(pcie, fn, cap + PCI_MSI_ADDRESS_LO);
  382. pci_addr &= GENMASK_ULL(63, 2);
  383. for (i = 0; i < interrupt_num; i++) {
  384. ret = cdns_pcie_ep_map_addr(epc, fn, vfn, addr,
  385. pci_addr & ~pci_addr_mask,
  386. entry_size);
  387. if (ret)
  388. return ret;
  389. addr = addr + entry_size;
  390. }
  391. *msi_data = data;
  392. *msi_addr_offset = pci_addr & pci_addr_mask;
  393. return 0;
  394. }
  395. static int cdns_pcie_ep_send_msix_irq(struct cdns_pcie_ep *ep, u8 fn, u8 vfn,
  396. u16 interrupt_num)
  397. {
  398. u32 cap = CDNS_PCIE_EP_FUNC_MSIX_CAP_OFFSET;
  399. u32 tbl_offset, msg_data, reg;
  400. struct cdns_pcie *pcie = &ep->pcie;
  401. struct pci_epf_msix_tbl *msix_tbl;
  402. struct cdns_pcie_epf *epf;
  403. u64 pci_addr_mask = 0xff;
  404. u64 msg_addr;
  405. u16 flags;
  406. u8 bir;
  407. epf = &ep->epf[fn];
  408. if (vfn > 0)
  409. epf = &epf->epf[vfn - 1];
  410. fn = cdns_pcie_get_fn_from_vfn(pcie, fn, vfn);
  411. /* Check whether the MSI-X feature has been enabled by the PCI host. */
  412. flags = cdns_pcie_ep_fn_readw(pcie, fn, cap + PCI_MSIX_FLAGS);
  413. if (!(flags & PCI_MSIX_FLAGS_ENABLE))
  414. return -EINVAL;
  415. reg = cap + PCI_MSIX_TABLE;
  416. tbl_offset = cdns_pcie_ep_fn_readl(pcie, fn, reg);
  417. bir = FIELD_GET(PCI_MSIX_TABLE_BIR, tbl_offset);
  418. tbl_offset &= PCI_MSIX_TABLE_OFFSET;
  419. msix_tbl = epf->epf_bar[bir]->addr + tbl_offset;
  420. msg_addr = msix_tbl[(interrupt_num - 1)].msg_addr;
  421. msg_data = msix_tbl[(interrupt_num - 1)].msg_data;
  422. /* Set the outbound region if needed. */
  423. if (ep->irq_pci_addr != (msg_addr & ~pci_addr_mask) ||
  424. ep->irq_pci_fn != fn) {
  425. /* First region was reserved for IRQ writes. */
  426. cdns_pcie_set_outbound_region(pcie, 0, fn, 0,
  427. false,
  428. ep->irq_phys_addr,
  429. msg_addr & ~pci_addr_mask,
  430. pci_addr_mask + 1);
  431. ep->irq_pci_addr = (msg_addr & ~pci_addr_mask);
  432. ep->irq_pci_fn = fn;
  433. }
  434. writel(msg_data, ep->irq_cpu_addr + (msg_addr & pci_addr_mask));
  435. return 0;
  436. }
  437. static int cdns_pcie_ep_raise_irq(struct pci_epc *epc, u8 fn, u8 vfn,
  438. unsigned int type, u16 interrupt_num)
  439. {
  440. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  441. struct cdns_pcie *pcie = &ep->pcie;
  442. struct device *dev = pcie->dev;
  443. switch (type) {
  444. case PCI_IRQ_INTX:
  445. if (vfn > 0) {
  446. dev_err(dev, "Cannot raise INTX interrupts for VF\n");
  447. return -EINVAL;
  448. }
  449. return cdns_pcie_ep_send_intx_irq(ep, fn, vfn, 0);
  450. case PCI_IRQ_MSI:
  451. return cdns_pcie_ep_send_msi_irq(ep, fn, vfn, interrupt_num);
  452. case PCI_IRQ_MSIX:
  453. return cdns_pcie_ep_send_msix_irq(ep, fn, vfn, interrupt_num);
  454. default:
  455. break;
  456. }
  457. return -EINVAL;
  458. }
  459. static int cdns_pcie_ep_start(struct pci_epc *epc)
  460. {
  461. struct cdns_pcie_ep *ep = epc_get_drvdata(epc);
  462. struct cdns_pcie *pcie = &ep->pcie;
  463. struct device *dev = pcie->dev;
  464. int max_epfs = sizeof(epc->function_num_map) * 8;
  465. int ret, epf, last_fn;
  466. u32 reg, value;
  467. /*
  468. * BIT(0) is hardwired to 1, hence function 0 is always enabled
  469. * and can't be disabled anyway.
  470. */
  471. cdns_pcie_writel(pcie, CDNS_PCIE_LM_EP_FUNC_CFG, epc->function_num_map);
  472. /*
  473. * Next function field in ARI_CAP_AND_CTR register for last function
  474. * should be 0.
  475. * Clearing Next Function Number field for the last function used.
  476. */
  477. last_fn = find_last_bit(&epc->function_num_map, BITS_PER_LONG);
  478. reg = CDNS_PCIE_CORE_PF_I_ARI_CAP_AND_CTRL(last_fn);
  479. value = cdns_pcie_readl(pcie, reg);
  480. value &= ~CDNS_PCIE_ARI_CAP_NFN_MASK;
  481. cdns_pcie_writel(pcie, reg, value);
  482. if (ep->quirk_disable_flr) {
  483. for (epf = 0; epf < max_epfs; epf++) {
  484. if (!(epc->function_num_map & BIT(epf)))
  485. continue;
  486. value = cdns_pcie_ep_fn_readl(pcie, epf,
  487. CDNS_PCIE_EP_FUNC_DEV_CAP_OFFSET +
  488. PCI_EXP_DEVCAP);
  489. value &= ~PCI_EXP_DEVCAP_FLR;
  490. cdns_pcie_ep_fn_writel(pcie, epf,
  491. CDNS_PCIE_EP_FUNC_DEV_CAP_OFFSET +
  492. PCI_EXP_DEVCAP, value);
  493. }
  494. }
  495. ret = cdns_pcie_start_link(pcie);
  496. if (ret) {
  497. dev_err(dev, "Failed to start link\n");
  498. return ret;
  499. }
  500. return 0;
  501. }
  502. static const struct pci_epc_features cdns_pcie_epc_vf_features = {
  503. .linkup_notifier = false,
  504. .msi_capable = true,
  505. .msix_capable = true,
  506. .align = 65536,
  507. };
  508. static const struct pci_epc_features cdns_pcie_epc_features = {
  509. .linkup_notifier = false,
  510. .msi_capable = true,
  511. .msix_capable = true,
  512. .align = 256,
  513. };
  514. static const struct pci_epc_features*
  515. cdns_pcie_ep_get_features(struct pci_epc *epc, u8 func_no, u8 vfunc_no)
  516. {
  517. if (!vfunc_no)
  518. return &cdns_pcie_epc_features;
  519. return &cdns_pcie_epc_vf_features;
  520. }
  521. static const struct pci_epc_ops cdns_pcie_epc_ops = {
  522. .write_header = cdns_pcie_ep_write_header,
  523. .set_bar = cdns_pcie_ep_set_bar,
  524. .clear_bar = cdns_pcie_ep_clear_bar,
  525. .map_addr = cdns_pcie_ep_map_addr,
  526. .unmap_addr = cdns_pcie_ep_unmap_addr,
  527. .set_msi = cdns_pcie_ep_set_msi,
  528. .get_msi = cdns_pcie_ep_get_msi,
  529. .set_msix = cdns_pcie_ep_set_msix,
  530. .get_msix = cdns_pcie_ep_get_msix,
  531. .raise_irq = cdns_pcie_ep_raise_irq,
  532. .map_msi_irq = cdns_pcie_ep_map_msi_irq,
  533. .start = cdns_pcie_ep_start,
  534. .get_features = cdns_pcie_ep_get_features,
  535. };
  536. int cdns_pcie_ep_setup(struct cdns_pcie_ep *ep)
  537. {
  538. struct device *dev = ep->pcie.dev;
  539. struct platform_device *pdev = to_platform_device(dev);
  540. struct device_node *np = dev->of_node;
  541. struct cdns_pcie *pcie = &ep->pcie;
  542. struct cdns_pcie_epf *epf;
  543. struct resource *res;
  544. struct pci_epc *epc;
  545. int ret;
  546. int i;
  547. pcie->is_rc = false;
  548. pcie->reg_base = devm_platform_ioremap_resource_byname(pdev, "reg");
  549. if (IS_ERR(pcie->reg_base)) {
  550. dev_err(dev, "missing \"reg\"\n");
  551. return PTR_ERR(pcie->reg_base);
  552. }
  553. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "mem");
  554. if (!res) {
  555. dev_err(dev, "missing \"mem\"\n");
  556. return -EINVAL;
  557. }
  558. pcie->mem_res = res;
  559. ep->max_regions = CDNS_PCIE_MAX_OB;
  560. of_property_read_u32(np, "cdns,max-outbound-regions", &ep->max_regions);
  561. ep->ob_addr = devm_kcalloc(dev,
  562. ep->max_regions, sizeof(*ep->ob_addr),
  563. GFP_KERNEL);
  564. if (!ep->ob_addr)
  565. return -ENOMEM;
  566. /* Disable all but function 0 (anyway BIT(0) is hardwired to 1). */
  567. cdns_pcie_writel(pcie, CDNS_PCIE_LM_EP_FUNC_CFG, BIT(0));
  568. epc = devm_pci_epc_create(dev, &cdns_pcie_epc_ops);
  569. if (IS_ERR(epc)) {
  570. dev_err(dev, "failed to create epc device\n");
  571. return PTR_ERR(epc);
  572. }
  573. epc_set_drvdata(epc, ep);
  574. if (of_property_read_u8(np, "max-functions", &epc->max_functions) < 0)
  575. epc->max_functions = 1;
  576. ep->epf = devm_kcalloc(dev, epc->max_functions, sizeof(*ep->epf),
  577. GFP_KERNEL);
  578. if (!ep->epf)
  579. return -ENOMEM;
  580. epc->max_vfs = devm_kcalloc(dev, epc->max_functions,
  581. sizeof(*epc->max_vfs), GFP_KERNEL);
  582. if (!epc->max_vfs)
  583. return -ENOMEM;
  584. ret = of_property_read_u8_array(np, "max-virtual-functions",
  585. epc->max_vfs, epc->max_functions);
  586. if (ret == 0) {
  587. for (i = 0; i < epc->max_functions; i++) {
  588. epf = &ep->epf[i];
  589. if (epc->max_vfs[i] == 0)
  590. continue;
  591. epf->epf = devm_kcalloc(dev, epc->max_vfs[i],
  592. sizeof(*ep->epf), GFP_KERNEL);
  593. if (!epf->epf)
  594. return -ENOMEM;
  595. }
  596. }
  597. ret = pci_epc_mem_init(epc, pcie->mem_res->start,
  598. resource_size(pcie->mem_res), PAGE_SIZE);
  599. if (ret < 0) {
  600. dev_err(dev, "failed to initialize the memory space\n");
  601. return ret;
  602. }
  603. ep->irq_cpu_addr = pci_epc_mem_alloc_addr(epc, &ep->irq_phys_addr,
  604. SZ_128K);
  605. if (!ep->irq_cpu_addr) {
  606. dev_err(dev, "failed to reserve memory space for MSI\n");
  607. ret = -ENOMEM;
  608. goto free_epc_mem;
  609. }
  610. ep->irq_pci_addr = CDNS_PCIE_EP_IRQ_PCI_ADDR_NONE;
  611. /* Reserve region 0 for IRQs */
  612. set_bit(0, &ep->ob_region_map);
  613. if (ep->quirk_detect_quiet_flag)
  614. cdns_pcie_detect_quiet_min_delay_set(&ep->pcie);
  615. spin_lock_init(&ep->lock);
  616. pci_epc_init_notify(epc);
  617. return 0;
  618. free_epc_mem:
  619. pci_epc_mem_exit(epc);
  620. return ret;
  621. }