pcie-rockchip.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Rockchip AXI PCIe host controller driver
  4. *
  5. * Copyright (c) 2016 Rockchip, Inc.
  6. *
  7. * Author: Shawn Lin <shawn.lin@rock-chips.com>
  8. * Wenrui Li <wenrui.li@rock-chips.com>
  9. *
  10. * Bits taken from Synopsys DesignWare Host controller driver and
  11. * ARM PCI Host generic driver.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio/consumer.h>
  16. #include <linux/iopoll.h>
  17. #include <linux/of.h>
  18. #include <linux/of_pci.h>
  19. #include <linux/phy/phy.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/reset.h>
  22. #include "../pci.h"
  23. #include "pcie-rockchip.h"
  24. int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
  25. {
  26. struct device *dev = rockchip->dev;
  27. struct platform_device *pdev = to_platform_device(dev);
  28. struct device_node *node = dev->of_node;
  29. struct resource *regs;
  30. int err;
  31. if (rockchip->is_rc) {
  32. regs = platform_get_resource_byname(pdev,
  33. IORESOURCE_MEM,
  34. "axi-base");
  35. rockchip->reg_base = devm_pci_remap_cfg_resource(dev, regs);
  36. if (IS_ERR(rockchip->reg_base))
  37. return PTR_ERR(rockchip->reg_base);
  38. } else {
  39. rockchip->mem_res =
  40. platform_get_resource_byname(pdev, IORESOURCE_MEM,
  41. "mem-base");
  42. if (!rockchip->mem_res)
  43. return -EINVAL;
  44. }
  45. rockchip->apb_base =
  46. devm_platform_ioremap_resource_byname(pdev, "apb-base");
  47. if (IS_ERR(rockchip->apb_base))
  48. return PTR_ERR(rockchip->apb_base);
  49. err = rockchip_pcie_get_phys(rockchip);
  50. if (err)
  51. return err;
  52. rockchip->lanes = 1;
  53. err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
  54. if (!err && (rockchip->lanes == 0 ||
  55. rockchip->lanes == 3 ||
  56. rockchip->lanes > 4)) {
  57. dev_warn(dev, "invalid num-lanes, default to use one lane\n");
  58. rockchip->lanes = 1;
  59. }
  60. rockchip->link_gen = of_pci_get_max_link_speed(node);
  61. if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
  62. rockchip->link_gen = 2;
  63. rockchip->core_rst = devm_reset_control_get_exclusive(dev, "core");
  64. if (IS_ERR(rockchip->core_rst)) {
  65. if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
  66. dev_err(dev, "missing core reset property in node\n");
  67. return PTR_ERR(rockchip->core_rst);
  68. }
  69. rockchip->mgmt_rst = devm_reset_control_get_exclusive(dev, "mgmt");
  70. if (IS_ERR(rockchip->mgmt_rst)) {
  71. if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
  72. dev_err(dev, "missing mgmt reset property in node\n");
  73. return PTR_ERR(rockchip->mgmt_rst);
  74. }
  75. rockchip->mgmt_sticky_rst = devm_reset_control_get_exclusive(dev,
  76. "mgmt-sticky");
  77. if (IS_ERR(rockchip->mgmt_sticky_rst)) {
  78. if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
  79. dev_err(dev, "missing mgmt-sticky reset property in node\n");
  80. return PTR_ERR(rockchip->mgmt_sticky_rst);
  81. }
  82. rockchip->pipe_rst = devm_reset_control_get_exclusive(dev, "pipe");
  83. if (IS_ERR(rockchip->pipe_rst)) {
  84. if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
  85. dev_err(dev, "missing pipe reset property in node\n");
  86. return PTR_ERR(rockchip->pipe_rst);
  87. }
  88. rockchip->pm_rst = devm_reset_control_get_exclusive(dev, "pm");
  89. if (IS_ERR(rockchip->pm_rst)) {
  90. if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
  91. dev_err(dev, "missing pm reset property in node\n");
  92. return PTR_ERR(rockchip->pm_rst);
  93. }
  94. rockchip->pclk_rst = devm_reset_control_get_exclusive(dev, "pclk");
  95. if (IS_ERR(rockchip->pclk_rst)) {
  96. if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
  97. dev_err(dev, "missing pclk reset property in node\n");
  98. return PTR_ERR(rockchip->pclk_rst);
  99. }
  100. rockchip->aclk_rst = devm_reset_control_get_exclusive(dev, "aclk");
  101. if (IS_ERR(rockchip->aclk_rst)) {
  102. if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
  103. dev_err(dev, "missing aclk reset property in node\n");
  104. return PTR_ERR(rockchip->aclk_rst);
  105. }
  106. if (rockchip->is_rc) {
  107. rockchip->ep_gpio = devm_gpiod_get_optional(dev, "ep",
  108. GPIOD_OUT_LOW);
  109. if (IS_ERR(rockchip->ep_gpio))
  110. return dev_err_probe(dev, PTR_ERR(rockchip->ep_gpio),
  111. "failed to get ep GPIO\n");
  112. }
  113. rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
  114. if (IS_ERR(rockchip->aclk_pcie)) {
  115. dev_err(dev, "aclk clock not found\n");
  116. return PTR_ERR(rockchip->aclk_pcie);
  117. }
  118. rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
  119. if (IS_ERR(rockchip->aclk_perf_pcie)) {
  120. dev_err(dev, "aclk_perf clock not found\n");
  121. return PTR_ERR(rockchip->aclk_perf_pcie);
  122. }
  123. rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
  124. if (IS_ERR(rockchip->hclk_pcie)) {
  125. dev_err(dev, "hclk clock not found\n");
  126. return PTR_ERR(rockchip->hclk_pcie);
  127. }
  128. rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
  129. if (IS_ERR(rockchip->clk_pcie_pm)) {
  130. dev_err(dev, "pm clock not found\n");
  131. return PTR_ERR(rockchip->clk_pcie_pm);
  132. }
  133. return 0;
  134. }
  135. EXPORT_SYMBOL_GPL(rockchip_pcie_parse_dt);
  136. #define rockchip_pcie_read_addr(addr) rockchip_pcie_read(rockchip, addr)
  137. /* 100 ms max wait time for PHY PLLs to lock */
  138. #define RK_PHY_PLL_LOCK_TIMEOUT_US 100000
  139. /* Sleep should be less than 20ms */
  140. #define RK_PHY_PLL_LOCK_SLEEP_US 1000
  141. int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
  142. {
  143. struct device *dev = rockchip->dev;
  144. int err, i;
  145. u32 regs;
  146. err = reset_control_assert(rockchip->aclk_rst);
  147. if (err) {
  148. dev_err(dev, "assert aclk_rst err %d\n", err);
  149. return err;
  150. }
  151. err = reset_control_assert(rockchip->pclk_rst);
  152. if (err) {
  153. dev_err(dev, "assert pclk_rst err %d\n", err);
  154. return err;
  155. }
  156. err = reset_control_assert(rockchip->pm_rst);
  157. if (err) {
  158. dev_err(dev, "assert pm_rst err %d\n", err);
  159. return err;
  160. }
  161. for (i = 0; i < MAX_LANE_NUM; i++) {
  162. err = phy_init(rockchip->phys[i]);
  163. if (err) {
  164. dev_err(dev, "init phy%d err %d\n", i, err);
  165. goto err_exit_phy;
  166. }
  167. }
  168. err = reset_control_assert(rockchip->core_rst);
  169. if (err) {
  170. dev_err(dev, "assert core_rst err %d\n", err);
  171. goto err_exit_phy;
  172. }
  173. err = reset_control_assert(rockchip->mgmt_rst);
  174. if (err) {
  175. dev_err(dev, "assert mgmt_rst err %d\n", err);
  176. goto err_exit_phy;
  177. }
  178. err = reset_control_assert(rockchip->mgmt_sticky_rst);
  179. if (err) {
  180. dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
  181. goto err_exit_phy;
  182. }
  183. err = reset_control_assert(rockchip->pipe_rst);
  184. if (err) {
  185. dev_err(dev, "assert pipe_rst err %d\n", err);
  186. goto err_exit_phy;
  187. }
  188. udelay(10);
  189. err = reset_control_deassert(rockchip->pm_rst);
  190. if (err) {
  191. dev_err(dev, "deassert pm_rst err %d\n", err);
  192. goto err_exit_phy;
  193. }
  194. err = reset_control_deassert(rockchip->aclk_rst);
  195. if (err) {
  196. dev_err(dev, "deassert aclk_rst err %d\n", err);
  197. goto err_exit_phy;
  198. }
  199. err = reset_control_deassert(rockchip->pclk_rst);
  200. if (err) {
  201. dev_err(dev, "deassert pclk_rst err %d\n", err);
  202. goto err_exit_phy;
  203. }
  204. if (rockchip->link_gen == 2)
  205. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_2,
  206. PCIE_CLIENT_CONFIG);
  207. else
  208. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_1,
  209. PCIE_CLIENT_CONFIG);
  210. regs = PCIE_CLIENT_LINK_TRAIN_ENABLE | PCIE_CLIENT_ARI_ENABLE |
  211. PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes);
  212. if (rockchip->is_rc)
  213. regs |= PCIE_CLIENT_CONF_ENABLE | PCIE_CLIENT_MODE_RC;
  214. else
  215. regs |= PCIE_CLIENT_CONF_DISABLE | PCIE_CLIENT_MODE_EP;
  216. rockchip_pcie_write(rockchip, regs, PCIE_CLIENT_CONFIG);
  217. for (i = 0; i < MAX_LANE_NUM; i++) {
  218. err = phy_power_on(rockchip->phys[i]);
  219. if (err) {
  220. dev_err(dev, "power on phy%d err %d\n", i, err);
  221. goto err_power_off_phy;
  222. }
  223. }
  224. err = readx_poll_timeout(rockchip_pcie_read_addr,
  225. PCIE_CLIENT_SIDE_BAND_STATUS,
  226. regs, !(regs & PCIE_CLIENT_PHY_ST),
  227. RK_PHY_PLL_LOCK_SLEEP_US,
  228. RK_PHY_PLL_LOCK_TIMEOUT_US);
  229. if (err) {
  230. dev_err(dev, "PHY PLLs could not lock, %d\n", err);
  231. goto err_power_off_phy;
  232. }
  233. /*
  234. * Please don't reorder the deassert sequence of the following
  235. * four reset pins.
  236. */
  237. err = reset_control_deassert(rockchip->mgmt_sticky_rst);
  238. if (err) {
  239. dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
  240. goto err_power_off_phy;
  241. }
  242. err = reset_control_deassert(rockchip->core_rst);
  243. if (err) {
  244. dev_err(dev, "deassert core_rst err %d\n", err);
  245. goto err_power_off_phy;
  246. }
  247. err = reset_control_deassert(rockchip->mgmt_rst);
  248. if (err) {
  249. dev_err(dev, "deassert mgmt_rst err %d\n", err);
  250. goto err_power_off_phy;
  251. }
  252. err = reset_control_deassert(rockchip->pipe_rst);
  253. if (err) {
  254. dev_err(dev, "deassert pipe_rst err %d\n", err);
  255. goto err_power_off_phy;
  256. }
  257. return 0;
  258. err_power_off_phy:
  259. while (i--)
  260. phy_power_off(rockchip->phys[i]);
  261. i = MAX_LANE_NUM;
  262. err_exit_phy:
  263. while (i--)
  264. phy_exit(rockchip->phys[i]);
  265. return err;
  266. }
  267. EXPORT_SYMBOL_GPL(rockchip_pcie_init_port);
  268. int rockchip_pcie_get_phys(struct rockchip_pcie *rockchip)
  269. {
  270. struct device *dev = rockchip->dev;
  271. struct phy *phy;
  272. char *name;
  273. u32 i;
  274. phy = devm_phy_get(dev, "pcie-phy");
  275. if (!IS_ERR(phy)) {
  276. rockchip->legacy_phy = true;
  277. rockchip->phys[0] = phy;
  278. dev_warn(dev, "legacy phy model is deprecated!\n");
  279. return 0;
  280. }
  281. if (PTR_ERR(phy) == -EPROBE_DEFER)
  282. return PTR_ERR(phy);
  283. dev_dbg(dev, "missing legacy phy; search for per-lane PHY\n");
  284. for (i = 0; i < MAX_LANE_NUM; i++) {
  285. name = kasprintf(GFP_KERNEL, "pcie-phy-%u", i);
  286. if (!name)
  287. return -ENOMEM;
  288. phy = devm_of_phy_get(dev, dev->of_node, name);
  289. kfree(name);
  290. if (IS_ERR(phy)) {
  291. if (PTR_ERR(phy) != -EPROBE_DEFER)
  292. dev_err(dev, "missing phy for lane %d: %ld\n",
  293. i, PTR_ERR(phy));
  294. return PTR_ERR(phy);
  295. }
  296. rockchip->phys[i] = phy;
  297. }
  298. return 0;
  299. }
  300. EXPORT_SYMBOL_GPL(rockchip_pcie_get_phys);
  301. void rockchip_pcie_deinit_phys(struct rockchip_pcie *rockchip)
  302. {
  303. int i;
  304. for (i = 0; i < MAX_LANE_NUM; i++) {
  305. /* inactive lanes are already powered off */
  306. if (rockchip->lanes_map & BIT(i))
  307. phy_power_off(rockchip->phys[i]);
  308. phy_exit(rockchip->phys[i]);
  309. }
  310. }
  311. EXPORT_SYMBOL_GPL(rockchip_pcie_deinit_phys);
  312. int rockchip_pcie_enable_clocks(struct rockchip_pcie *rockchip)
  313. {
  314. struct device *dev = rockchip->dev;
  315. int err;
  316. err = clk_prepare_enable(rockchip->aclk_pcie);
  317. if (err) {
  318. dev_err(dev, "unable to enable aclk_pcie clock\n");
  319. return err;
  320. }
  321. err = clk_prepare_enable(rockchip->aclk_perf_pcie);
  322. if (err) {
  323. dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
  324. goto err_aclk_perf_pcie;
  325. }
  326. err = clk_prepare_enable(rockchip->hclk_pcie);
  327. if (err) {
  328. dev_err(dev, "unable to enable hclk_pcie clock\n");
  329. goto err_hclk_pcie;
  330. }
  331. err = clk_prepare_enable(rockchip->clk_pcie_pm);
  332. if (err) {
  333. dev_err(dev, "unable to enable clk_pcie_pm clock\n");
  334. goto err_clk_pcie_pm;
  335. }
  336. return 0;
  337. err_clk_pcie_pm:
  338. clk_disable_unprepare(rockchip->hclk_pcie);
  339. err_hclk_pcie:
  340. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  341. err_aclk_perf_pcie:
  342. clk_disable_unprepare(rockchip->aclk_pcie);
  343. return err;
  344. }
  345. EXPORT_SYMBOL_GPL(rockchip_pcie_enable_clocks);
  346. void rockchip_pcie_disable_clocks(void *data)
  347. {
  348. struct rockchip_pcie *rockchip = data;
  349. clk_disable_unprepare(rockchip->clk_pcie_pm);
  350. clk_disable_unprepare(rockchip->hclk_pcie);
  351. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  352. clk_disable_unprepare(rockchip->aclk_pcie);
  353. }
  354. EXPORT_SYMBOL_GPL(rockchip_pcie_disable_clocks);
  355. void rockchip_pcie_cfg_configuration_accesses(
  356. struct rockchip_pcie *rockchip, u32 type)
  357. {
  358. u32 ob_desc_0;
  359. /* Configuration Accesses for region 0 */
  360. rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
  361. rockchip_pcie_write(rockchip,
  362. (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
  363. PCIE_CORE_OB_REGION_ADDR0);
  364. rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
  365. PCIE_CORE_OB_REGION_ADDR1);
  366. ob_desc_0 = rockchip_pcie_read(rockchip, PCIE_CORE_OB_REGION_DESC0);
  367. ob_desc_0 &= ~(RC_REGION_0_TYPE_MASK);
  368. ob_desc_0 |= (type | (0x1 << 23));
  369. rockchip_pcie_write(rockchip, ob_desc_0, PCIE_CORE_OB_REGION_DESC0);
  370. rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
  371. }
  372. EXPORT_SYMBOL_GPL(rockchip_pcie_cfg_configuration_accesses);