peci-npcm.c 8.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298
  1. // SPDX-License-Identifier: GPL-2.0
  2. // Copyright (c) 2019 Nuvoton Technology corporation
  3. #include <linux/bitfield.h>
  4. #include <linux/clk.h>
  5. #include <linux/interrupt.h>
  6. #include <linux/jiffies.h>
  7. #include <linux/module.h>
  8. #include <linux/of.h>
  9. #include <linux/peci.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/regmap.h>
  12. #include <linux/reset.h>
  13. /* NPCM GCR module */
  14. #define NPCM_INTCR3_OFFSET 0x9C
  15. #define NPCM_INTCR3_PECIVSEL BIT(19)
  16. /* NPCM PECI Registers */
  17. #define NPCM_PECI_CTL_STS 0x00
  18. #define NPCM_PECI_RD_LENGTH 0x04
  19. #define NPCM_PECI_ADDR 0x08
  20. #define NPCM_PECI_CMD 0x0C
  21. #define NPCM_PECI_CTL2 0x10
  22. #define NPCM_PECI_WR_LENGTH 0x1C
  23. #define NPCM_PECI_PDDR 0x2C
  24. #define NPCM_PECI_DAT_INOUT(n) (0x100 + ((n) * 4))
  25. #define NPCM_PECI_MAX_REG 0x200
  26. /* NPCM_PECI_CTL_STS - 0x00 : Control Register */
  27. #define NPCM_PECI_CTRL_DONE_INT_EN BIT(6)
  28. #define NPCM_PECI_CTRL_ABRT_ERR BIT(4)
  29. #define NPCM_PECI_CTRL_CRC_ERR BIT(3)
  30. #define NPCM_PECI_CTRL_DONE BIT(1)
  31. #define NPCM_PECI_CTRL_START_BUSY BIT(0)
  32. /* NPCM_PECI_RD_LENGTH - 0x04 : Command Register */
  33. #define NPCM_PECI_RD_LEN_MASK GENMASK(6, 0)
  34. /* NPCM_PECI_CMD - 0x10 : Command Register */
  35. #define NPCM_PECI_CTL2_MASK GENMASK(7, 6)
  36. /* NPCM_PECI_WR_LENGTH - 0x1C : Command Register */
  37. #define NPCM_PECI_WR_LEN_MASK GENMASK(6, 0)
  38. /* NPCM_PECI_PDDR - 0x2C : Command Register */
  39. #define NPCM_PECI_PDDR_MASK GENMASK(4, 0)
  40. #define NPCM_PECI_INT_MASK (NPCM_PECI_CTRL_ABRT_ERR | \
  41. NPCM_PECI_CTRL_CRC_ERR | \
  42. NPCM_PECI_CTRL_DONE)
  43. #define NPCM_PECI_IDLE_CHECK_TIMEOUT_USEC (50 * USEC_PER_MSEC)
  44. #define NPCM_PECI_IDLE_CHECK_INTERVAL_USEC (10 * USEC_PER_MSEC)
  45. #define NPCM_PECI_CMD_TIMEOUT_MS_DEFAULT 1000
  46. #define NPCM_PECI_CMD_TIMEOUT_MS_MAX 60000
  47. #define NPCM_PECI_HOST_NEG_BIT_RATE_DEFAULT 15
  48. #define NPCM_PECI_PULL_DOWN_DEFAULT 0
  49. struct npcm_peci {
  50. u32 cmd_timeout_ms;
  51. struct completion xfer_complete;
  52. struct regmap *regmap;
  53. u32 status;
  54. spinlock_t lock; /* to sync completion status handling */
  55. struct peci_controller *controller;
  56. struct device *dev;
  57. struct clk *clk;
  58. int irq;
  59. };
  60. static int npcm_peci_xfer(struct peci_controller *controller, u8 addr, struct peci_request *req)
  61. {
  62. struct npcm_peci *priv = dev_get_drvdata(controller->dev.parent);
  63. unsigned long timeout = msecs_to_jiffies(priv->cmd_timeout_ms);
  64. unsigned int msg_rd;
  65. u32 cmd_sts;
  66. int i, ret;
  67. /* Check command sts and bus idle state */
  68. ret = regmap_read_poll_timeout(priv->regmap, NPCM_PECI_CTL_STS, cmd_sts,
  69. !(cmd_sts & NPCM_PECI_CTRL_START_BUSY),
  70. NPCM_PECI_IDLE_CHECK_INTERVAL_USEC,
  71. NPCM_PECI_IDLE_CHECK_TIMEOUT_USEC);
  72. if (ret)
  73. return ret; /* -ETIMEDOUT */
  74. spin_lock_irq(&priv->lock);
  75. reinit_completion(&priv->xfer_complete);
  76. regmap_write(priv->regmap, NPCM_PECI_ADDR, addr);
  77. regmap_write(priv->regmap, NPCM_PECI_RD_LENGTH, NPCM_PECI_WR_LEN_MASK & req->rx.len);
  78. regmap_write(priv->regmap, NPCM_PECI_WR_LENGTH, NPCM_PECI_WR_LEN_MASK & req->tx.len);
  79. if (req->tx.len) {
  80. regmap_write(priv->regmap, NPCM_PECI_CMD, req->tx.buf[0]);
  81. for (i = 0; i < (req->tx.len - 1); i++)
  82. regmap_write(priv->regmap, NPCM_PECI_DAT_INOUT(i), req->tx.buf[i + 1]);
  83. }
  84. #if IS_ENABLED(CONFIG_DYNAMIC_DEBUG)
  85. dev_dbg(priv->dev, "addr : %#02x, tx.len : %#02x, rx.len : %#02x\n",
  86. addr, req->tx.len, req->rx.len);
  87. print_hex_dump_bytes("TX : ", DUMP_PREFIX_NONE, req->tx.buf, req->tx.len);
  88. #endif
  89. priv->status = 0;
  90. regmap_update_bits(priv->regmap, NPCM_PECI_CTL_STS, NPCM_PECI_CTRL_START_BUSY,
  91. NPCM_PECI_CTRL_START_BUSY);
  92. spin_unlock_irq(&priv->lock);
  93. ret = wait_for_completion_interruptible_timeout(&priv->xfer_complete, timeout);
  94. if (ret < 0)
  95. return ret;
  96. if (ret == 0) {
  97. dev_dbg(priv->dev, "timeout waiting for a response\n");
  98. return -ETIMEDOUT;
  99. }
  100. spin_lock_irq(&priv->lock);
  101. if (priv->status != NPCM_PECI_CTRL_DONE) {
  102. spin_unlock_irq(&priv->lock);
  103. dev_dbg(priv->dev, "no valid response, status: %#02x\n", priv->status);
  104. return -EIO;
  105. }
  106. regmap_write(priv->regmap, NPCM_PECI_CMD, 0);
  107. for (i = 0; i < req->rx.len; i++) {
  108. regmap_read(priv->regmap, NPCM_PECI_DAT_INOUT(i), &msg_rd);
  109. req->rx.buf[i] = (u8)msg_rd;
  110. }
  111. spin_unlock_irq(&priv->lock);
  112. #if IS_ENABLED(CONFIG_DYNAMIC_DEBUG)
  113. print_hex_dump_bytes("RX : ", DUMP_PREFIX_NONE, req->rx.buf, req->rx.len);
  114. #endif
  115. return 0;
  116. }
  117. static irqreturn_t npcm_peci_irq_handler(int irq, void *arg)
  118. {
  119. struct npcm_peci *priv = arg;
  120. u32 status_ack = 0;
  121. u32 status;
  122. spin_lock(&priv->lock);
  123. regmap_read(priv->regmap, NPCM_PECI_CTL_STS, &status);
  124. priv->status |= (status & NPCM_PECI_INT_MASK);
  125. if (status & NPCM_PECI_CTRL_CRC_ERR)
  126. status_ack |= NPCM_PECI_CTRL_CRC_ERR;
  127. if (status & NPCM_PECI_CTRL_ABRT_ERR)
  128. status_ack |= NPCM_PECI_CTRL_ABRT_ERR;
  129. /*
  130. * All commands should be ended up with a NPCM_PECI_CTRL_DONE
  131. * bit set even in an error case.
  132. */
  133. if (status & NPCM_PECI_CTRL_DONE) {
  134. status_ack |= NPCM_PECI_CTRL_DONE;
  135. complete(&priv->xfer_complete);
  136. }
  137. regmap_write_bits(priv->regmap, NPCM_PECI_CTL_STS, NPCM_PECI_INT_MASK, status_ack);
  138. spin_unlock(&priv->lock);
  139. return IRQ_HANDLED;
  140. }
  141. static int npcm_peci_init_ctrl(struct npcm_peci *priv)
  142. {
  143. u32 cmd_sts;
  144. int ret;
  145. priv->clk = devm_clk_get_enabled(priv->dev, NULL);
  146. if (IS_ERR(priv->clk)) {
  147. dev_err(priv->dev, "failed to get ref clock\n");
  148. return PTR_ERR(priv->clk);
  149. }
  150. ret = device_property_read_u32(priv->dev, "cmd-timeout-ms", &priv->cmd_timeout_ms);
  151. if (ret) {
  152. priv->cmd_timeout_ms = NPCM_PECI_CMD_TIMEOUT_MS_DEFAULT;
  153. } else if (priv->cmd_timeout_ms > NPCM_PECI_CMD_TIMEOUT_MS_MAX ||
  154. priv->cmd_timeout_ms == 0) {
  155. dev_warn(priv->dev, "invalid cmd-timeout-ms: %u, falling back to: %u\n",
  156. priv->cmd_timeout_ms, NPCM_PECI_CMD_TIMEOUT_MS_DEFAULT);
  157. priv->cmd_timeout_ms = NPCM_PECI_CMD_TIMEOUT_MS_DEFAULT;
  158. }
  159. regmap_update_bits(priv->regmap, NPCM_PECI_CTL2, NPCM_PECI_CTL2_MASK,
  160. NPCM_PECI_PULL_DOWN_DEFAULT << 6);
  161. regmap_update_bits(priv->regmap, NPCM_PECI_PDDR, NPCM_PECI_PDDR_MASK,
  162. NPCM_PECI_HOST_NEG_BIT_RATE_DEFAULT);
  163. ret = regmap_read_poll_timeout(priv->regmap, NPCM_PECI_CTL_STS, cmd_sts,
  164. !(cmd_sts & NPCM_PECI_CTRL_START_BUSY),
  165. NPCM_PECI_IDLE_CHECK_INTERVAL_USEC,
  166. NPCM_PECI_IDLE_CHECK_TIMEOUT_USEC);
  167. if (ret)
  168. return ret; /* -ETIMEDOUT */
  169. /* PECI interrupt enable */
  170. regmap_update_bits(priv->regmap, NPCM_PECI_CTL_STS, NPCM_PECI_CTRL_DONE_INT_EN,
  171. NPCM_PECI_CTRL_DONE_INT_EN);
  172. return 0;
  173. }
  174. static const struct regmap_config npcm_peci_regmap_config = {
  175. .reg_bits = 8,
  176. .val_bits = 8,
  177. .max_register = NPCM_PECI_MAX_REG,
  178. .fast_io = true,
  179. };
  180. static struct peci_controller_ops npcm_ops = {
  181. .xfer = npcm_peci_xfer,
  182. };
  183. static int npcm_peci_probe(struct platform_device *pdev)
  184. {
  185. struct peci_controller *controller;
  186. struct npcm_peci *priv;
  187. void __iomem *base;
  188. int ret;
  189. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  190. if (!priv)
  191. return -ENOMEM;
  192. priv->dev = &pdev->dev;
  193. dev_set_drvdata(&pdev->dev, priv);
  194. base = devm_platform_ioremap_resource(pdev, 0);
  195. if (IS_ERR(base))
  196. return PTR_ERR(base);
  197. priv->regmap = devm_regmap_init_mmio(&pdev->dev, base, &npcm_peci_regmap_config);
  198. if (IS_ERR(priv->regmap))
  199. return PTR_ERR(priv->regmap);
  200. priv->irq = platform_get_irq(pdev, 0);
  201. if (priv->irq < 0)
  202. return priv->irq;
  203. ret = devm_request_irq(&pdev->dev, priv->irq, npcm_peci_irq_handler,
  204. 0, "peci-npcm-irq", priv);
  205. if (ret)
  206. return ret;
  207. init_completion(&priv->xfer_complete);
  208. spin_lock_init(&priv->lock);
  209. ret = npcm_peci_init_ctrl(priv);
  210. if (ret)
  211. return ret;
  212. controller = devm_peci_controller_add(priv->dev, &npcm_ops);
  213. if (IS_ERR(controller))
  214. return dev_err_probe(priv->dev, PTR_ERR(controller),
  215. "failed to add npcm peci controller\n");
  216. priv->controller = controller;
  217. return 0;
  218. }
  219. static const struct of_device_id npcm_peci_of_table[] = {
  220. { .compatible = "nuvoton,npcm750-peci", },
  221. { .compatible = "nuvoton,npcm845-peci", },
  222. { }
  223. };
  224. MODULE_DEVICE_TABLE(of, npcm_peci_of_table);
  225. static struct platform_driver npcm_peci_driver = {
  226. .probe = npcm_peci_probe,
  227. .driver = {
  228. .name = KBUILD_MODNAME,
  229. .of_match_table = npcm_peci_of_table,
  230. },
  231. };
  232. module_platform_driver(npcm_peci_driver);
  233. MODULE_AUTHOR("Tomer Maimon <tomer.maimon@nuvoton.com>");
  234. MODULE_DESCRIPTION("NPCM PECI driver");
  235. MODULE_LICENSE("GPL");
  236. MODULE_IMPORT_NS(PECI);