phy-ingenic-usb.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Ingenic SoCs USB PHY driver
  4. * Copyright (c) Paul Cercueil <paul@crapouillou.net>
  5. * Copyright (c) 漆鹏振 (Qi Pengzhen) <aric.pzqi@ingenic.com>
  6. * Copyright (c) 周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>
  7. */
  8. #include <linux/bitfield.h>
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/io.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/phy/phy.h>
  15. #include <linux/platform_device.h>
  16. #include <linux/regulator/consumer.h>
  17. /* OTGPHY register offsets */
  18. #define REG_USBPCR_OFFSET 0x00
  19. #define REG_USBRDT_OFFSET 0x04
  20. #define REG_USBVBFIL_OFFSET 0x08
  21. #define REG_USBPCR1_OFFSET 0x0c
  22. /* bits within the USBPCR register */
  23. #define USBPCR_USB_MODE BIT(31)
  24. #define USBPCR_AVLD_REG BIT(30)
  25. #define USBPCR_COMMONONN BIT(25)
  26. #define USBPCR_VBUSVLDEXT BIT(24)
  27. #define USBPCR_VBUSVLDEXTSEL BIT(23)
  28. #define USBPCR_POR BIT(22)
  29. #define USBPCR_SIDDQ BIT(21)
  30. #define USBPCR_OTG_DISABLE BIT(20)
  31. #define USBPCR_TXPREEMPHTUNE BIT(6)
  32. #define USBPCR_IDPULLUP_MASK GENMASK(29, 28)
  33. #define USBPCR_IDPULLUP_ALWAYS 0x2
  34. #define USBPCR_IDPULLUP_SUSPEND 0x1
  35. #define USBPCR_IDPULLUP_OTG 0x0
  36. #define USBPCR_COMPDISTUNE_MASK GENMASK(19, 17)
  37. #define USBPCR_COMPDISTUNE_DFT 0x4
  38. #define USBPCR_OTGTUNE_MASK GENMASK(16, 14)
  39. #define USBPCR_OTGTUNE_DFT 0x4
  40. #define USBPCR_SQRXTUNE_MASK GENMASK(13, 11)
  41. #define USBPCR_SQRXTUNE_DCR_20PCT 0x7
  42. #define USBPCR_SQRXTUNE_DFT 0x3
  43. #define USBPCR_TXFSLSTUNE_MASK GENMASK(10, 7)
  44. #define USBPCR_TXFSLSTUNE_DCR_50PPT 0xf
  45. #define USBPCR_TXFSLSTUNE_DCR_25PPT 0x7
  46. #define USBPCR_TXFSLSTUNE_DFT 0x3
  47. #define USBPCR_TXFSLSTUNE_INC_25PPT 0x1
  48. #define USBPCR_TXFSLSTUNE_INC_50PPT 0x0
  49. #define USBPCR_TXHSXVTUNE_MASK GENMASK(5, 4)
  50. #define USBPCR_TXHSXVTUNE_DFT 0x3
  51. #define USBPCR_TXHSXVTUNE_DCR_15MV 0x1
  52. #define USBPCR_TXRISETUNE_MASK GENMASK(5, 4)
  53. #define USBPCR_TXRISETUNE_DFT 0x3
  54. #define USBPCR_TXVREFTUNE_MASK GENMASK(3, 0)
  55. #define USBPCR_TXVREFTUNE_INC_75PPT 0xb
  56. #define USBPCR_TXVREFTUNE_INC_25PPT 0x7
  57. #define USBPCR_TXVREFTUNE_DFT 0x5
  58. /* bits within the USBRDTR register */
  59. #define USBRDT_UTMI_RST BIT(27)
  60. #define USBRDT_HB_MASK BIT(26)
  61. #define USBRDT_VBFIL_LD_EN BIT(25)
  62. #define USBRDT_IDDIG_EN BIT(24)
  63. #define USBRDT_IDDIG_REG BIT(23)
  64. #define USBRDT_VBFIL_EN BIT(2)
  65. /* bits within the USBPCR1 register */
  66. #define USBPCR1_BVLD_REG BIT(31)
  67. #define USBPCR1_DPPD BIT(29)
  68. #define USBPCR1_DMPD BIT(28)
  69. #define USBPCR1_USB_SEL BIT(28)
  70. #define USBPCR1_PORT_RST BIT(21)
  71. #define USBPCR1_WORD_IF_16BIT BIT(19)
  72. struct ingenic_soc_info {
  73. void (*usb_phy_init)(struct phy *phy);
  74. };
  75. struct ingenic_usb_phy {
  76. const struct ingenic_soc_info *soc_info;
  77. struct phy *phy;
  78. void __iomem *base;
  79. struct clk *clk;
  80. struct regulator *vcc_supply;
  81. };
  82. static int ingenic_usb_phy_init(struct phy *phy)
  83. {
  84. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  85. int err;
  86. u32 reg;
  87. err = clk_prepare_enable(priv->clk);
  88. if (err) {
  89. dev_err(&phy->dev, "Unable to start clock: %d\n", err);
  90. return err;
  91. }
  92. priv->soc_info->usb_phy_init(phy);
  93. /* Wait for PHY to reset */
  94. usleep_range(30, 300);
  95. reg = readl(priv->base + REG_USBPCR_OFFSET);
  96. writel(reg & ~USBPCR_POR, priv->base + REG_USBPCR_OFFSET);
  97. usleep_range(300, 1000);
  98. return 0;
  99. }
  100. static int ingenic_usb_phy_exit(struct phy *phy)
  101. {
  102. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  103. clk_disable_unprepare(priv->clk);
  104. regulator_disable(priv->vcc_supply);
  105. return 0;
  106. }
  107. static int ingenic_usb_phy_power_on(struct phy *phy)
  108. {
  109. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  110. int err;
  111. err = regulator_enable(priv->vcc_supply);
  112. if (err) {
  113. dev_err(&phy->dev, "Unable to enable VCC: %d\n", err);
  114. return err;
  115. }
  116. return 0;
  117. }
  118. static int ingenic_usb_phy_power_off(struct phy *phy)
  119. {
  120. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  121. regulator_disable(priv->vcc_supply);
  122. return 0;
  123. }
  124. static int ingenic_usb_phy_set_mode(struct phy *phy,
  125. enum phy_mode mode, int submode)
  126. {
  127. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  128. u32 reg;
  129. switch (mode) {
  130. case PHY_MODE_USB_HOST:
  131. reg = readl(priv->base + REG_USBPCR_OFFSET);
  132. u32p_replace_bits(&reg, 1, USBPCR_USB_MODE);
  133. u32p_replace_bits(&reg, 0, USBPCR_VBUSVLDEXT);
  134. u32p_replace_bits(&reg, 0, USBPCR_VBUSVLDEXTSEL);
  135. u32p_replace_bits(&reg, 0, USBPCR_OTG_DISABLE);
  136. writel(reg, priv->base + REG_USBPCR_OFFSET);
  137. break;
  138. case PHY_MODE_USB_DEVICE:
  139. reg = readl(priv->base + REG_USBPCR_OFFSET);
  140. u32p_replace_bits(&reg, 0, USBPCR_USB_MODE);
  141. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXT);
  142. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXTSEL);
  143. u32p_replace_bits(&reg, 1, USBPCR_OTG_DISABLE);
  144. writel(reg, priv->base + REG_USBPCR_OFFSET);
  145. break;
  146. case PHY_MODE_USB_OTG:
  147. reg = readl(priv->base + REG_USBPCR_OFFSET);
  148. u32p_replace_bits(&reg, 1, USBPCR_USB_MODE);
  149. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXT);
  150. u32p_replace_bits(&reg, 1, USBPCR_VBUSVLDEXTSEL);
  151. u32p_replace_bits(&reg, 0, USBPCR_OTG_DISABLE);
  152. writel(reg, priv->base + REG_USBPCR_OFFSET);
  153. break;
  154. default:
  155. return -EINVAL;
  156. }
  157. return 0;
  158. }
  159. static const struct phy_ops ingenic_usb_phy_ops = {
  160. .init = ingenic_usb_phy_init,
  161. .exit = ingenic_usb_phy_exit,
  162. .power_on = ingenic_usb_phy_power_on,
  163. .power_off = ingenic_usb_phy_power_off,
  164. .set_mode = ingenic_usb_phy_set_mode,
  165. .owner = THIS_MODULE,
  166. };
  167. static void jz4770_usb_phy_init(struct phy *phy)
  168. {
  169. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  170. u32 reg;
  171. reg = USBPCR_AVLD_REG | USBPCR_COMMONONN | USBPCR_POR |
  172. FIELD_PREP(USBPCR_IDPULLUP_MASK, USBPCR_IDPULLUP_ALWAYS) |
  173. FIELD_PREP(USBPCR_COMPDISTUNE_MASK, USBPCR_COMPDISTUNE_DFT) |
  174. FIELD_PREP(USBPCR_OTGTUNE_MASK, USBPCR_OTGTUNE_DFT) |
  175. FIELD_PREP(USBPCR_SQRXTUNE_MASK, USBPCR_SQRXTUNE_DFT) |
  176. FIELD_PREP(USBPCR_TXFSLSTUNE_MASK, USBPCR_TXFSLSTUNE_DFT) |
  177. FIELD_PREP(USBPCR_TXRISETUNE_MASK, USBPCR_TXRISETUNE_DFT) |
  178. FIELD_PREP(USBPCR_TXVREFTUNE_MASK, USBPCR_TXVREFTUNE_DFT);
  179. writel(reg, priv->base + REG_USBPCR_OFFSET);
  180. }
  181. static void jz4775_usb_phy_init(struct phy *phy)
  182. {
  183. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  184. u32 reg;
  185. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_USB_SEL |
  186. USBPCR1_WORD_IF_16BIT;
  187. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  188. reg = USBPCR_COMMONONN | USBPCR_POR |
  189. FIELD_PREP(USBPCR_TXVREFTUNE_MASK, USBPCR_TXVREFTUNE_INC_75PPT);
  190. writel(reg, priv->base + REG_USBPCR_OFFSET);
  191. }
  192. static void jz4780_usb_phy_init(struct phy *phy)
  193. {
  194. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  195. u32 reg;
  196. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_USB_SEL |
  197. USBPCR1_WORD_IF_16BIT;
  198. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  199. reg = USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR;
  200. writel(reg, priv->base + REG_USBPCR_OFFSET);
  201. }
  202. static void x1000_usb_phy_init(struct phy *phy)
  203. {
  204. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  205. u32 reg;
  206. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT;
  207. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  208. reg = USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR |
  209. FIELD_PREP(USBPCR_SQRXTUNE_MASK, USBPCR_SQRXTUNE_DCR_20PCT) |
  210. FIELD_PREP(USBPCR_TXHSXVTUNE_MASK, USBPCR_TXHSXVTUNE_DCR_15MV) |
  211. FIELD_PREP(USBPCR_TXVREFTUNE_MASK, USBPCR_TXVREFTUNE_INC_25PPT);
  212. writel(reg, priv->base + REG_USBPCR_OFFSET);
  213. }
  214. static void x1830_usb_phy_init(struct phy *phy)
  215. {
  216. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  217. u32 reg;
  218. /* rdt */
  219. writel(USBRDT_VBFIL_EN | USBRDT_UTMI_RST, priv->base + REG_USBRDT_OFFSET);
  220. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_WORD_IF_16BIT |
  221. USBPCR1_DMPD | USBPCR1_DPPD;
  222. writel(reg, priv->base + REG_USBPCR1_OFFSET);
  223. reg = USBPCR_VBUSVLDEXT | USBPCR_TXPREEMPHTUNE | USBPCR_COMMONONN | USBPCR_POR |
  224. FIELD_PREP(USBPCR_IDPULLUP_MASK, USBPCR_IDPULLUP_OTG);
  225. writel(reg, priv->base + REG_USBPCR_OFFSET);
  226. }
  227. static void x2000_usb_phy_init(struct phy *phy)
  228. {
  229. struct ingenic_usb_phy *priv = phy_get_drvdata(phy);
  230. u32 reg;
  231. reg = readl(priv->base + REG_USBPCR1_OFFSET) | USBPCR1_DPPD | USBPCR1_DMPD;
  232. writel(reg & ~USBPCR1_PORT_RST, priv->base + REG_USBPCR1_OFFSET);
  233. reg = USBPCR_POR | FIELD_PREP(USBPCR_IDPULLUP_MASK, USBPCR_IDPULLUP_OTG);
  234. writel(reg, priv->base + REG_USBPCR_OFFSET);
  235. }
  236. static const struct ingenic_soc_info jz4770_soc_info = {
  237. .usb_phy_init = jz4770_usb_phy_init,
  238. };
  239. static const struct ingenic_soc_info jz4775_soc_info = {
  240. .usb_phy_init = jz4775_usb_phy_init,
  241. };
  242. static const struct ingenic_soc_info jz4780_soc_info = {
  243. .usb_phy_init = jz4780_usb_phy_init,
  244. };
  245. static const struct ingenic_soc_info x1000_soc_info = {
  246. .usb_phy_init = x1000_usb_phy_init,
  247. };
  248. static const struct ingenic_soc_info x1830_soc_info = {
  249. .usb_phy_init = x1830_usb_phy_init,
  250. };
  251. static const struct ingenic_soc_info x2000_soc_info = {
  252. .usb_phy_init = x2000_usb_phy_init,
  253. };
  254. static int ingenic_usb_phy_probe(struct platform_device *pdev)
  255. {
  256. struct ingenic_usb_phy *priv;
  257. struct phy_provider *provider;
  258. struct device *dev = &pdev->dev;
  259. int err;
  260. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  261. if (!priv)
  262. return -ENOMEM;
  263. priv->soc_info = device_get_match_data(dev);
  264. if (!priv->soc_info) {
  265. dev_err(dev, "Error: No device match found\n");
  266. return -ENODEV;
  267. }
  268. priv->base = devm_platform_ioremap_resource(pdev, 0);
  269. if (IS_ERR(priv->base)) {
  270. dev_err(dev, "Failed to map registers\n");
  271. return PTR_ERR(priv->base);
  272. }
  273. priv->clk = devm_clk_get(dev, NULL);
  274. if (IS_ERR(priv->clk)) {
  275. err = PTR_ERR(priv->clk);
  276. if (err != -EPROBE_DEFER)
  277. dev_err(dev, "Failed to get clock\n");
  278. return err;
  279. }
  280. priv->vcc_supply = devm_regulator_get(dev, "vcc");
  281. if (IS_ERR(priv->vcc_supply)) {
  282. err = PTR_ERR(priv->vcc_supply);
  283. if (err != -EPROBE_DEFER)
  284. dev_err(dev, "Failed to get regulator\n");
  285. return err;
  286. }
  287. priv->phy = devm_phy_create(dev, NULL, &ingenic_usb_phy_ops);
  288. if (IS_ERR(priv->phy))
  289. return PTR_ERR(priv->phy);
  290. phy_set_drvdata(priv->phy, priv);
  291. provider = devm_of_phy_provider_register(dev, of_phy_simple_xlate);
  292. return PTR_ERR_OR_ZERO(provider);
  293. }
  294. static const struct of_device_id ingenic_usb_phy_of_matches[] = {
  295. { .compatible = "ingenic,jz4770-phy", .data = &jz4770_soc_info },
  296. { .compatible = "ingenic,jz4775-phy", .data = &jz4775_soc_info },
  297. { .compatible = "ingenic,jz4780-phy", .data = &jz4780_soc_info },
  298. { .compatible = "ingenic,x1000-phy", .data = &x1000_soc_info },
  299. { .compatible = "ingenic,x1830-phy", .data = &x1830_soc_info },
  300. { .compatible = "ingenic,x2000-phy", .data = &x2000_soc_info },
  301. { /* sentinel */ }
  302. };
  303. MODULE_DEVICE_TABLE(of, ingenic_usb_phy_of_matches);
  304. static struct platform_driver ingenic_usb_phy_driver = {
  305. .probe = ingenic_usb_phy_probe,
  306. .driver = {
  307. .name = "ingenic-usb-phy",
  308. .of_match_table = ingenic_usb_phy_of_matches,
  309. },
  310. };
  311. module_platform_driver(ingenic_usb_phy_driver);
  312. MODULE_AUTHOR("周琰杰 (Zhou Yanjie) <zhouyanjie@wanyeetech.com>");
  313. MODULE_AUTHOR("漆鹏振 (Qi Pengzhen) <aric.pzqi@ingenic.com>");
  314. MODULE_AUTHOR("Paul Cercueil <paul@crapouillou.net>");
  315. MODULE_DESCRIPTION("Ingenic SoCs USB PHY driver");
  316. MODULE_LICENSE("GPL");